nouveau_ttm.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * Copyright (c) 2007-2008 Tungsten Graphics, Inc., Cedar Park, TX., USA,
  3. * All Rights Reserved.
  4. * Copyright (c) 2009 VMware, Inc., Palo Alto, CA., USA,
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include "nouveau_drm.h"
  27. #include "nouveau_ttm.h"
  28. #include "nouveau_gem.h"
  29. #include "drm_legacy.h"
  30. #include <core/tegra.h>
  31. static int
  32. nouveau_vram_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
  33. {
  34. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  35. struct nvkm_fb *fb = nvxx_fb(&drm->device);
  36. man->priv = fb;
  37. return 0;
  38. }
  39. static int
  40. nouveau_vram_manager_fini(struct ttm_mem_type_manager *man)
  41. {
  42. man->priv = NULL;
  43. return 0;
  44. }
  45. static inline void
  46. nvkm_mem_node_cleanup(struct nvkm_mem *node)
  47. {
  48. if (node->vma[0].node) {
  49. nvkm_vm_unmap(&node->vma[0]);
  50. nvkm_vm_put(&node->vma[0]);
  51. }
  52. if (node->vma[1].node) {
  53. nvkm_vm_unmap(&node->vma[1]);
  54. nvkm_vm_put(&node->vma[1]);
  55. }
  56. }
  57. static void
  58. nouveau_vram_manager_del(struct ttm_mem_type_manager *man,
  59. struct ttm_mem_reg *mem)
  60. {
  61. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  62. struct nvkm_ram *ram = nvxx_fb(&drm->device)->ram;
  63. nvkm_mem_node_cleanup(mem->mm_node);
  64. ram->func->put(ram, (struct nvkm_mem **)&mem->mm_node);
  65. }
  66. static int
  67. nouveau_vram_manager_new(struct ttm_mem_type_manager *man,
  68. struct ttm_buffer_object *bo,
  69. const struct ttm_place *place,
  70. struct ttm_mem_reg *mem)
  71. {
  72. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  73. struct nvkm_ram *ram = nvxx_fb(&drm->device)->ram;
  74. struct nouveau_bo *nvbo = nouveau_bo(bo);
  75. struct nvkm_mem *node;
  76. u32 size_nc = 0;
  77. int ret;
  78. if (drm->device.info.ram_size == 0)
  79. return -ENOMEM;
  80. if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG)
  81. size_nc = 1 << nvbo->page_shift;
  82. ret = ram->func->get(ram, mem->num_pages << PAGE_SHIFT,
  83. mem->page_alignment << PAGE_SHIFT, size_nc,
  84. (nvbo->tile_flags >> 8) & 0x3ff, &node);
  85. if (ret) {
  86. mem->mm_node = NULL;
  87. return (ret == -ENOSPC) ? 0 : ret;
  88. }
  89. node->page_shift = nvbo->page_shift;
  90. mem->mm_node = node;
  91. mem->start = node->offset >> PAGE_SHIFT;
  92. return 0;
  93. }
  94. const struct ttm_mem_type_manager_func nouveau_vram_manager = {
  95. nouveau_vram_manager_init,
  96. nouveau_vram_manager_fini,
  97. nouveau_vram_manager_new,
  98. nouveau_vram_manager_del,
  99. };
  100. static int
  101. nouveau_gart_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
  102. {
  103. return 0;
  104. }
  105. static int
  106. nouveau_gart_manager_fini(struct ttm_mem_type_manager *man)
  107. {
  108. return 0;
  109. }
  110. static void
  111. nouveau_gart_manager_del(struct ttm_mem_type_manager *man,
  112. struct ttm_mem_reg *mem)
  113. {
  114. nvkm_mem_node_cleanup(mem->mm_node);
  115. kfree(mem->mm_node);
  116. mem->mm_node = NULL;
  117. }
  118. static int
  119. nouveau_gart_manager_new(struct ttm_mem_type_manager *man,
  120. struct ttm_buffer_object *bo,
  121. const struct ttm_place *place,
  122. struct ttm_mem_reg *mem)
  123. {
  124. struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
  125. struct nouveau_bo *nvbo = nouveau_bo(bo);
  126. struct nvkm_mem *node;
  127. node = kzalloc(sizeof(*node), GFP_KERNEL);
  128. if (!node)
  129. return -ENOMEM;
  130. node->page_shift = 12;
  131. switch (drm->device.info.family) {
  132. case NV_DEVICE_INFO_V0_TNT:
  133. case NV_DEVICE_INFO_V0_CELSIUS:
  134. case NV_DEVICE_INFO_V0_KELVIN:
  135. case NV_DEVICE_INFO_V0_RANKINE:
  136. case NV_DEVICE_INFO_V0_CURIE:
  137. break;
  138. case NV_DEVICE_INFO_V0_TESLA:
  139. if (drm->device.info.chipset != 0x50)
  140. node->memtype = (nvbo->tile_flags & 0x7f00) >> 8;
  141. break;
  142. case NV_DEVICE_INFO_V0_FERMI:
  143. case NV_DEVICE_INFO_V0_KEPLER:
  144. case NV_DEVICE_INFO_V0_MAXWELL:
  145. node->memtype = (nvbo->tile_flags & 0xff00) >> 8;
  146. break;
  147. default:
  148. NV_WARN(drm, "%s: unhandled family type %x\n", __func__,
  149. drm->device.info.family);
  150. break;
  151. }
  152. mem->mm_node = node;
  153. mem->start = 0;
  154. return 0;
  155. }
  156. static void
  157. nouveau_gart_manager_debug(struct ttm_mem_type_manager *man, const char *prefix)
  158. {
  159. }
  160. const struct ttm_mem_type_manager_func nouveau_gart_manager = {
  161. nouveau_gart_manager_init,
  162. nouveau_gart_manager_fini,
  163. nouveau_gart_manager_new,
  164. nouveau_gart_manager_del,
  165. nouveau_gart_manager_debug
  166. };
  167. /*XXX*/
  168. #include <subdev/mmu/nv04.h>
  169. static int
  170. nv04_gart_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
  171. {
  172. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  173. struct nvkm_mmu *mmu = nvxx_mmu(&drm->device);
  174. struct nv04_mmu *priv = (void *)mmu;
  175. struct nvkm_vm *vm = NULL;
  176. nvkm_vm_ref(priv->vm, &vm, NULL);
  177. man->priv = vm;
  178. return 0;
  179. }
  180. static int
  181. nv04_gart_manager_fini(struct ttm_mem_type_manager *man)
  182. {
  183. struct nvkm_vm *vm = man->priv;
  184. nvkm_vm_ref(NULL, &vm, NULL);
  185. man->priv = NULL;
  186. return 0;
  187. }
  188. static void
  189. nv04_gart_manager_del(struct ttm_mem_type_manager *man, struct ttm_mem_reg *mem)
  190. {
  191. struct nvkm_mem *node = mem->mm_node;
  192. if (node->vma[0].node)
  193. nvkm_vm_put(&node->vma[0]);
  194. kfree(mem->mm_node);
  195. mem->mm_node = NULL;
  196. }
  197. static int
  198. nv04_gart_manager_new(struct ttm_mem_type_manager *man,
  199. struct ttm_buffer_object *bo,
  200. const struct ttm_place *place,
  201. struct ttm_mem_reg *mem)
  202. {
  203. struct nvkm_mem *node;
  204. int ret;
  205. node = kzalloc(sizeof(*node), GFP_KERNEL);
  206. if (!node)
  207. return -ENOMEM;
  208. node->page_shift = 12;
  209. ret = nvkm_vm_get(man->priv, mem->num_pages << 12, node->page_shift,
  210. NV_MEM_ACCESS_RW, &node->vma[0]);
  211. if (ret) {
  212. kfree(node);
  213. return ret;
  214. }
  215. mem->mm_node = node;
  216. mem->start = node->vma[0].offset >> PAGE_SHIFT;
  217. return 0;
  218. }
  219. static void
  220. nv04_gart_manager_debug(struct ttm_mem_type_manager *man, const char *prefix)
  221. {
  222. }
  223. const struct ttm_mem_type_manager_func nv04_gart_manager = {
  224. nv04_gart_manager_init,
  225. nv04_gart_manager_fini,
  226. nv04_gart_manager_new,
  227. nv04_gart_manager_del,
  228. nv04_gart_manager_debug
  229. };
  230. int
  231. nouveau_ttm_mmap(struct file *filp, struct vm_area_struct *vma)
  232. {
  233. struct drm_file *file_priv = filp->private_data;
  234. struct nouveau_drm *drm = nouveau_drm(file_priv->minor->dev);
  235. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  236. return drm_legacy_mmap(filp, vma);
  237. return ttm_bo_mmap(filp, vma, &drm->ttm.bdev);
  238. }
  239. static int
  240. nouveau_ttm_mem_global_init(struct drm_global_reference *ref)
  241. {
  242. return ttm_mem_global_init(ref->object);
  243. }
  244. static void
  245. nouveau_ttm_mem_global_release(struct drm_global_reference *ref)
  246. {
  247. ttm_mem_global_release(ref->object);
  248. }
  249. int
  250. nouveau_ttm_global_init(struct nouveau_drm *drm)
  251. {
  252. struct drm_global_reference *global_ref;
  253. int ret;
  254. global_ref = &drm->ttm.mem_global_ref;
  255. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  256. global_ref->size = sizeof(struct ttm_mem_global);
  257. global_ref->init = &nouveau_ttm_mem_global_init;
  258. global_ref->release = &nouveau_ttm_mem_global_release;
  259. ret = drm_global_item_ref(global_ref);
  260. if (unlikely(ret != 0)) {
  261. DRM_ERROR("Failed setting up TTM memory accounting\n");
  262. drm->ttm.mem_global_ref.release = NULL;
  263. return ret;
  264. }
  265. drm->ttm.bo_global_ref.mem_glob = global_ref->object;
  266. global_ref = &drm->ttm.bo_global_ref.ref;
  267. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  268. global_ref->size = sizeof(struct ttm_bo_global);
  269. global_ref->init = &ttm_bo_global_init;
  270. global_ref->release = &ttm_bo_global_release;
  271. ret = drm_global_item_ref(global_ref);
  272. if (unlikely(ret != 0)) {
  273. DRM_ERROR("Failed setting up TTM BO subsystem\n");
  274. drm_global_item_unref(&drm->ttm.mem_global_ref);
  275. drm->ttm.mem_global_ref.release = NULL;
  276. return ret;
  277. }
  278. return 0;
  279. }
  280. void
  281. nouveau_ttm_global_release(struct nouveau_drm *drm)
  282. {
  283. if (drm->ttm.mem_global_ref.release == NULL)
  284. return;
  285. drm_global_item_unref(&drm->ttm.bo_global_ref.ref);
  286. drm_global_item_unref(&drm->ttm.mem_global_ref);
  287. drm->ttm.mem_global_ref.release = NULL;
  288. }
  289. int
  290. nouveau_ttm_init(struct nouveau_drm *drm)
  291. {
  292. struct nvkm_device *device = nvxx_device(&drm->device);
  293. struct nvkm_pci *pci = device->pci;
  294. struct drm_device *dev = drm->dev;
  295. u8 bits;
  296. int ret;
  297. if (pci && pci->agp.bridge) {
  298. drm->agp.bridge = pci->agp.bridge;
  299. drm->agp.base = pci->agp.base;
  300. drm->agp.size = pci->agp.size;
  301. drm->agp.cma = pci->agp.cma;
  302. }
  303. bits = nvxx_mmu(&drm->device)->dma_bits;
  304. if (nvxx_device(&drm->device)->func->pci) {
  305. if (drm->agp.bridge)
  306. bits = 32;
  307. } else if (device->func->tegra) {
  308. struct nvkm_device_tegra *tegra = device->func->tegra(device);
  309. /*
  310. * If the platform can use a IOMMU, then the addressable DMA
  311. * space is constrained by the IOMMU bit
  312. */
  313. if (tegra->func->iommu_bit)
  314. bits = min(bits, tegra->func->iommu_bit);
  315. }
  316. ret = dma_set_mask(dev->dev, DMA_BIT_MASK(bits));
  317. if (ret && bits != 32) {
  318. bits = 32;
  319. ret = dma_set_mask(dev->dev, DMA_BIT_MASK(bits));
  320. }
  321. if (ret)
  322. return ret;
  323. ret = dma_set_coherent_mask(dev->dev, DMA_BIT_MASK(bits));
  324. if (ret)
  325. dma_set_coherent_mask(dev->dev, DMA_BIT_MASK(32));
  326. ret = nouveau_ttm_global_init(drm);
  327. if (ret)
  328. return ret;
  329. ret = ttm_bo_device_init(&drm->ttm.bdev,
  330. drm->ttm.bo_global_ref.ref.object,
  331. &nouveau_bo_driver,
  332. dev->anon_inode->i_mapping,
  333. DRM_FILE_PAGE_OFFSET,
  334. bits <= 32 ? true : false);
  335. if (ret) {
  336. NV_ERROR(drm, "error initialising bo driver, %d\n", ret);
  337. return ret;
  338. }
  339. /* VRAM init */
  340. drm->gem.vram_available = drm->device.info.ram_user;
  341. arch_io_reserve_memtype_wc(device->func->resource_addr(device, 1),
  342. device->func->resource_size(device, 1));
  343. ret = ttm_bo_init_mm(&drm->ttm.bdev, TTM_PL_VRAM,
  344. drm->gem.vram_available >> PAGE_SHIFT);
  345. if (ret) {
  346. NV_ERROR(drm, "VRAM mm init failed, %d\n", ret);
  347. return ret;
  348. }
  349. drm->ttm.mtrr = arch_phys_wc_add(device->func->resource_addr(device, 1),
  350. device->func->resource_size(device, 1));
  351. /* GART init */
  352. if (!drm->agp.bridge) {
  353. drm->gem.gart_available = nvxx_mmu(&drm->device)->limit;
  354. } else {
  355. drm->gem.gart_available = drm->agp.size;
  356. }
  357. ret = ttm_bo_init_mm(&drm->ttm.bdev, TTM_PL_TT,
  358. drm->gem.gart_available >> PAGE_SHIFT);
  359. if (ret) {
  360. NV_ERROR(drm, "GART mm init failed, %d\n", ret);
  361. return ret;
  362. }
  363. NV_INFO(drm, "VRAM: %d MiB\n", (u32)(drm->gem.vram_available >> 20));
  364. NV_INFO(drm, "GART: %d MiB\n", (u32)(drm->gem.gart_available >> 20));
  365. return 0;
  366. }
  367. void
  368. nouveau_ttm_fini(struct nouveau_drm *drm)
  369. {
  370. struct nvkm_device *device = nvxx_device(&drm->device);
  371. ttm_bo_clean_mm(&drm->ttm.bdev, TTM_PL_VRAM);
  372. ttm_bo_clean_mm(&drm->ttm.bdev, TTM_PL_TT);
  373. ttm_bo_device_release(&drm->ttm.bdev);
  374. nouveau_ttm_global_release(drm);
  375. arch_phys_wc_del(drm->ttm.mtrr);
  376. drm->ttm.mtrr = 0;
  377. arch_io_free_memtype_wc(device->func->resource_addr(device, 1),
  378. device->func->resource_size(device, 1));
  379. }