r128_drv.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. /* r128_drv.h -- Private header for r128 driver -*- linux-c -*-
  2. * Created: Mon Dec 13 09:51:11 1999 by faith@precisioninsight.com
  3. */
  4. /*
  5. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  6. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  7. * All rights reserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Rickard E. (Rik) Faith <faith@valinux.com>
  30. * Kevin E. Martin <martin@valinux.com>
  31. * Gareth Hughes <gareth@valinux.com>
  32. * Michel D�zer <daenzerm@student.ethz.ch>
  33. */
  34. #ifndef __R128_DRV_H__
  35. #define __R128_DRV_H__
  36. #include <drm/ati_pcigart.h>
  37. #include <drm/drm_legacy.h>
  38. /* General customization:
  39. */
  40. #define DRIVER_AUTHOR "Gareth Hughes, VA Linux Systems Inc."
  41. #define DRIVER_NAME "r128"
  42. #define DRIVER_DESC "ATI Rage 128"
  43. #define DRIVER_DATE "20030725"
  44. /* Interface history:
  45. *
  46. * ?? - ??
  47. * 2.4 - Add support for ycbcr textures (no new ioctls)
  48. * 2.5 - Add FLIP ioctl, disable FULLSCREEN.
  49. */
  50. #define DRIVER_MAJOR 2
  51. #define DRIVER_MINOR 5
  52. #define DRIVER_PATCHLEVEL 0
  53. #define GET_RING_HEAD(dev_priv) R128_READ(R128_PM4_BUFFER_DL_RPTR)
  54. typedef struct drm_r128_freelist {
  55. unsigned int age;
  56. struct drm_buf *buf;
  57. struct drm_r128_freelist *next;
  58. struct drm_r128_freelist *prev;
  59. } drm_r128_freelist_t;
  60. typedef struct drm_r128_ring_buffer {
  61. u32 *start;
  62. u32 *end;
  63. int size;
  64. int size_l2qw;
  65. u32 tail;
  66. u32 tail_mask;
  67. int space;
  68. int high_mark;
  69. } drm_r128_ring_buffer_t;
  70. typedef struct drm_r128_private {
  71. drm_r128_ring_buffer_t ring;
  72. drm_r128_sarea_t *sarea_priv;
  73. int cce_mode;
  74. int cce_fifo_size;
  75. int cce_running;
  76. drm_r128_freelist_t *head;
  77. drm_r128_freelist_t *tail;
  78. int usec_timeout;
  79. int is_pci;
  80. unsigned long cce_buffers_offset;
  81. atomic_t idle_count;
  82. int page_flipping;
  83. int current_page;
  84. u32 crtc_offset;
  85. u32 crtc_offset_cntl;
  86. atomic_t vbl_received;
  87. u32 color_fmt;
  88. unsigned int front_offset;
  89. unsigned int front_pitch;
  90. unsigned int back_offset;
  91. unsigned int back_pitch;
  92. u32 depth_fmt;
  93. unsigned int depth_offset;
  94. unsigned int depth_pitch;
  95. unsigned int span_offset;
  96. u32 front_pitch_offset_c;
  97. u32 back_pitch_offset_c;
  98. u32 depth_pitch_offset_c;
  99. u32 span_pitch_offset_c;
  100. drm_local_map_t *sarea;
  101. drm_local_map_t *mmio;
  102. drm_local_map_t *cce_ring;
  103. drm_local_map_t *ring_rptr;
  104. drm_local_map_t *agp_textures;
  105. struct drm_ati_pcigart_info gart_info;
  106. } drm_r128_private_t;
  107. typedef struct drm_r128_buf_priv {
  108. u32 age;
  109. int prim;
  110. int discard;
  111. int dispatched;
  112. drm_r128_freelist_t *list_entry;
  113. } drm_r128_buf_priv_t;
  114. extern const struct drm_ioctl_desc r128_ioctls[];
  115. extern int r128_max_ioctl;
  116. /* r128_cce.c */
  117. extern int r128_cce_init(struct drm_device *dev, void *data, struct drm_file *file_priv);
  118. extern int r128_cce_start(struct drm_device *dev, void *data, struct drm_file *file_priv);
  119. extern int r128_cce_stop(struct drm_device *dev, void *data, struct drm_file *file_priv);
  120. extern int r128_cce_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
  121. extern int r128_cce_idle(struct drm_device *dev, void *data, struct drm_file *file_priv);
  122. extern int r128_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
  123. extern int r128_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv);
  124. extern int r128_cce_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
  125. extern void r128_freelist_reset(struct drm_device *dev);
  126. extern int r128_wait_ring(drm_r128_private_t *dev_priv, int n);
  127. extern int r128_do_cce_idle(drm_r128_private_t *dev_priv);
  128. extern int r128_do_cleanup_cce(struct drm_device *dev);
  129. extern int r128_enable_vblank(struct drm_device *dev, unsigned int pipe);
  130. extern void r128_disable_vblank(struct drm_device *dev, unsigned int pipe);
  131. extern u32 r128_get_vblank_counter(struct drm_device *dev, unsigned int pipe);
  132. extern irqreturn_t r128_driver_irq_handler(int irq, void *arg);
  133. extern void r128_driver_irq_preinstall(struct drm_device *dev);
  134. extern int r128_driver_irq_postinstall(struct drm_device *dev);
  135. extern void r128_driver_irq_uninstall(struct drm_device *dev);
  136. extern void r128_driver_lastclose(struct drm_device *dev);
  137. extern int r128_driver_load(struct drm_device *dev, unsigned long flags);
  138. extern void r128_driver_preclose(struct drm_device *dev,
  139. struct drm_file *file_priv);
  140. extern long r128_compat_ioctl(struct file *filp, unsigned int cmd,
  141. unsigned long arg);
  142. /* Register definitions, register access macros and drmAddMap constants
  143. * for Rage 128 kernel driver.
  144. */
  145. #define R128_AUX_SC_CNTL 0x1660
  146. # define R128_AUX1_SC_EN (1 << 0)
  147. # define R128_AUX1_SC_MODE_OR (0 << 1)
  148. # define R128_AUX1_SC_MODE_NAND (1 << 1)
  149. # define R128_AUX2_SC_EN (1 << 2)
  150. # define R128_AUX2_SC_MODE_OR (0 << 3)
  151. # define R128_AUX2_SC_MODE_NAND (1 << 3)
  152. # define R128_AUX3_SC_EN (1 << 4)
  153. # define R128_AUX3_SC_MODE_OR (0 << 5)
  154. # define R128_AUX3_SC_MODE_NAND (1 << 5)
  155. #define R128_AUX1_SC_LEFT 0x1664
  156. #define R128_AUX1_SC_RIGHT 0x1668
  157. #define R128_AUX1_SC_TOP 0x166c
  158. #define R128_AUX1_SC_BOTTOM 0x1670
  159. #define R128_AUX2_SC_LEFT 0x1674
  160. #define R128_AUX2_SC_RIGHT 0x1678
  161. #define R128_AUX2_SC_TOP 0x167c
  162. #define R128_AUX2_SC_BOTTOM 0x1680
  163. #define R128_AUX3_SC_LEFT 0x1684
  164. #define R128_AUX3_SC_RIGHT 0x1688
  165. #define R128_AUX3_SC_TOP 0x168c
  166. #define R128_AUX3_SC_BOTTOM 0x1690
  167. #define R128_BRUSH_DATA0 0x1480
  168. #define R128_BUS_CNTL 0x0030
  169. # define R128_BUS_MASTER_DIS (1 << 6)
  170. #define R128_CLOCK_CNTL_INDEX 0x0008
  171. #define R128_CLOCK_CNTL_DATA 0x000c
  172. # define R128_PLL_WR_EN (1 << 7)
  173. #define R128_CONSTANT_COLOR_C 0x1d34
  174. #define R128_CRTC_OFFSET 0x0224
  175. #define R128_CRTC_OFFSET_CNTL 0x0228
  176. # define R128_CRTC_OFFSET_FLIP_CNTL (1 << 16)
  177. #define R128_DP_GUI_MASTER_CNTL 0x146c
  178. # define R128_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
  179. # define R128_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
  180. # define R128_GMC_BRUSH_SOLID_COLOR (13 << 4)
  181. # define R128_GMC_BRUSH_NONE (15 << 4)
  182. # define R128_GMC_DST_16BPP (4 << 8)
  183. # define R128_GMC_DST_24BPP (5 << 8)
  184. # define R128_GMC_DST_32BPP (6 << 8)
  185. # define R128_GMC_DST_DATATYPE_SHIFT 8
  186. # define R128_GMC_SRC_DATATYPE_COLOR (3 << 12)
  187. # define R128_DP_SRC_SOURCE_MEMORY (2 << 24)
  188. # define R128_DP_SRC_SOURCE_HOST_DATA (3 << 24)
  189. # define R128_GMC_CLR_CMP_CNTL_DIS (1 << 28)
  190. # define R128_GMC_AUX_CLIP_DIS (1 << 29)
  191. # define R128_GMC_WR_MSK_DIS (1 << 30)
  192. # define R128_ROP3_S 0x00cc0000
  193. # define R128_ROP3_P 0x00f00000
  194. #define R128_DP_WRITE_MASK 0x16cc
  195. #define R128_DST_PITCH_OFFSET_C 0x1c80
  196. # define R128_DST_TILE (1 << 31)
  197. #define R128_GEN_INT_CNTL 0x0040
  198. # define R128_CRTC_VBLANK_INT_EN (1 << 0)
  199. #define R128_GEN_INT_STATUS 0x0044
  200. # define R128_CRTC_VBLANK_INT (1 << 0)
  201. # define R128_CRTC_VBLANK_INT_AK (1 << 0)
  202. #define R128_GEN_RESET_CNTL 0x00f0
  203. # define R128_SOFT_RESET_GUI (1 << 0)
  204. #define R128_GUI_SCRATCH_REG0 0x15e0
  205. #define R128_GUI_SCRATCH_REG1 0x15e4
  206. #define R128_GUI_SCRATCH_REG2 0x15e8
  207. #define R128_GUI_SCRATCH_REG3 0x15ec
  208. #define R128_GUI_SCRATCH_REG4 0x15f0
  209. #define R128_GUI_SCRATCH_REG5 0x15f4
  210. #define R128_GUI_STAT 0x1740
  211. # define R128_GUI_FIFOCNT_MASK 0x0fff
  212. # define R128_GUI_ACTIVE (1 << 31)
  213. #define R128_MCLK_CNTL 0x000f
  214. # define R128_FORCE_GCP (1 << 16)
  215. # define R128_FORCE_PIPE3D_CP (1 << 17)
  216. # define R128_FORCE_RCP (1 << 18)
  217. #define R128_PC_GUI_CTLSTAT 0x1748
  218. #define R128_PC_NGUI_CTLSTAT 0x0184
  219. # define R128_PC_FLUSH_GUI (3 << 0)
  220. # define R128_PC_RI_GUI (1 << 2)
  221. # define R128_PC_FLUSH_ALL 0x00ff
  222. # define R128_PC_BUSY (1 << 31)
  223. #define R128_PCI_GART_PAGE 0x017c
  224. #define R128_PRIM_TEX_CNTL_C 0x1cb0
  225. #define R128_SCALE_3D_CNTL 0x1a00
  226. #define R128_SEC_TEX_CNTL_C 0x1d00
  227. #define R128_SEC_TEXTURE_BORDER_COLOR_C 0x1d3c
  228. #define R128_SETUP_CNTL 0x1bc4
  229. #define R128_STEN_REF_MASK_C 0x1d40
  230. #define R128_TEX_CNTL_C 0x1c9c
  231. # define R128_TEX_CACHE_FLUSH (1 << 23)
  232. #define R128_WAIT_UNTIL 0x1720
  233. # define R128_EVENT_CRTC_OFFSET (1 << 0)
  234. #define R128_WINDOW_XY_OFFSET 0x1bcc
  235. /* CCE registers
  236. */
  237. #define R128_PM4_BUFFER_OFFSET 0x0700
  238. #define R128_PM4_BUFFER_CNTL 0x0704
  239. # define R128_PM4_MASK (15 << 28)
  240. # define R128_PM4_NONPM4 (0 << 28)
  241. # define R128_PM4_192PIO (1 << 28)
  242. # define R128_PM4_192BM (2 << 28)
  243. # define R128_PM4_128PIO_64INDBM (3 << 28)
  244. # define R128_PM4_128BM_64INDBM (4 << 28)
  245. # define R128_PM4_64PIO_128INDBM (5 << 28)
  246. # define R128_PM4_64BM_128INDBM (6 << 28)
  247. # define R128_PM4_64PIO_64VCBM_64INDBM (7 << 28)
  248. # define R128_PM4_64BM_64VCBM_64INDBM (8 << 28)
  249. # define R128_PM4_64PIO_64VCPIO_64INDPIO (15 << 28)
  250. # define R128_PM4_BUFFER_CNTL_NOUPDATE (1 << 27)
  251. #define R128_PM4_BUFFER_WM_CNTL 0x0708
  252. # define R128_WMA_SHIFT 0
  253. # define R128_WMB_SHIFT 8
  254. # define R128_WMC_SHIFT 16
  255. # define R128_WB_WM_SHIFT 24
  256. #define R128_PM4_BUFFER_DL_RPTR_ADDR 0x070c
  257. #define R128_PM4_BUFFER_DL_RPTR 0x0710
  258. #define R128_PM4_BUFFER_DL_WPTR 0x0714
  259. # define R128_PM4_BUFFER_DL_DONE (1 << 31)
  260. #define R128_PM4_VC_FPU_SETUP 0x071c
  261. #define R128_PM4_IW_INDOFF 0x0738
  262. #define R128_PM4_IW_INDSIZE 0x073c
  263. #define R128_PM4_STAT 0x07b8
  264. # define R128_PM4_FIFOCNT_MASK 0x0fff
  265. # define R128_PM4_BUSY (1 << 16)
  266. # define R128_PM4_GUI_ACTIVE (1 << 31)
  267. #define R128_PM4_MICROCODE_ADDR 0x07d4
  268. #define R128_PM4_MICROCODE_RADDR 0x07d8
  269. #define R128_PM4_MICROCODE_DATAH 0x07dc
  270. #define R128_PM4_MICROCODE_DATAL 0x07e0
  271. #define R128_PM4_BUFFER_ADDR 0x07f0
  272. #define R128_PM4_MICRO_CNTL 0x07fc
  273. # define R128_PM4_MICRO_FREERUN (1 << 30)
  274. #define R128_PM4_FIFO_DATA_EVEN 0x1000
  275. #define R128_PM4_FIFO_DATA_ODD 0x1004
  276. /* CCE command packets
  277. */
  278. #define R128_CCE_PACKET0 0x00000000
  279. #define R128_CCE_PACKET1 0x40000000
  280. #define R128_CCE_PACKET2 0x80000000
  281. #define R128_CCE_PACKET3 0xC0000000
  282. # define R128_CNTL_HOSTDATA_BLT 0x00009400
  283. # define R128_CNTL_PAINT_MULTI 0x00009A00
  284. # define R128_CNTL_BITBLT_MULTI 0x00009B00
  285. # define R128_3D_RNDR_GEN_INDX_PRIM 0x00002300
  286. #define R128_CCE_PACKET_MASK 0xC0000000
  287. #define R128_CCE_PACKET_COUNT_MASK 0x3fff0000
  288. #define R128_CCE_PACKET0_REG_MASK 0x000007ff
  289. #define R128_CCE_PACKET1_REG0_MASK 0x000007ff
  290. #define R128_CCE_PACKET1_REG1_MASK 0x003ff800
  291. #define R128_CCE_VC_CNTL_PRIM_TYPE_NONE 0x00000000
  292. #define R128_CCE_VC_CNTL_PRIM_TYPE_POINT 0x00000001
  293. #define R128_CCE_VC_CNTL_PRIM_TYPE_LINE 0x00000002
  294. #define R128_CCE_VC_CNTL_PRIM_TYPE_POLY_LINE 0x00000003
  295. #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_LIST 0x00000004
  296. #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_FAN 0x00000005
  297. #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_STRIP 0x00000006
  298. #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_TYPE2 0x00000007
  299. #define R128_CCE_VC_CNTL_PRIM_WALK_IND 0x00000010
  300. #define R128_CCE_VC_CNTL_PRIM_WALK_LIST 0x00000020
  301. #define R128_CCE_VC_CNTL_PRIM_WALK_RING 0x00000030
  302. #define R128_CCE_VC_CNTL_NUM_SHIFT 16
  303. #define R128_DATATYPE_VQ 0
  304. #define R128_DATATYPE_CI4 1
  305. #define R128_DATATYPE_CI8 2
  306. #define R128_DATATYPE_ARGB1555 3
  307. #define R128_DATATYPE_RGB565 4
  308. #define R128_DATATYPE_RGB888 5
  309. #define R128_DATATYPE_ARGB8888 6
  310. #define R128_DATATYPE_RGB332 7
  311. #define R128_DATATYPE_Y8 8
  312. #define R128_DATATYPE_RGB8 9
  313. #define R128_DATATYPE_CI16 10
  314. #define R128_DATATYPE_YVYU422 11
  315. #define R128_DATATYPE_VYUY422 12
  316. #define R128_DATATYPE_AYUV444 14
  317. #define R128_DATATYPE_ARGB4444 15
  318. /* Constants */
  319. #define R128_AGP_OFFSET 0x02000000
  320. #define R128_WATERMARK_L 16
  321. #define R128_WATERMARK_M 8
  322. #define R128_WATERMARK_N 8
  323. #define R128_WATERMARK_K 128
  324. #define R128_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  325. #define R128_LAST_FRAME_REG R128_GUI_SCRATCH_REG0
  326. #define R128_LAST_DISPATCH_REG R128_GUI_SCRATCH_REG1
  327. #define R128_MAX_VB_AGE 0x7fffffff
  328. #define R128_MAX_VB_VERTS (0xffff)
  329. #define R128_RING_HIGH_MARK 128
  330. #define R128_PERFORMANCE_BOXES 0
  331. #define R128_PCIGART_TABLE_SIZE 32768
  332. #define R128_READ(reg) DRM_READ32(dev_priv->mmio, (reg))
  333. #define R128_WRITE(reg, val) DRM_WRITE32(dev_priv->mmio, (reg), (val))
  334. #define R128_READ8(reg) DRM_READ8(dev_priv->mmio, (reg))
  335. #define R128_WRITE8(reg, val) DRM_WRITE8(dev_priv->mmio, (reg), (val))
  336. #define R128_WRITE_PLL(addr, val) \
  337. do { \
  338. R128_WRITE8(R128_CLOCK_CNTL_INDEX, \
  339. ((addr) & 0x1f) | R128_PLL_WR_EN); \
  340. R128_WRITE(R128_CLOCK_CNTL_DATA, (val)); \
  341. } while (0)
  342. #define CCE_PACKET0(reg, n) (R128_CCE_PACKET0 | \
  343. ((n) << 16) | ((reg) >> 2))
  344. #define CCE_PACKET1(reg0, reg1) (R128_CCE_PACKET1 | \
  345. (((reg1) >> 2) << 11) | ((reg0) >> 2))
  346. #define CCE_PACKET2() (R128_CCE_PACKET2)
  347. #define CCE_PACKET3(pkt, n) (R128_CCE_PACKET3 | \
  348. (pkt) | ((n) << 16))
  349. static __inline__ void r128_update_ring_snapshot(drm_r128_private_t *dev_priv)
  350. {
  351. drm_r128_ring_buffer_t *ring = &dev_priv->ring;
  352. ring->space = (GET_RING_HEAD(dev_priv) - ring->tail) * sizeof(u32);
  353. if (ring->space <= 0)
  354. ring->space += ring->size;
  355. }
  356. /* ================================================================
  357. * Misc helper macros
  358. */
  359. #define DEV_INIT_TEST_WITH_RETURN(_dev_priv) \
  360. do { \
  361. if (!_dev_priv) { \
  362. DRM_ERROR("called with no initialization\n"); \
  363. return -EINVAL; \
  364. } \
  365. } while (0)
  366. #define RING_SPACE_TEST_WITH_RETURN(dev_priv) \
  367. do { \
  368. drm_r128_ring_buffer_t *ring = &dev_priv->ring; int i; \
  369. if (ring->space < ring->high_mark) { \
  370. for (i = 0 ; i < dev_priv->usec_timeout ; i++) { \
  371. r128_update_ring_snapshot(dev_priv); \
  372. if (ring->space >= ring->high_mark) \
  373. goto __ring_space_done; \
  374. DRM_UDELAY(1); \
  375. } \
  376. DRM_ERROR("ring space check failed!\n"); \
  377. return -EBUSY; \
  378. } \
  379. __ring_space_done: \
  380. ; \
  381. } while (0)
  382. #define VB_AGE_TEST_WITH_RETURN(dev_priv) \
  383. do { \
  384. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; \
  385. if (sarea_priv->last_dispatch >= R128_MAX_VB_AGE) { \
  386. int __ret = r128_do_cce_idle(dev_priv); \
  387. if (__ret) \
  388. return __ret; \
  389. sarea_priv->last_dispatch = 0; \
  390. r128_freelist_reset(dev); \
  391. } \
  392. } while (0)
  393. #define R128_WAIT_UNTIL_PAGE_FLIPPED() do { \
  394. OUT_RING(CCE_PACKET0(R128_WAIT_UNTIL, 0)); \
  395. OUT_RING(R128_EVENT_CRTC_OFFSET); \
  396. } while (0)
  397. /* ================================================================
  398. * Ring control
  399. */
  400. #define R128_VERBOSE 0
  401. #define RING_LOCALS \
  402. int write, _nr; unsigned int tail_mask; volatile u32 *ring;
  403. #define BEGIN_RING(n) do { \
  404. if (R128_VERBOSE) \
  405. DRM_INFO("BEGIN_RING(%d)\n", (n)); \
  406. if (dev_priv->ring.space <= (n) * sizeof(u32)) { \
  407. COMMIT_RING(); \
  408. r128_wait_ring(dev_priv, (n) * sizeof(u32)); \
  409. } \
  410. _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
  411. ring = dev_priv->ring.start; \
  412. write = dev_priv->ring.tail; \
  413. tail_mask = dev_priv->ring.tail_mask; \
  414. } while (0)
  415. /* You can set this to zero if you want. If the card locks up, you'll
  416. * need to keep this set. It works around a bug in early revs of the
  417. * Rage 128 chipset, where the CCE would read 32 dwords past the end of
  418. * the ring buffer before wrapping around.
  419. */
  420. #define R128_BROKEN_CCE 1
  421. #define ADVANCE_RING() do { \
  422. if (R128_VERBOSE) \
  423. DRM_INFO("ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
  424. write, dev_priv->ring.tail); \
  425. if (R128_BROKEN_CCE && write < 32) \
  426. memcpy(dev_priv->ring.end, \
  427. dev_priv->ring.start, \
  428. write * sizeof(u32)); \
  429. if (((dev_priv->ring.tail + _nr) & tail_mask) != write) \
  430. DRM_ERROR( \
  431. "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
  432. ((dev_priv->ring.tail + _nr) & tail_mask), \
  433. write, __LINE__); \
  434. else \
  435. dev_priv->ring.tail = write; \
  436. } while (0)
  437. #define COMMIT_RING() do { \
  438. if (R128_VERBOSE) \
  439. DRM_INFO("COMMIT_RING() tail=0x%06x\n", \
  440. dev_priv->ring.tail); \
  441. mb(); \
  442. R128_WRITE(R128_PM4_BUFFER_DL_WPTR, dev_priv->ring.tail); \
  443. R128_READ(R128_PM4_BUFFER_DL_WPTR); \
  444. } while (0)
  445. #define OUT_RING(x) do { \
  446. if (R128_VERBOSE) \
  447. DRM_INFO(" OUT_RING( 0x%08x ) at 0x%x\n", \
  448. (unsigned int)(x), write); \
  449. ring[write++] = cpu_to_le32(x); \
  450. write &= tail_mask; \
  451. } while (0)
  452. #endif /* __R128_DRV_H__ */