cikd.h 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef CIK_H
  25. #define CIK_H
  26. #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
  27. #define HAWAII_GB_ADDR_CONFIG_GOLDEN 0x12011003
  28. #define CIK_RB_BITMAP_WIDTH_PER_SH 2
  29. #define HAWAII_RB_BITMAP_WIDTH_PER_SH 4
  30. #define RADEON_NUM_OF_VMIDS 8
  31. /* DIDT IND registers */
  32. #define DIDT_SQ_CTRL0 0x0
  33. # define DIDT_CTRL_EN (1 << 0)
  34. #define DIDT_DB_CTRL0 0x20
  35. #define DIDT_TD_CTRL0 0x40
  36. #define DIDT_TCP_CTRL0 0x60
  37. /* SMC IND registers */
  38. #define DPM_TABLE_475 0x3F768
  39. # define SamuBootLevel(x) ((x) << 0)
  40. # define SamuBootLevel_MASK 0x000000ff
  41. # define SamuBootLevel_SHIFT 0
  42. # define AcpBootLevel(x) ((x) << 8)
  43. # define AcpBootLevel_MASK 0x0000ff00
  44. # define AcpBootLevel_SHIFT 8
  45. # define VceBootLevel(x) ((x) << 16)
  46. # define VceBootLevel_MASK 0x00ff0000
  47. # define VceBootLevel_SHIFT 16
  48. # define UvdBootLevel(x) ((x) << 24)
  49. # define UvdBootLevel_MASK 0xff000000
  50. # define UvdBootLevel_SHIFT 24
  51. #define FIRMWARE_FLAGS 0x3F800
  52. # define INTERRUPTS_ENABLED (1 << 0)
  53. #define NB_DPM_CONFIG_1 0x3F9E8
  54. # define Dpm0PgNbPsLo(x) ((x) << 0)
  55. # define Dpm0PgNbPsLo_MASK 0x000000ff
  56. # define Dpm0PgNbPsLo_SHIFT 0
  57. # define Dpm0PgNbPsHi(x) ((x) << 8)
  58. # define Dpm0PgNbPsHi_MASK 0x0000ff00
  59. # define Dpm0PgNbPsHi_SHIFT 8
  60. # define DpmXNbPsLo(x) ((x) << 16)
  61. # define DpmXNbPsLo_MASK 0x00ff0000
  62. # define DpmXNbPsLo_SHIFT 16
  63. # define DpmXNbPsHi(x) ((x) << 24)
  64. # define DpmXNbPsHi_MASK 0xff000000
  65. # define DpmXNbPsHi_SHIFT 24
  66. #define SMC_SYSCON_RESET_CNTL 0x80000000
  67. # define RST_REG (1 << 0)
  68. #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004
  69. # define CK_DISABLE (1 << 0)
  70. # define CKEN (1 << 24)
  71. #define SMC_SYSCON_MISC_CNTL 0x80000010
  72. #define SMC_SYSCON_MSG_ARG_0 0x80000068
  73. #define SMC_PC_C 0x80000370
  74. #define SMC_SCRATCH9 0x80000424
  75. #define RCU_UC_EVENTS 0xC0000004
  76. # define BOOT_SEQ_DONE (1 << 7)
  77. #define GENERAL_PWRMGT 0xC0200000
  78. # define GLOBAL_PWRMGT_EN (1 << 0)
  79. # define STATIC_PM_EN (1 << 1)
  80. # define THERMAL_PROTECTION_DIS (1 << 2)
  81. # define THERMAL_PROTECTION_TYPE (1 << 3)
  82. # define SW_SMIO_INDEX(x) ((x) << 6)
  83. # define SW_SMIO_INDEX_MASK (1 << 6)
  84. # define SW_SMIO_INDEX_SHIFT 6
  85. # define VOLT_PWRMGT_EN (1 << 10)
  86. # define GPU_COUNTER_CLK (1 << 15)
  87. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  88. #define CNB_PWRMGT_CNTL 0xC0200004
  89. # define GNB_SLOW_MODE(x) ((x) << 0)
  90. # define GNB_SLOW_MODE_MASK (3 << 0)
  91. # define GNB_SLOW_MODE_SHIFT 0
  92. # define GNB_SLOW (1 << 2)
  93. # define FORCE_NB_PS1 (1 << 3)
  94. # define DPM_ENABLED (1 << 4)
  95. #define SCLK_PWRMGT_CNTL 0xC0200008
  96. # define SCLK_PWRMGT_OFF (1 << 0)
  97. # define RESET_BUSY_CNT (1 << 4)
  98. # define RESET_SCLK_CNT (1 << 5)
  99. # define DYNAMIC_PM_EN (1 << 21)
  100. #define TARGET_AND_CURRENT_PROFILE_INDEX 0xC0200014
  101. # define CURRENT_STATE_MASK (0xf << 4)
  102. # define CURRENT_STATE_SHIFT 4
  103. # define CURR_MCLK_INDEX_MASK (0xf << 8)
  104. # define CURR_MCLK_INDEX_SHIFT 8
  105. # define CURR_SCLK_INDEX_MASK (0x1f << 16)
  106. # define CURR_SCLK_INDEX_SHIFT 16
  107. #define CG_SSP 0xC0200044
  108. # define SST(x) ((x) << 0)
  109. # define SST_MASK (0xffff << 0)
  110. # define SSTU(x) ((x) << 16)
  111. # define SSTU_MASK (0xf << 16)
  112. #define CG_DISPLAY_GAP_CNTL 0xC0200060
  113. # define DISP_GAP(x) ((x) << 0)
  114. # define DISP_GAP_MASK (3 << 0)
  115. # define VBI_TIMER_COUNT(x) ((x) << 4)
  116. # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
  117. # define VBI_TIMER_UNIT(x) ((x) << 20)
  118. # define VBI_TIMER_UNIT_MASK (7 << 20)
  119. # define DISP_GAP_MCHG(x) ((x) << 24)
  120. # define DISP_GAP_MCHG_MASK (3 << 24)
  121. #define SMU_VOLTAGE_STATUS 0xC0200094
  122. # define SMU_VOLTAGE_CURRENT_LEVEL_MASK (0xff << 1)
  123. # define SMU_VOLTAGE_CURRENT_LEVEL_SHIFT 1
  124. #define TARGET_AND_CURRENT_PROFILE_INDEX_1 0xC02000F0
  125. # define CURR_PCIE_INDEX_MASK (0xf << 24)
  126. # define CURR_PCIE_INDEX_SHIFT 24
  127. #define CG_ULV_PARAMETER 0xC0200158
  128. #define CG_FTV_0 0xC02001A8
  129. #define CG_FTV_1 0xC02001AC
  130. #define CG_FTV_2 0xC02001B0
  131. #define CG_FTV_3 0xC02001B4
  132. #define CG_FTV_4 0xC02001B8
  133. #define CG_FTV_5 0xC02001BC
  134. #define CG_FTV_6 0xC02001C0
  135. #define CG_FTV_7 0xC02001C4
  136. #define CG_DISPLAY_GAP_CNTL2 0xC0200230
  137. #define LCAC_SX0_OVR_SEL 0xC0400D04
  138. #define LCAC_SX0_OVR_VAL 0xC0400D08
  139. #define LCAC_MC0_CNTL 0xC0400D30
  140. #define LCAC_MC0_OVR_SEL 0xC0400D34
  141. #define LCAC_MC0_OVR_VAL 0xC0400D38
  142. #define LCAC_MC1_CNTL 0xC0400D3C
  143. #define LCAC_MC1_OVR_SEL 0xC0400D40
  144. #define LCAC_MC1_OVR_VAL 0xC0400D44
  145. #define LCAC_MC2_OVR_SEL 0xC0400D4C
  146. #define LCAC_MC2_OVR_VAL 0xC0400D50
  147. #define LCAC_MC3_OVR_SEL 0xC0400D58
  148. #define LCAC_MC3_OVR_VAL 0xC0400D5C
  149. #define LCAC_CPL_CNTL 0xC0400D80
  150. #define LCAC_CPL_OVR_SEL 0xC0400D84
  151. #define LCAC_CPL_OVR_VAL 0xC0400D88
  152. /* dGPU */
  153. #define CG_THERMAL_CTRL 0xC0300004
  154. #define DPM_EVENT_SRC(x) ((x) << 0)
  155. #define DPM_EVENT_SRC_MASK (7 << 0)
  156. #define DIG_THERM_DPM(x) ((x) << 14)
  157. #define DIG_THERM_DPM_MASK 0x003FC000
  158. #define DIG_THERM_DPM_SHIFT 14
  159. #define CG_THERMAL_STATUS 0xC0300008
  160. #define FDO_PWM_DUTY(x) ((x) << 9)
  161. #define FDO_PWM_DUTY_MASK (0xff << 9)
  162. #define FDO_PWM_DUTY_SHIFT 9
  163. #define CG_THERMAL_INT 0xC030000C
  164. #define CI_DIG_THERM_INTH(x) ((x) << 8)
  165. #define CI_DIG_THERM_INTH_MASK 0x0000FF00
  166. #define CI_DIG_THERM_INTH_SHIFT 8
  167. #define CI_DIG_THERM_INTL(x) ((x) << 16)
  168. #define CI_DIG_THERM_INTL_MASK 0x00FF0000
  169. #define CI_DIG_THERM_INTL_SHIFT 16
  170. #define THERM_INT_MASK_HIGH (1 << 24)
  171. #define THERM_INT_MASK_LOW (1 << 25)
  172. #define CG_MULT_THERMAL_CTRL 0xC0300010
  173. #define TEMP_SEL(x) ((x) << 20)
  174. #define TEMP_SEL_MASK (0xff << 20)
  175. #define TEMP_SEL_SHIFT 20
  176. #define CG_MULT_THERMAL_STATUS 0xC0300014
  177. #define ASIC_MAX_TEMP(x) ((x) << 0)
  178. #define ASIC_MAX_TEMP_MASK 0x000001ff
  179. #define ASIC_MAX_TEMP_SHIFT 0
  180. #define CTF_TEMP(x) ((x) << 9)
  181. #define CTF_TEMP_MASK 0x0003fe00
  182. #define CTF_TEMP_SHIFT 9
  183. #define CG_FDO_CTRL0 0xC0300064
  184. #define FDO_STATIC_DUTY(x) ((x) << 0)
  185. #define FDO_STATIC_DUTY_MASK 0x000000FF
  186. #define FDO_STATIC_DUTY_SHIFT 0
  187. #define CG_FDO_CTRL1 0xC0300068
  188. #define FMAX_DUTY100(x) ((x) << 0)
  189. #define FMAX_DUTY100_MASK 0x000000FF
  190. #define FMAX_DUTY100_SHIFT 0
  191. #define CG_FDO_CTRL2 0xC030006C
  192. #define TMIN(x) ((x) << 0)
  193. #define TMIN_MASK 0x000000FF
  194. #define TMIN_SHIFT 0
  195. #define FDO_PWM_MODE(x) ((x) << 11)
  196. #define FDO_PWM_MODE_MASK (7 << 11)
  197. #define FDO_PWM_MODE_SHIFT 11
  198. #define TACH_PWM_RESP_RATE(x) ((x) << 25)
  199. #define TACH_PWM_RESP_RATE_MASK (0x7f << 25)
  200. #define TACH_PWM_RESP_RATE_SHIFT 25
  201. #define CG_TACH_CTRL 0xC0300070
  202. # define EDGE_PER_REV(x) ((x) << 0)
  203. # define EDGE_PER_REV_MASK (0x7 << 0)
  204. # define EDGE_PER_REV_SHIFT 0
  205. # define TARGET_PERIOD(x) ((x) << 3)
  206. # define TARGET_PERIOD_MASK 0xfffffff8
  207. # define TARGET_PERIOD_SHIFT 3
  208. #define CG_TACH_STATUS 0xC0300074
  209. # define TACH_PERIOD(x) ((x) << 0)
  210. # define TACH_PERIOD_MASK 0xffffffff
  211. # define TACH_PERIOD_SHIFT 0
  212. #define CG_ECLK_CNTL 0xC05000AC
  213. # define ECLK_DIVIDER_MASK 0x7f
  214. # define ECLK_DIR_CNTL_EN (1 << 8)
  215. #define CG_ECLK_STATUS 0xC05000B0
  216. # define ECLK_STATUS (1 << 0)
  217. #define CG_SPLL_FUNC_CNTL 0xC0500140
  218. #define SPLL_RESET (1 << 0)
  219. #define SPLL_PWRON (1 << 1)
  220. #define SPLL_BYPASS_EN (1 << 3)
  221. #define SPLL_REF_DIV(x) ((x) << 5)
  222. #define SPLL_REF_DIV_MASK (0x3f << 5)
  223. #define SPLL_PDIV_A(x) ((x) << 20)
  224. #define SPLL_PDIV_A_MASK (0x7f << 20)
  225. #define SPLL_PDIV_A_SHIFT 20
  226. #define CG_SPLL_FUNC_CNTL_2 0xC0500144
  227. #define SCLK_MUX_SEL(x) ((x) << 0)
  228. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  229. #define CG_SPLL_FUNC_CNTL_3 0xC0500148
  230. #define SPLL_FB_DIV(x) ((x) << 0)
  231. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  232. #define SPLL_FB_DIV_SHIFT 0
  233. #define SPLL_DITHEN (1 << 28)
  234. #define CG_SPLL_FUNC_CNTL_4 0xC050014C
  235. #define CG_SPLL_SPREAD_SPECTRUM 0xC0500164
  236. #define SSEN (1 << 0)
  237. #define CLK_S(x) ((x) << 4)
  238. #define CLK_S_MASK (0xfff << 4)
  239. #define CLK_S_SHIFT 4
  240. #define CG_SPLL_SPREAD_SPECTRUM_2 0xC0500168
  241. #define CLK_V(x) ((x) << 0)
  242. #define CLK_V_MASK (0x3ffffff << 0)
  243. #define CLK_V_SHIFT 0
  244. #define MPLL_BYPASSCLK_SEL 0xC050019C
  245. # define MPLL_CLKOUT_SEL(x) ((x) << 8)
  246. # define MPLL_CLKOUT_SEL_MASK 0xFF00
  247. #define CG_CLKPIN_CNTL 0xC05001A0
  248. # define XTALIN_DIVIDE (1 << 1)
  249. # define BCLK_AS_XCLK (1 << 2)
  250. #define CG_CLKPIN_CNTL_2 0xC05001A4
  251. # define FORCE_BIF_REFCLK_EN (1 << 3)
  252. # define MUX_TCLK_TO_XCLK (1 << 8)
  253. #define THM_CLK_CNTL 0xC05001A8
  254. # define CMON_CLK_SEL(x) ((x) << 0)
  255. # define CMON_CLK_SEL_MASK 0xFF
  256. # define TMON_CLK_SEL(x) ((x) << 8)
  257. # define TMON_CLK_SEL_MASK 0xFF00
  258. #define MISC_CLK_CTRL 0xC05001AC
  259. # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
  260. # define DEEP_SLEEP_CLK_SEL_MASK 0xFF
  261. # define ZCLK_SEL(x) ((x) << 8)
  262. # define ZCLK_SEL_MASK 0xFF00
  263. /* KV/KB */
  264. #define CG_THERMAL_INT_CTRL 0xC2100028
  265. #define DIG_THERM_INTH(x) ((x) << 0)
  266. #define DIG_THERM_INTH_MASK 0x000000FF
  267. #define DIG_THERM_INTH_SHIFT 0
  268. #define DIG_THERM_INTL(x) ((x) << 8)
  269. #define DIG_THERM_INTL_MASK 0x0000FF00
  270. #define DIG_THERM_INTL_SHIFT 8
  271. #define THERM_INTH_MASK (1 << 24)
  272. #define THERM_INTL_MASK (1 << 25)
  273. /* PCIE registers idx/data 0x38/0x3c */
  274. #define PB0_PIF_PWRDOWN_0 0x1100012 /* PCIE */
  275. # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
  276. # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
  277. # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
  278. # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
  279. # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
  280. # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
  281. # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
  282. # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
  283. # define PLL_RAMP_UP_TIME_0_SHIFT 24
  284. #define PB0_PIF_PWRDOWN_1 0x1100013 /* PCIE */
  285. # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
  286. # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
  287. # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
  288. # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
  289. # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
  290. # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
  291. # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
  292. # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
  293. # define PLL_RAMP_UP_TIME_1_SHIFT 24
  294. #define PCIE_CNTL2 0x1001001c /* PCIE */
  295. # define SLV_MEM_LS_EN (1 << 16)
  296. # define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17)
  297. # define MST_MEM_LS_EN (1 << 18)
  298. # define REPLAY_MEM_LS_EN (1 << 19)
  299. #define PCIE_LC_STATUS1 0x1400028 /* PCIE */
  300. # define LC_REVERSE_RCVR (1 << 0)
  301. # define LC_REVERSE_XMIT (1 << 1)
  302. # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
  303. # define LC_OPERATING_LINK_WIDTH_SHIFT 2
  304. # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
  305. # define LC_DETECTED_LINK_WIDTH_SHIFT 5
  306. #define PCIE_P_CNTL 0x1400040 /* PCIE */
  307. # define P_IGNORE_EDB_ERR (1 << 6)
  308. #define PB1_PIF_PWRDOWN_0 0x2100012 /* PCIE */
  309. #define PB1_PIF_PWRDOWN_1 0x2100013 /* PCIE */
  310. #define PCIE_LC_CNTL 0x100100A0 /* PCIE */
  311. # define LC_L0S_INACTIVITY(x) ((x) << 8)
  312. # define LC_L0S_INACTIVITY_MASK (0xf << 8)
  313. # define LC_L0S_INACTIVITY_SHIFT 8
  314. # define LC_L1_INACTIVITY(x) ((x) << 12)
  315. # define LC_L1_INACTIVITY_MASK (0xf << 12)
  316. # define LC_L1_INACTIVITY_SHIFT 12
  317. # define LC_PMI_TO_L1_DIS (1 << 16)
  318. # define LC_ASPM_TO_L1_DIS (1 << 24)
  319. #define PCIE_LC_LINK_WIDTH_CNTL 0x100100A2 /* PCIE */
  320. # define LC_LINK_WIDTH_SHIFT 0
  321. # define LC_LINK_WIDTH_MASK 0x7
  322. # define LC_LINK_WIDTH_X0 0
  323. # define LC_LINK_WIDTH_X1 1
  324. # define LC_LINK_WIDTH_X2 2
  325. # define LC_LINK_WIDTH_X4 3
  326. # define LC_LINK_WIDTH_X8 4
  327. # define LC_LINK_WIDTH_X16 6
  328. # define LC_LINK_WIDTH_RD_SHIFT 4
  329. # define LC_LINK_WIDTH_RD_MASK 0x70
  330. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  331. # define LC_RECONFIG_NOW (1 << 8)
  332. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  333. # define LC_RENEGOTIATE_EN (1 << 10)
  334. # define LC_SHORT_RECONFIG_EN (1 << 11)
  335. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  336. # define LC_UPCONFIGURE_DIS (1 << 13)
  337. # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
  338. # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
  339. # define LC_DYN_LANES_PWR_STATE_SHIFT 21
  340. #define PCIE_LC_N_FTS_CNTL 0x100100a3 /* PCIE */
  341. # define LC_XMIT_N_FTS(x) ((x) << 0)
  342. # define LC_XMIT_N_FTS_MASK (0xff << 0)
  343. # define LC_XMIT_N_FTS_SHIFT 0
  344. # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
  345. # define LC_N_FTS_MASK (0xff << 24)
  346. #define PCIE_LC_SPEED_CNTL 0x100100A4 /* PCIE */
  347. # define LC_GEN2_EN_STRAP (1 << 0)
  348. # define LC_GEN3_EN_STRAP (1 << 1)
  349. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
  350. # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
  351. # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
  352. # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
  353. # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
  354. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
  355. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
  356. # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
  357. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
  358. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
  359. # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
  360. # define LC_CURRENT_DATA_RATE_SHIFT 13
  361. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
  362. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
  363. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
  364. # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
  365. # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
  366. #define PCIE_LC_CNTL2 0x100100B1 /* PCIE */
  367. # define LC_ALLOW_PDWN_IN_L1 (1 << 17)
  368. # define LC_ALLOW_PDWN_IN_L23 (1 << 18)
  369. #define PCIE_LC_CNTL3 0x100100B5 /* PCIE */
  370. # define LC_GO_TO_RECOVERY (1 << 30)
  371. #define PCIE_LC_CNTL4 0x100100B6 /* PCIE */
  372. # define LC_REDO_EQ (1 << 5)
  373. # define LC_SET_QUIESCE (1 << 13)
  374. /* direct registers */
  375. #define PCIE_INDEX 0x38
  376. #define PCIE_DATA 0x3C
  377. #define SMC_IND_INDEX_0 0x200
  378. #define SMC_IND_DATA_0 0x204
  379. #define SMC_IND_ACCESS_CNTL 0x240
  380. #define AUTO_INCREMENT_IND_0 (1 << 0)
  381. #define SMC_MESSAGE_0 0x250
  382. #define SMC_MSG_MASK 0xffff
  383. #define SMC_RESP_0 0x254
  384. #define SMC_RESP_MASK 0xffff
  385. #define SMC_MSG_ARG_0 0x290
  386. #define VGA_HDP_CONTROL 0x328
  387. #define VGA_MEMORY_DISABLE (1 << 4)
  388. #define DMIF_ADDR_CALC 0xC00
  389. #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0
  390. # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0)
  391. # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4)
  392. #define SRBM_GFX_CNTL 0xE44
  393. #define PIPEID(x) ((x) << 0)
  394. #define MEID(x) ((x) << 2)
  395. #define VMID(x) ((x) << 4)
  396. #define QUEUEID(x) ((x) << 8)
  397. #define SRBM_STATUS2 0xE4C
  398. #define SDMA_BUSY (1 << 5)
  399. #define SDMA1_BUSY (1 << 6)
  400. #define SRBM_STATUS 0xE50
  401. #define UVD_RQ_PENDING (1 << 1)
  402. #define GRBM_RQ_PENDING (1 << 5)
  403. #define VMC_BUSY (1 << 8)
  404. #define MCB_BUSY (1 << 9)
  405. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  406. #define MCC_BUSY (1 << 11)
  407. #define MCD_BUSY (1 << 12)
  408. #define SEM_BUSY (1 << 14)
  409. #define IH_BUSY (1 << 17)
  410. #define UVD_BUSY (1 << 19)
  411. #define SRBM_SOFT_RESET 0xE60
  412. #define SOFT_RESET_BIF (1 << 1)
  413. #define SOFT_RESET_R0PLL (1 << 4)
  414. #define SOFT_RESET_DC (1 << 5)
  415. #define SOFT_RESET_SDMA1 (1 << 6)
  416. #define SOFT_RESET_GRBM (1 << 8)
  417. #define SOFT_RESET_HDP (1 << 9)
  418. #define SOFT_RESET_IH (1 << 10)
  419. #define SOFT_RESET_MC (1 << 11)
  420. #define SOFT_RESET_ROM (1 << 14)
  421. #define SOFT_RESET_SEM (1 << 15)
  422. #define SOFT_RESET_VMC (1 << 17)
  423. #define SOFT_RESET_SDMA (1 << 20)
  424. #define SOFT_RESET_TST (1 << 21)
  425. #define SOFT_RESET_REGBB (1 << 22)
  426. #define SOFT_RESET_ORB (1 << 23)
  427. #define SOFT_RESET_VCE (1 << 24)
  428. #define SRBM_READ_ERROR 0xE98
  429. #define SRBM_INT_CNTL 0xEA0
  430. #define SRBM_INT_ACK 0xEA8
  431. #define VM_L2_CNTL 0x1400
  432. #define ENABLE_L2_CACHE (1 << 0)
  433. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  434. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  435. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  436. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  437. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  438. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  439. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  440. #define VM_L2_CNTL2 0x1404
  441. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  442. #define INVALIDATE_L2_CACHE (1 << 1)
  443. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  444. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  445. #define INVALIDATE_ONLY_PTE_CACHES 1
  446. #define INVALIDATE_ONLY_PDE_CACHES 2
  447. #define VM_L2_CNTL3 0x1408
  448. #define BANK_SELECT(x) ((x) << 0)
  449. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  450. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  451. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  452. #define VM_L2_STATUS 0x140C
  453. #define L2_BUSY (1 << 0)
  454. #define VM_CONTEXT0_CNTL 0x1410
  455. #define ENABLE_CONTEXT (1 << 0)
  456. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  457. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  458. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  459. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  460. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  461. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  462. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  463. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  464. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  465. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  466. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  467. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  468. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  469. #define PAGE_TABLE_BLOCK_SIZE(x) (((x) & 0xF) << 24)
  470. #define VM_CONTEXT1_CNTL 0x1414
  471. #define VM_CONTEXT0_CNTL2 0x1430
  472. #define VM_CONTEXT1_CNTL2 0x1434
  473. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  474. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  475. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  476. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  477. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  478. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  479. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  480. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  481. #define VM_INVALIDATE_REQUEST 0x1478
  482. #define VM_INVALIDATE_RESPONSE 0x147c
  483. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  484. #define PROTECTIONS_MASK (0xf << 0)
  485. #define PROTECTIONS_SHIFT 0
  486. /* bit 0: range
  487. * bit 1: pde0
  488. * bit 2: valid
  489. * bit 3: read
  490. * bit 4: write
  491. */
  492. #define MEMORY_CLIENT_ID_MASK (0xff << 12)
  493. #define HAWAII_MEMORY_CLIENT_ID_MASK (0x1ff << 12)
  494. #define MEMORY_CLIENT_ID_SHIFT 12
  495. #define MEMORY_CLIENT_RW_MASK (1 << 24)
  496. #define MEMORY_CLIENT_RW_SHIFT 24
  497. #define FAULT_VMID_MASK (0xf << 25)
  498. #define FAULT_VMID_SHIFT 25
  499. #define VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT 0x14E4
  500. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  501. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  502. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  503. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  504. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  505. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  506. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  507. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  508. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  509. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  510. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  511. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  512. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  513. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  514. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  515. #define VM_L2_CG 0x15c0
  516. #define MC_CG_ENABLE (1 << 18)
  517. #define MC_LS_ENABLE (1 << 19)
  518. #define MC_SHARED_CHMAP 0x2004
  519. #define NOOFCHAN_SHIFT 12
  520. #define NOOFCHAN_MASK 0x0000f000
  521. #define MC_SHARED_CHREMAP 0x2008
  522. #define CHUB_CONTROL 0x1864
  523. #define BYPASS_VM (1 << 0)
  524. #define MC_VM_FB_LOCATION 0x2024
  525. #define MC_VM_AGP_TOP 0x2028
  526. #define MC_VM_AGP_BOT 0x202C
  527. #define MC_VM_AGP_BASE 0x2030
  528. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  529. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  530. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  531. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  532. #define ENABLE_L1_TLB (1 << 0)
  533. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  534. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  535. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  536. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  537. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  538. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  539. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  540. #define MC_VM_FB_OFFSET 0x2068
  541. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  542. #define MC_HUB_MISC_HUB_CG 0x20b8
  543. #define MC_HUB_MISC_VM_CG 0x20bc
  544. #define MC_HUB_MISC_SIP_CG 0x20c0
  545. #define MC_XPB_CLK_GAT 0x2478
  546. #define MC_CITF_MISC_RD_CG 0x2648
  547. #define MC_CITF_MISC_WR_CG 0x264c
  548. #define MC_CITF_MISC_VM_CG 0x2650
  549. #define MC_ARB_RAMCFG 0x2760
  550. #define NOOFBANK_SHIFT 0
  551. #define NOOFBANK_MASK 0x00000003
  552. #define NOOFRANK_SHIFT 2
  553. #define NOOFRANK_MASK 0x00000004
  554. #define NOOFROWS_SHIFT 3
  555. #define NOOFROWS_MASK 0x00000038
  556. #define NOOFCOLS_SHIFT 6
  557. #define NOOFCOLS_MASK 0x000000C0
  558. #define CHANSIZE_SHIFT 8
  559. #define CHANSIZE_MASK 0x00000100
  560. #define NOOFGROUPS_SHIFT 12
  561. #define NOOFGROUPS_MASK 0x00001000
  562. #define MC_ARB_DRAM_TIMING 0x2774
  563. #define MC_ARB_DRAM_TIMING2 0x2778
  564. #define MC_ARB_BURST_TIME 0x2808
  565. #define STATE0(x) ((x) << 0)
  566. #define STATE0_MASK (0x1f << 0)
  567. #define STATE0_SHIFT 0
  568. #define STATE1(x) ((x) << 5)
  569. #define STATE1_MASK (0x1f << 5)
  570. #define STATE1_SHIFT 5
  571. #define STATE2(x) ((x) << 10)
  572. #define STATE2_MASK (0x1f << 10)
  573. #define STATE2_SHIFT 10
  574. #define STATE3(x) ((x) << 15)
  575. #define STATE3_MASK (0x1f << 15)
  576. #define STATE3_SHIFT 15
  577. #define MC_SEQ_RAS_TIMING 0x28a0
  578. #define MC_SEQ_CAS_TIMING 0x28a4
  579. #define MC_SEQ_MISC_TIMING 0x28a8
  580. #define MC_SEQ_MISC_TIMING2 0x28ac
  581. #define MC_SEQ_PMG_TIMING 0x28b0
  582. #define MC_SEQ_RD_CTL_D0 0x28b4
  583. #define MC_SEQ_RD_CTL_D1 0x28b8
  584. #define MC_SEQ_WR_CTL_D0 0x28bc
  585. #define MC_SEQ_WR_CTL_D1 0x28c0
  586. #define MC_SEQ_SUP_CNTL 0x28c8
  587. #define RUN_MASK (1 << 0)
  588. #define MC_SEQ_SUP_PGM 0x28cc
  589. #define MC_PMG_AUTO_CMD 0x28d0
  590. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
  591. #define TRAIN_DONE_D0 (1 << 30)
  592. #define TRAIN_DONE_D1 (1 << 31)
  593. #define MC_IO_PAD_CNTL_D0 0x29d0
  594. #define MEM_FALL_OUT_CMD (1 << 8)
  595. #define MC_SEQ_MISC0 0x2a00
  596. #define MC_SEQ_MISC0_VEN_ID_SHIFT 8
  597. #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00
  598. #define MC_SEQ_MISC0_VEN_ID_VALUE 3
  599. #define MC_SEQ_MISC0_REV_ID_SHIFT 12
  600. #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000
  601. #define MC_SEQ_MISC0_REV_ID_VALUE 1
  602. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  603. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  604. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  605. #define MC_SEQ_MISC1 0x2a04
  606. #define MC_SEQ_RESERVE_M 0x2a08
  607. #define MC_PMG_CMD_EMRS 0x2a0c
  608. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  609. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  610. #define MC_SEQ_MISC5 0x2a54
  611. #define MC_SEQ_MISC6 0x2a58
  612. #define MC_SEQ_MISC7 0x2a64
  613. #define MC_SEQ_RAS_TIMING_LP 0x2a6c
  614. #define MC_SEQ_CAS_TIMING_LP 0x2a70
  615. #define MC_SEQ_MISC_TIMING_LP 0x2a74
  616. #define MC_SEQ_MISC_TIMING2_LP 0x2a78
  617. #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
  618. #define MC_SEQ_WR_CTL_D1_LP 0x2a80
  619. #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
  620. #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
  621. #define MC_PMG_CMD_MRS 0x2aac
  622. #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
  623. #define MC_SEQ_RD_CTL_D1_LP 0x2b20
  624. #define MC_PMG_CMD_MRS1 0x2b44
  625. #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
  626. #define MC_SEQ_PMG_TIMING_LP 0x2b4c
  627. #define MC_SEQ_WR_CTL_2 0x2b54
  628. #define MC_SEQ_WR_CTL_2_LP 0x2b58
  629. #define MC_PMG_CMD_MRS2 0x2b5c
  630. #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
  631. #define MCLK_PWRMGT_CNTL 0x2ba0
  632. # define DLL_SPEED(x) ((x) << 0)
  633. # define DLL_SPEED_MASK (0x1f << 0)
  634. # define DLL_READY (1 << 6)
  635. # define MC_INT_CNTL (1 << 7)
  636. # define MRDCK0_PDNB (1 << 8)
  637. # define MRDCK1_PDNB (1 << 9)
  638. # define MRDCK0_RESET (1 << 16)
  639. # define MRDCK1_RESET (1 << 17)
  640. # define DLL_READY_READ (1 << 24)
  641. #define DLL_CNTL 0x2ba4
  642. # define MRDCK0_BYPASS (1 << 24)
  643. # define MRDCK1_BYPASS (1 << 25)
  644. #define MPLL_FUNC_CNTL 0x2bb4
  645. #define BWCTRL(x) ((x) << 20)
  646. #define BWCTRL_MASK (0xff << 20)
  647. #define MPLL_FUNC_CNTL_1 0x2bb8
  648. #define VCO_MODE(x) ((x) << 0)
  649. #define VCO_MODE_MASK (3 << 0)
  650. #define CLKFRAC(x) ((x) << 4)
  651. #define CLKFRAC_MASK (0xfff << 4)
  652. #define CLKF(x) ((x) << 16)
  653. #define CLKF_MASK (0xfff << 16)
  654. #define MPLL_FUNC_CNTL_2 0x2bbc
  655. #define MPLL_AD_FUNC_CNTL 0x2bc0
  656. #define YCLK_POST_DIV(x) ((x) << 0)
  657. #define YCLK_POST_DIV_MASK (7 << 0)
  658. #define MPLL_DQ_FUNC_CNTL 0x2bc4
  659. #define YCLK_SEL(x) ((x) << 4)
  660. #define YCLK_SEL_MASK (1 << 4)
  661. #define MPLL_SS1 0x2bcc
  662. #define CLKV(x) ((x) << 0)
  663. #define CLKV_MASK (0x3ffffff << 0)
  664. #define MPLL_SS2 0x2bd0
  665. #define CLKS(x) ((x) << 0)
  666. #define CLKS_MASK (0xfff << 0)
  667. #define HDP_HOST_PATH_CNTL 0x2C00
  668. #define CLOCK_GATING_DIS (1 << 23)
  669. #define HDP_NONSURFACE_BASE 0x2C04
  670. #define HDP_NONSURFACE_INFO 0x2C08
  671. #define HDP_NONSURFACE_SIZE 0x2C0C
  672. #define HDP_ADDR_CONFIG 0x2F48
  673. #define HDP_MISC_CNTL 0x2F4C
  674. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  675. #define HDP_MEM_POWER_LS 0x2F50
  676. #define HDP_LS_ENABLE (1 << 0)
  677. #define ATC_MISC_CG 0x3350
  678. #define GMCON_RENG_EXECUTE 0x3508
  679. #define RENG_EXECUTE_ON_PWR_UP (1 << 0)
  680. #define GMCON_MISC 0x350c
  681. #define RENG_EXECUTE_ON_REG_UPDATE (1 << 11)
  682. #define STCTRL_STUTTER_EN (1 << 16)
  683. #define GMCON_PGFSM_CONFIG 0x3538
  684. #define GMCON_PGFSM_WRITE 0x353c
  685. #define GMCON_PGFSM_READ 0x3540
  686. #define GMCON_MISC3 0x3544
  687. #define MC_SEQ_CNTL_3 0x3600
  688. # define CAC_EN (1 << 31)
  689. #define MC_SEQ_G5PDX_CTRL 0x3604
  690. #define MC_SEQ_G5PDX_CTRL_LP 0x3608
  691. #define MC_SEQ_G5PDX_CMD0 0x360c
  692. #define MC_SEQ_G5PDX_CMD0_LP 0x3610
  693. #define MC_SEQ_G5PDX_CMD1 0x3614
  694. #define MC_SEQ_G5PDX_CMD1_LP 0x3618
  695. #define MC_SEQ_PMG_DVS_CTL 0x3628
  696. #define MC_SEQ_PMG_DVS_CTL_LP 0x362c
  697. #define MC_SEQ_PMG_DVS_CMD 0x3630
  698. #define MC_SEQ_PMG_DVS_CMD_LP 0x3634
  699. #define MC_SEQ_DLL_STBY 0x3638
  700. #define MC_SEQ_DLL_STBY_LP 0x363c
  701. #define IH_RB_CNTL 0x3e00
  702. # define IH_RB_ENABLE (1 << 0)
  703. # define IH_RB_SIZE(x) ((x) << 1) /* log2 */
  704. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  705. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  706. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  707. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  708. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  709. #define IH_RB_BASE 0x3e04
  710. #define IH_RB_RPTR 0x3e08
  711. #define IH_RB_WPTR 0x3e0c
  712. # define RB_OVERFLOW (1 << 0)
  713. # define WPTR_OFFSET_MASK 0x3fffc
  714. #define IH_RB_WPTR_ADDR_HI 0x3e10
  715. #define IH_RB_WPTR_ADDR_LO 0x3e14
  716. #define IH_CNTL 0x3e18
  717. # define ENABLE_INTR (1 << 0)
  718. # define IH_MC_SWAP(x) ((x) << 1)
  719. # define IH_MC_SWAP_NONE 0
  720. # define IH_MC_SWAP_16BIT 1
  721. # define IH_MC_SWAP_32BIT 2
  722. # define IH_MC_SWAP_64BIT 3
  723. # define RPTR_REARM (1 << 4)
  724. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  725. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  726. # define MC_VMID(x) ((x) << 25)
  727. #define BIF_LNCNT_RESET 0x5220
  728. # define RESET_LNCNT_EN (1 << 0)
  729. #define CONFIG_MEMSIZE 0x5428
  730. #define INTERRUPT_CNTL 0x5468
  731. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  732. # define IH_DUMMY_RD_EN (1 << 1)
  733. # define IH_REQ_NONSNOOP_EN (1 << 3)
  734. # define GEN_IH_INT_EN (1 << 8)
  735. #define INTERRUPT_CNTL2 0x546c
  736. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  737. #define BIF_FB_EN 0x5490
  738. #define FB_READ_EN (1 << 0)
  739. #define FB_WRITE_EN (1 << 1)
  740. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  741. #define GPU_HDP_FLUSH_REQ 0x54DC
  742. #define GPU_HDP_FLUSH_DONE 0x54E0
  743. #define CP0 (1 << 0)
  744. #define CP1 (1 << 1)
  745. #define CP2 (1 << 2)
  746. #define CP3 (1 << 3)
  747. #define CP4 (1 << 4)
  748. #define CP5 (1 << 5)
  749. #define CP6 (1 << 6)
  750. #define CP7 (1 << 7)
  751. #define CP8 (1 << 8)
  752. #define CP9 (1 << 9)
  753. #define SDMA0 (1 << 10)
  754. #define SDMA1 (1 << 11)
  755. /* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
  756. #define LB_MEMORY_CTRL 0x6b04
  757. #define LB_MEMORY_SIZE(x) ((x) << 0)
  758. #define LB_MEMORY_CONFIG(x) ((x) << 20)
  759. #define DPG_WATERMARK_MASK_CONTROL 0x6cc8
  760. # define LATENCY_WATERMARK_MASK(x) ((x) << 8)
  761. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  762. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  763. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  764. /* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
  765. #define LB_VLINE_STATUS 0x6b24
  766. # define VLINE_OCCURRED (1 << 0)
  767. # define VLINE_ACK (1 << 4)
  768. # define VLINE_STAT (1 << 12)
  769. # define VLINE_INTERRUPT (1 << 16)
  770. # define VLINE_INTERRUPT_TYPE (1 << 17)
  771. /* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
  772. #define LB_VBLANK_STATUS 0x6b2c
  773. # define VBLANK_OCCURRED (1 << 0)
  774. # define VBLANK_ACK (1 << 4)
  775. # define VBLANK_STAT (1 << 12)
  776. # define VBLANK_INTERRUPT (1 << 16)
  777. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  778. /* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
  779. #define LB_INTERRUPT_MASK 0x6b20
  780. # define VBLANK_INTERRUPT_MASK (1 << 0)
  781. # define VLINE_INTERRUPT_MASK (1 << 4)
  782. # define VLINE2_INTERRUPT_MASK (1 << 8)
  783. #define DISP_INTERRUPT_STATUS 0x60f4
  784. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  785. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  786. # define DC_HPD1_INTERRUPT (1 << 17)
  787. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  788. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  789. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  790. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  791. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  792. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  793. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  794. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  795. # define DC_HPD2_INTERRUPT (1 << 17)
  796. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  797. # define DISP_TIMER_INTERRUPT (1 << 24)
  798. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  799. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  800. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  801. # define DC_HPD3_INTERRUPT (1 << 17)
  802. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  803. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  804. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  805. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  806. # define DC_HPD4_INTERRUPT (1 << 17)
  807. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  808. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  809. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  810. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  811. # define DC_HPD5_INTERRUPT (1 << 17)
  812. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  813. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  814. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  815. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  816. # define DC_HPD6_INTERRUPT (1 << 17)
  817. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  818. #define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
  819. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  820. #define GRPH_INT_STATUS 0x6858
  821. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  822. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  823. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  824. #define GRPH_INT_CONTROL 0x685c
  825. # define GRPH_PFLIP_INT_MASK (1 << 0)
  826. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  827. #define DAC_AUTODETECT_INT_CONTROL 0x67c8
  828. #define DC_HPD1_INT_STATUS 0x601c
  829. #define DC_HPD2_INT_STATUS 0x6028
  830. #define DC_HPD3_INT_STATUS 0x6034
  831. #define DC_HPD4_INT_STATUS 0x6040
  832. #define DC_HPD5_INT_STATUS 0x604c
  833. #define DC_HPD6_INT_STATUS 0x6058
  834. # define DC_HPDx_INT_STATUS (1 << 0)
  835. # define DC_HPDx_SENSE (1 << 1)
  836. # define DC_HPDx_SENSE_DELAYED (1 << 4)
  837. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  838. #define DC_HPD1_INT_CONTROL 0x6020
  839. #define DC_HPD2_INT_CONTROL 0x602c
  840. #define DC_HPD3_INT_CONTROL 0x6038
  841. #define DC_HPD4_INT_CONTROL 0x6044
  842. #define DC_HPD5_INT_CONTROL 0x6050
  843. #define DC_HPD6_INT_CONTROL 0x605c
  844. # define DC_HPDx_INT_ACK (1 << 0)
  845. # define DC_HPDx_INT_POLARITY (1 << 8)
  846. # define DC_HPDx_INT_EN (1 << 16)
  847. # define DC_HPDx_RX_INT_ACK (1 << 20)
  848. # define DC_HPDx_RX_INT_EN (1 << 24)
  849. #define DC_HPD1_CONTROL 0x6024
  850. #define DC_HPD2_CONTROL 0x6030
  851. #define DC_HPD3_CONTROL 0x603c
  852. #define DC_HPD4_CONTROL 0x6048
  853. #define DC_HPD5_CONTROL 0x6054
  854. #define DC_HPD6_CONTROL 0x6060
  855. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  856. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  857. # define DC_HPDx_EN (1 << 28)
  858. #define DPG_PIPE_STUTTER_CONTROL 0x6cd4
  859. # define STUTTER_ENABLE (1 << 0)
  860. /* DCE8 FMT blocks */
  861. #define FMT_DYNAMIC_EXP_CNTL 0x6fb4
  862. # define FMT_DYNAMIC_EXP_EN (1 << 0)
  863. # define FMT_DYNAMIC_EXP_MODE (1 << 4)
  864. /* 0 = 10bit -> 12bit, 1 = 8bit -> 12bit */
  865. #define FMT_CONTROL 0x6fb8
  866. # define FMT_PIXEL_ENCODING (1 << 16)
  867. /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */
  868. #define FMT_BIT_DEPTH_CONTROL 0x6fc8
  869. # define FMT_TRUNCATE_EN (1 << 0)
  870. # define FMT_TRUNCATE_MODE (1 << 1)
  871. # define FMT_TRUNCATE_DEPTH(x) ((x) << 4) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
  872. # define FMT_SPATIAL_DITHER_EN (1 << 8)
  873. # define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9)
  874. # define FMT_SPATIAL_DITHER_DEPTH(x) ((x) << 11) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
  875. # define FMT_FRAME_RANDOM_ENABLE (1 << 13)
  876. # define FMT_RGB_RANDOM_ENABLE (1 << 14)
  877. # define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15)
  878. # define FMT_TEMPORAL_DITHER_EN (1 << 16)
  879. # define FMT_TEMPORAL_DITHER_DEPTH(x) ((x) << 17) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
  880. # define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21)
  881. # define FMT_TEMPORAL_LEVEL (1 << 24)
  882. # define FMT_TEMPORAL_DITHER_RESET (1 << 25)
  883. # define FMT_25FRC_SEL(x) ((x) << 26)
  884. # define FMT_50FRC_SEL(x) ((x) << 28)
  885. # define FMT_75FRC_SEL(x) ((x) << 30)
  886. #define FMT_CLAMP_CONTROL 0x6fe4
  887. # define FMT_CLAMP_DATA_EN (1 << 0)
  888. # define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16)
  889. # define FMT_CLAMP_6BPC 0
  890. # define FMT_CLAMP_8BPC 1
  891. # define FMT_CLAMP_10BPC 2
  892. #define GRBM_CNTL 0x8000
  893. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  894. #define GRBM_STATUS2 0x8008
  895. #define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
  896. #define ME0PIPE1_CF_RQ_PENDING (1 << 4)
  897. #define ME0PIPE1_PF_RQ_PENDING (1 << 5)
  898. #define ME1PIPE0_RQ_PENDING (1 << 6)
  899. #define ME1PIPE1_RQ_PENDING (1 << 7)
  900. #define ME1PIPE2_RQ_PENDING (1 << 8)
  901. #define ME1PIPE3_RQ_PENDING (1 << 9)
  902. #define ME2PIPE0_RQ_PENDING (1 << 10)
  903. #define ME2PIPE1_RQ_PENDING (1 << 11)
  904. #define ME2PIPE2_RQ_PENDING (1 << 12)
  905. #define ME2PIPE3_RQ_PENDING (1 << 13)
  906. #define RLC_RQ_PENDING (1 << 14)
  907. #define RLC_BUSY (1 << 24)
  908. #define TC_BUSY (1 << 25)
  909. #define CPF_BUSY (1 << 28)
  910. #define CPC_BUSY (1 << 29)
  911. #define CPG_BUSY (1 << 30)
  912. #define GRBM_STATUS 0x8010
  913. #define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
  914. #define SRBM_RQ_PENDING (1 << 5)
  915. #define ME0PIPE0_CF_RQ_PENDING (1 << 7)
  916. #define ME0PIPE0_PF_RQ_PENDING (1 << 8)
  917. #define GDS_DMA_RQ_PENDING (1 << 9)
  918. #define DB_CLEAN (1 << 12)
  919. #define CB_CLEAN (1 << 13)
  920. #define TA_BUSY (1 << 14)
  921. #define GDS_BUSY (1 << 15)
  922. #define WD_BUSY_NO_DMA (1 << 16)
  923. #define VGT_BUSY (1 << 17)
  924. #define IA_BUSY_NO_DMA (1 << 18)
  925. #define IA_BUSY (1 << 19)
  926. #define SX_BUSY (1 << 20)
  927. #define WD_BUSY (1 << 21)
  928. #define SPI_BUSY (1 << 22)
  929. #define BCI_BUSY (1 << 23)
  930. #define SC_BUSY (1 << 24)
  931. #define PA_BUSY (1 << 25)
  932. #define DB_BUSY (1 << 26)
  933. #define CP_COHERENCY_BUSY (1 << 28)
  934. #define CP_BUSY (1 << 29)
  935. #define CB_BUSY (1 << 30)
  936. #define GUI_ACTIVE (1 << 31)
  937. #define GRBM_STATUS_SE0 0x8014
  938. #define GRBM_STATUS_SE1 0x8018
  939. #define GRBM_STATUS_SE2 0x8038
  940. #define GRBM_STATUS_SE3 0x803C
  941. #define SE_DB_CLEAN (1 << 1)
  942. #define SE_CB_CLEAN (1 << 2)
  943. #define SE_BCI_BUSY (1 << 22)
  944. #define SE_VGT_BUSY (1 << 23)
  945. #define SE_PA_BUSY (1 << 24)
  946. #define SE_TA_BUSY (1 << 25)
  947. #define SE_SX_BUSY (1 << 26)
  948. #define SE_SPI_BUSY (1 << 27)
  949. #define SE_SC_BUSY (1 << 29)
  950. #define SE_DB_BUSY (1 << 30)
  951. #define SE_CB_BUSY (1 << 31)
  952. #define GRBM_SOFT_RESET 0x8020
  953. #define SOFT_RESET_CP (1 << 0) /* All CP blocks */
  954. #define SOFT_RESET_RLC (1 << 2) /* RLC */
  955. #define SOFT_RESET_GFX (1 << 16) /* GFX */
  956. #define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
  957. #define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
  958. #define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
  959. #define GRBM_INT_CNTL 0x8060
  960. # define RDERR_INT_ENABLE (1 << 0)
  961. # define GUI_IDLE_INT_ENABLE (1 << 19)
  962. #define CP_CPC_STATUS 0x8210
  963. #define CP_CPC_BUSY_STAT 0x8214
  964. #define CP_CPC_STALLED_STAT1 0x8218
  965. #define CP_CPF_STATUS 0x821c
  966. #define CP_CPF_BUSY_STAT 0x8220
  967. #define CP_CPF_STALLED_STAT1 0x8224
  968. #define CP_MEC_CNTL 0x8234
  969. #define MEC_ME2_HALT (1 << 28)
  970. #define MEC_ME1_HALT (1 << 30)
  971. #define CP_MEC_CNTL 0x8234
  972. #define MEC_ME2_HALT (1 << 28)
  973. #define MEC_ME1_HALT (1 << 30)
  974. #define CP_STALLED_STAT3 0x8670
  975. #define CP_STALLED_STAT1 0x8674
  976. #define CP_STALLED_STAT2 0x8678
  977. #define CP_STAT 0x8680
  978. #define CP_ME_CNTL 0x86D8
  979. #define CP_CE_HALT (1 << 24)
  980. #define CP_PFP_HALT (1 << 26)
  981. #define CP_ME_HALT (1 << 28)
  982. #define CP_RB0_RPTR 0x8700
  983. #define CP_RB_WPTR_DELAY 0x8704
  984. #define CP_RB_WPTR_POLL_CNTL 0x8708
  985. #define IDLE_POLL_COUNT(x) ((x) << 16)
  986. #define IDLE_POLL_COUNT_MASK (0xffff << 16)
  987. #define CP_MEQ_THRESHOLDS 0x8764
  988. #define MEQ1_START(x) ((x) << 0)
  989. #define MEQ2_START(x) ((x) << 8)
  990. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  991. #define VGT_CACHE_INVALIDATION 0x88C4
  992. #define CACHE_INVALIDATION(x) ((x) << 0)
  993. #define VC_ONLY 0
  994. #define TC_ONLY 1
  995. #define VC_AND_TC 2
  996. #define AUTO_INVLD_EN(x) ((x) << 6)
  997. #define NO_AUTO 0
  998. #define ES_AUTO 1
  999. #define GS_AUTO 2
  1000. #define ES_AND_GS_AUTO 3
  1001. #define VGT_GS_VERTEX_REUSE 0x88D4
  1002. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  1003. #define INACTIVE_CUS_MASK 0xFFFF0000
  1004. #define INACTIVE_CUS_SHIFT 16
  1005. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  1006. #define PA_CL_ENHANCE 0x8A14
  1007. #define CLIP_VTX_REORDER_ENA (1 << 0)
  1008. #define NUM_CLIP_SEQ(x) ((x) << 1)
  1009. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  1010. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  1011. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  1012. #define PA_SC_FIFO_SIZE 0x8BCC
  1013. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  1014. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  1015. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  1016. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  1017. #define PA_SC_ENHANCE 0x8BF0
  1018. #define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
  1019. #define DISABLE_PA_SC_GUIDANCE (1 << 13)
  1020. #define SQ_CONFIG 0x8C00
  1021. #define SH_MEM_BASES 0x8C28
  1022. /* if PTR32, these are the bases for scratch and lds */
  1023. #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
  1024. #define SHARED_BASE(x) ((x) << 16) /* LDS */
  1025. #define SH_MEM_APE1_BASE 0x8C2C
  1026. /* if PTR32, this is the base location of GPUVM */
  1027. #define SH_MEM_APE1_LIMIT 0x8C30
  1028. /* if PTR32, this is the upper limit of GPUVM */
  1029. #define SH_MEM_CONFIG 0x8C34
  1030. #define PTR32 (1 << 0)
  1031. #define ALIGNMENT_MODE(x) ((x) << 2)
  1032. #define SH_MEM_ALIGNMENT_MODE_DWORD 0
  1033. #define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
  1034. #define SH_MEM_ALIGNMENT_MODE_STRICT 2
  1035. #define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
  1036. #define DEFAULT_MTYPE(x) ((x) << 4)
  1037. #define APE1_MTYPE(x) ((x) << 7)
  1038. /* valid for both DEFAULT_MTYPE and APE1_MTYPE */
  1039. #define MTYPE_CACHED 0
  1040. #define MTYPE_NONCACHED 3
  1041. #define SX_DEBUG_1 0x9060
  1042. #define SPI_CONFIG_CNTL 0x9100
  1043. #define SPI_CONFIG_CNTL_1 0x913C
  1044. #define VTX_DONE_DELAY(x) ((x) << 0)
  1045. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  1046. #define TA_CNTL_AUX 0x9508
  1047. #define DB_DEBUG 0x9830
  1048. #define DB_DEBUG2 0x9834
  1049. #define DB_DEBUG3 0x9838
  1050. #define CC_RB_BACKEND_DISABLE 0x98F4
  1051. #define BACKEND_DISABLE(x) ((x) << 16)
  1052. #define GB_ADDR_CONFIG 0x98F8
  1053. #define NUM_PIPES(x) ((x) << 0)
  1054. #define NUM_PIPES_MASK 0x00000007
  1055. #define NUM_PIPES_SHIFT 0
  1056. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  1057. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  1058. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  1059. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  1060. #define NUM_SHADER_ENGINES_MASK 0x00003000
  1061. #define NUM_SHADER_ENGINES_SHIFT 12
  1062. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  1063. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  1064. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  1065. #define ROW_SIZE(x) ((x) << 28)
  1066. #define ROW_SIZE_MASK 0x30000000
  1067. #define ROW_SIZE_SHIFT 28
  1068. #define GB_TILE_MODE0 0x9910
  1069. # define ARRAY_MODE(x) ((x) << 2)
  1070. # define ARRAY_LINEAR_GENERAL 0
  1071. # define ARRAY_LINEAR_ALIGNED 1
  1072. # define ARRAY_1D_TILED_THIN1 2
  1073. # define ARRAY_2D_TILED_THIN1 4
  1074. # define ARRAY_PRT_TILED_THIN1 5
  1075. # define ARRAY_PRT_2D_TILED_THIN1 6
  1076. # define PIPE_CONFIG(x) ((x) << 6)
  1077. # define ADDR_SURF_P2 0
  1078. # define ADDR_SURF_P4_8x16 4
  1079. # define ADDR_SURF_P4_16x16 5
  1080. # define ADDR_SURF_P4_16x32 6
  1081. # define ADDR_SURF_P4_32x32 7
  1082. # define ADDR_SURF_P8_16x16_8x16 8
  1083. # define ADDR_SURF_P8_16x32_8x16 9
  1084. # define ADDR_SURF_P8_32x32_8x16 10
  1085. # define ADDR_SURF_P8_16x32_16x16 11
  1086. # define ADDR_SURF_P8_32x32_16x16 12
  1087. # define ADDR_SURF_P8_32x32_16x32 13
  1088. # define ADDR_SURF_P8_32x64_32x32 14
  1089. # define ADDR_SURF_P16_32x32_8x16 16
  1090. # define ADDR_SURF_P16_32x32_16x16 17
  1091. # define TILE_SPLIT(x) ((x) << 11)
  1092. # define ADDR_SURF_TILE_SPLIT_64B 0
  1093. # define ADDR_SURF_TILE_SPLIT_128B 1
  1094. # define ADDR_SURF_TILE_SPLIT_256B 2
  1095. # define ADDR_SURF_TILE_SPLIT_512B 3
  1096. # define ADDR_SURF_TILE_SPLIT_1KB 4
  1097. # define ADDR_SURF_TILE_SPLIT_2KB 5
  1098. # define ADDR_SURF_TILE_SPLIT_4KB 6
  1099. # define MICRO_TILE_MODE_NEW(x) ((x) << 22)
  1100. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  1101. # define ADDR_SURF_THIN_MICRO_TILING 1
  1102. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  1103. # define ADDR_SURF_ROTATED_MICRO_TILING 3
  1104. # define SAMPLE_SPLIT(x) ((x) << 25)
  1105. # define ADDR_SURF_SAMPLE_SPLIT_1 0
  1106. # define ADDR_SURF_SAMPLE_SPLIT_2 1
  1107. # define ADDR_SURF_SAMPLE_SPLIT_4 2
  1108. # define ADDR_SURF_SAMPLE_SPLIT_8 3
  1109. #define GB_MACROTILE_MODE0 0x9990
  1110. # define BANK_WIDTH(x) ((x) << 0)
  1111. # define ADDR_SURF_BANK_WIDTH_1 0
  1112. # define ADDR_SURF_BANK_WIDTH_2 1
  1113. # define ADDR_SURF_BANK_WIDTH_4 2
  1114. # define ADDR_SURF_BANK_WIDTH_8 3
  1115. # define BANK_HEIGHT(x) ((x) << 2)
  1116. # define ADDR_SURF_BANK_HEIGHT_1 0
  1117. # define ADDR_SURF_BANK_HEIGHT_2 1
  1118. # define ADDR_SURF_BANK_HEIGHT_4 2
  1119. # define ADDR_SURF_BANK_HEIGHT_8 3
  1120. # define MACRO_TILE_ASPECT(x) ((x) << 4)
  1121. # define ADDR_SURF_MACRO_ASPECT_1 0
  1122. # define ADDR_SURF_MACRO_ASPECT_2 1
  1123. # define ADDR_SURF_MACRO_ASPECT_4 2
  1124. # define ADDR_SURF_MACRO_ASPECT_8 3
  1125. # define NUM_BANKS(x) ((x) << 6)
  1126. # define ADDR_SURF_2_BANK 0
  1127. # define ADDR_SURF_4_BANK 1
  1128. # define ADDR_SURF_8_BANK 2
  1129. # define ADDR_SURF_16_BANK 3
  1130. #define CB_HW_CONTROL 0x9A10
  1131. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  1132. #define BACKEND_DISABLE_MASK 0x00FF0000
  1133. #define BACKEND_DISABLE_SHIFT 16
  1134. #define TCP_CHAN_STEER_LO 0xac0c
  1135. #define TCP_CHAN_STEER_HI 0xac10
  1136. #define TC_CFG_L1_LOAD_POLICY0 0xAC68
  1137. #define TC_CFG_L1_LOAD_POLICY1 0xAC6C
  1138. #define TC_CFG_L1_STORE_POLICY 0xAC70
  1139. #define TC_CFG_L2_LOAD_POLICY0 0xAC74
  1140. #define TC_CFG_L2_LOAD_POLICY1 0xAC78
  1141. #define TC_CFG_L2_STORE_POLICY0 0xAC7C
  1142. #define TC_CFG_L2_STORE_POLICY1 0xAC80
  1143. #define TC_CFG_L2_ATOMIC_POLICY 0xAC84
  1144. #define TC_CFG_L1_VOLATILE 0xAC88
  1145. #define TC_CFG_L2_VOLATILE 0xAC8C
  1146. #define CP_RB0_BASE 0xC100
  1147. #define CP_RB0_CNTL 0xC104
  1148. #define RB_BUFSZ(x) ((x) << 0)
  1149. #define RB_BLKSZ(x) ((x) << 8)
  1150. #define BUF_SWAP_32BIT (2 << 16)
  1151. #define RB_NO_UPDATE (1 << 27)
  1152. #define RB_RPTR_WR_ENA (1 << 31)
  1153. #define CP_RB0_RPTR_ADDR 0xC10C
  1154. #define RB_RPTR_SWAP_32BIT (2 << 0)
  1155. #define CP_RB0_RPTR_ADDR_HI 0xC110
  1156. #define CP_RB0_WPTR 0xC114
  1157. #define CP_DEVICE_ID 0xC12C
  1158. #define CP_ENDIAN_SWAP 0xC140
  1159. #define CP_RB_VMID 0xC144
  1160. #define CP_PFP_UCODE_ADDR 0xC150
  1161. #define CP_PFP_UCODE_DATA 0xC154
  1162. #define CP_ME_RAM_RADDR 0xC158
  1163. #define CP_ME_RAM_WADDR 0xC15C
  1164. #define CP_ME_RAM_DATA 0xC160
  1165. #define CP_CE_UCODE_ADDR 0xC168
  1166. #define CP_CE_UCODE_DATA 0xC16C
  1167. #define CP_MEC_ME1_UCODE_ADDR 0xC170
  1168. #define CP_MEC_ME1_UCODE_DATA 0xC174
  1169. #define CP_MEC_ME2_UCODE_ADDR 0xC178
  1170. #define CP_MEC_ME2_UCODE_DATA 0xC17C
  1171. #define CP_INT_CNTL_RING0 0xC1A8
  1172. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  1173. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  1174. # define PRIV_INSTR_INT_ENABLE (1 << 22)
  1175. # define PRIV_REG_INT_ENABLE (1 << 23)
  1176. # define OPCODE_ERROR_INT_ENABLE (1 << 24)
  1177. # define TIME_STAMP_INT_ENABLE (1 << 26)
  1178. # define CP_RINGID2_INT_ENABLE (1 << 29)
  1179. # define CP_RINGID1_INT_ENABLE (1 << 30)
  1180. # define CP_RINGID0_INT_ENABLE (1 << 31)
  1181. #define CP_INT_STATUS_RING0 0xC1B4
  1182. # define PRIV_INSTR_INT_STAT (1 << 22)
  1183. # define PRIV_REG_INT_STAT (1 << 23)
  1184. # define TIME_STAMP_INT_STAT (1 << 26)
  1185. # define CP_RINGID2_INT_STAT (1 << 29)
  1186. # define CP_RINGID1_INT_STAT (1 << 30)
  1187. # define CP_RINGID0_INT_STAT (1 << 31)
  1188. #define CP_MEM_SLP_CNTL 0xC1E4
  1189. # define CP_MEM_LS_EN (1 << 0)
  1190. #define CP_CPF_DEBUG 0xC200
  1191. #define CP_PQ_WPTR_POLL_CNTL 0xC20C
  1192. #define WPTR_POLL_EN (1 << 31)
  1193. #define CP_ME1_PIPE0_INT_CNTL 0xC214
  1194. #define CP_ME1_PIPE1_INT_CNTL 0xC218
  1195. #define CP_ME1_PIPE2_INT_CNTL 0xC21C
  1196. #define CP_ME1_PIPE3_INT_CNTL 0xC220
  1197. #define CP_ME2_PIPE0_INT_CNTL 0xC224
  1198. #define CP_ME2_PIPE1_INT_CNTL 0xC228
  1199. #define CP_ME2_PIPE2_INT_CNTL 0xC22C
  1200. #define CP_ME2_PIPE3_INT_CNTL 0xC230
  1201. # define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
  1202. # define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
  1203. # define PRIV_REG_INT_ENABLE (1 << 23)
  1204. # define TIME_STAMP_INT_ENABLE (1 << 26)
  1205. # define GENERIC2_INT_ENABLE (1 << 29)
  1206. # define GENERIC1_INT_ENABLE (1 << 30)
  1207. # define GENERIC0_INT_ENABLE (1 << 31)
  1208. #define CP_ME1_PIPE0_INT_STATUS 0xC214
  1209. #define CP_ME1_PIPE1_INT_STATUS 0xC218
  1210. #define CP_ME1_PIPE2_INT_STATUS 0xC21C
  1211. #define CP_ME1_PIPE3_INT_STATUS 0xC220
  1212. #define CP_ME2_PIPE0_INT_STATUS 0xC224
  1213. #define CP_ME2_PIPE1_INT_STATUS 0xC228
  1214. #define CP_ME2_PIPE2_INT_STATUS 0xC22C
  1215. #define CP_ME2_PIPE3_INT_STATUS 0xC230
  1216. # define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
  1217. # define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
  1218. # define PRIV_REG_INT_STATUS (1 << 23)
  1219. # define TIME_STAMP_INT_STATUS (1 << 26)
  1220. # define GENERIC2_INT_STATUS (1 << 29)
  1221. # define GENERIC1_INT_STATUS (1 << 30)
  1222. # define GENERIC0_INT_STATUS (1 << 31)
  1223. #define CP_MAX_CONTEXT 0xC2B8
  1224. #define CP_RB0_BASE_HI 0xC2C4
  1225. #define RLC_CNTL 0xC300
  1226. # define RLC_ENABLE (1 << 0)
  1227. #define RLC_MC_CNTL 0xC30C
  1228. #define RLC_MEM_SLP_CNTL 0xC318
  1229. # define RLC_MEM_LS_EN (1 << 0)
  1230. #define RLC_LB_CNTR_MAX 0xC348
  1231. #define RLC_LB_CNTL 0xC364
  1232. # define LOAD_BALANCE_ENABLE (1 << 0)
  1233. #define RLC_LB_CNTR_INIT 0xC36C
  1234. #define RLC_SAVE_AND_RESTORE_BASE 0xC374
  1235. #define RLC_DRIVER_DMA_STATUS 0xC378 /* dGPU */
  1236. #define RLC_CP_TABLE_RESTORE 0xC378 /* APU */
  1237. #define RLC_PG_DELAY_2 0xC37C
  1238. #define RLC_GPM_UCODE_ADDR 0xC388
  1239. #define RLC_GPM_UCODE_DATA 0xC38C
  1240. #define RLC_GPU_CLOCK_COUNT_LSB 0xC390
  1241. #define RLC_GPU_CLOCK_COUNT_MSB 0xC394
  1242. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
  1243. #define RLC_UCODE_CNTL 0xC39C
  1244. #define RLC_GPM_STAT 0xC400
  1245. # define RLC_GPM_BUSY (1 << 0)
  1246. # define GFX_POWER_STATUS (1 << 1)
  1247. # define GFX_CLOCK_STATUS (1 << 2)
  1248. #define RLC_PG_CNTL 0xC40C
  1249. # define GFX_PG_ENABLE (1 << 0)
  1250. # define GFX_PG_SRC (1 << 1)
  1251. # define DYN_PER_CU_PG_ENABLE (1 << 2)
  1252. # define STATIC_PER_CU_PG_ENABLE (1 << 3)
  1253. # define DISABLE_GDS_PG (1 << 13)
  1254. # define DISABLE_CP_PG (1 << 15)
  1255. # define SMU_CLK_SLOWDOWN_ON_PU_ENABLE (1 << 17)
  1256. # define SMU_CLK_SLOWDOWN_ON_PD_ENABLE (1 << 18)
  1257. #define RLC_CGTT_MGCG_OVERRIDE 0xC420
  1258. #define RLC_CGCG_CGLS_CTRL 0xC424
  1259. # define CGCG_EN (1 << 0)
  1260. # define CGLS_EN (1 << 1)
  1261. #define RLC_PG_DELAY 0xC434
  1262. #define RLC_LB_INIT_CU_MASK 0xC43C
  1263. #define RLC_LB_PARAMS 0xC444
  1264. #define RLC_PG_AO_CU_MASK 0xC44C
  1265. #define RLC_MAX_PG_CU 0xC450
  1266. # define MAX_PU_CU(x) ((x) << 0)
  1267. # define MAX_PU_CU_MASK (0xff << 0)
  1268. #define RLC_AUTO_PG_CTRL 0xC454
  1269. # define AUTO_PG_EN (1 << 0)
  1270. # define GRBM_REG_SGIT(x) ((x) << 3)
  1271. # define GRBM_REG_SGIT_MASK (0xffff << 3)
  1272. #define RLC_SERDES_WR_CU_MASTER_MASK 0xC474
  1273. #define RLC_SERDES_WR_NONCU_MASTER_MASK 0xC478
  1274. #define RLC_SERDES_WR_CTRL 0xC47C
  1275. #define BPM_ADDR(x) ((x) << 0)
  1276. #define BPM_ADDR_MASK (0xff << 0)
  1277. #define CGLS_ENABLE (1 << 16)
  1278. #define CGCG_OVERRIDE_0 (1 << 20)
  1279. #define MGCG_OVERRIDE_0 (1 << 22)
  1280. #define MGCG_OVERRIDE_1 (1 << 23)
  1281. #define RLC_SERDES_CU_MASTER_BUSY 0xC484
  1282. #define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
  1283. # define SE_MASTER_BUSY_MASK 0x0000ffff
  1284. # define GC_MASTER_BUSY (1 << 16)
  1285. # define TC0_MASTER_BUSY (1 << 17)
  1286. # define TC1_MASTER_BUSY (1 << 18)
  1287. #define RLC_GPM_SCRATCH_ADDR 0xC4B0
  1288. #define RLC_GPM_SCRATCH_DATA 0xC4B4
  1289. #define RLC_GPR_REG2 0xC4E8
  1290. #define REQ 0x00000001
  1291. #define MESSAGE(x) ((x) << 1)
  1292. #define MESSAGE_MASK 0x0000001e
  1293. #define MSG_ENTER_RLC_SAFE_MODE 1
  1294. #define MSG_EXIT_RLC_SAFE_MODE 0
  1295. #define CP_HPD_EOP_BASE_ADDR 0xC904
  1296. #define CP_HPD_EOP_BASE_ADDR_HI 0xC908
  1297. #define CP_HPD_EOP_VMID 0xC90C
  1298. #define CP_HPD_EOP_CONTROL 0xC910
  1299. #define EOP_SIZE(x) ((x) << 0)
  1300. #define EOP_SIZE_MASK (0x3f << 0)
  1301. #define CP_MQD_BASE_ADDR 0xC914
  1302. #define CP_MQD_BASE_ADDR_HI 0xC918
  1303. #define CP_HQD_ACTIVE 0xC91C
  1304. #define CP_HQD_VMID 0xC920
  1305. #define CP_HQD_PERSISTENT_STATE 0xC924u
  1306. #define DEFAULT_CP_HQD_PERSISTENT_STATE (0x33U << 8)
  1307. #define CP_HQD_PIPE_PRIORITY 0xC928u
  1308. #define CP_HQD_QUEUE_PRIORITY 0xC92Cu
  1309. #define CP_HQD_QUANTUM 0xC930u
  1310. #define QUANTUM_EN 1U
  1311. #define QUANTUM_SCALE_1MS (1U << 4)
  1312. #define QUANTUM_DURATION(x) ((x) << 8)
  1313. #define CP_HQD_PQ_BASE 0xC934
  1314. #define CP_HQD_PQ_BASE_HI 0xC938
  1315. #define CP_HQD_PQ_RPTR 0xC93C
  1316. #define CP_HQD_PQ_RPTR_REPORT_ADDR 0xC940
  1317. #define CP_HQD_PQ_RPTR_REPORT_ADDR_HI 0xC944
  1318. #define CP_HQD_PQ_WPTR_POLL_ADDR 0xC948
  1319. #define CP_HQD_PQ_WPTR_POLL_ADDR_HI 0xC94C
  1320. #define CP_HQD_PQ_DOORBELL_CONTROL 0xC950
  1321. #define DOORBELL_OFFSET(x) ((x) << 2)
  1322. #define DOORBELL_OFFSET_MASK (0x1fffff << 2)
  1323. #define DOORBELL_SOURCE (1 << 28)
  1324. #define DOORBELL_SCHD_HIT (1 << 29)
  1325. #define DOORBELL_EN (1 << 30)
  1326. #define DOORBELL_HIT (1 << 31)
  1327. #define CP_HQD_PQ_WPTR 0xC954
  1328. #define CP_HQD_PQ_CONTROL 0xC958
  1329. #define QUEUE_SIZE(x) ((x) << 0)
  1330. #define QUEUE_SIZE_MASK (0x3f << 0)
  1331. #define RPTR_BLOCK_SIZE(x) ((x) << 8)
  1332. #define RPTR_BLOCK_SIZE_MASK (0x3f << 8)
  1333. #define PQ_VOLATILE (1 << 26)
  1334. #define NO_UPDATE_RPTR (1 << 27)
  1335. #define UNORD_DISPATCH (1 << 28)
  1336. #define ROQ_PQ_IB_FLIP (1 << 29)
  1337. #define PRIV_STATE (1 << 30)
  1338. #define KMD_QUEUE (1 << 31)
  1339. #define CP_HQD_IB_BASE_ADDR 0xC95Cu
  1340. #define CP_HQD_IB_BASE_ADDR_HI 0xC960u
  1341. #define CP_HQD_IB_RPTR 0xC964u
  1342. #define CP_HQD_IB_CONTROL 0xC968u
  1343. #define IB_ATC_EN (1U << 23)
  1344. #define DEFAULT_MIN_IB_AVAIL_SIZE (3U << 20)
  1345. #define CP_HQD_DEQUEUE_REQUEST 0xC974
  1346. #define DEQUEUE_REQUEST_DRAIN 1
  1347. #define DEQUEUE_REQUEST_RESET 2
  1348. #define CP_MQD_CONTROL 0xC99C
  1349. #define MQD_VMID(x) ((x) << 0)
  1350. #define MQD_VMID_MASK (0xf << 0)
  1351. #define CP_HQD_SEMA_CMD 0xC97Cu
  1352. #define CP_HQD_MSG_TYPE 0xC980u
  1353. #define CP_HQD_ATOMIC0_PREOP_LO 0xC984u
  1354. #define CP_HQD_ATOMIC0_PREOP_HI 0xC988u
  1355. #define CP_HQD_ATOMIC1_PREOP_LO 0xC98Cu
  1356. #define CP_HQD_ATOMIC1_PREOP_HI 0xC990u
  1357. #define CP_HQD_HQ_SCHEDULER0 0xC994u
  1358. #define CP_HQD_HQ_SCHEDULER1 0xC998u
  1359. #define SH_STATIC_MEM_CONFIG 0x9604u
  1360. #define DB_RENDER_CONTROL 0x28000
  1361. #define PA_SC_RASTER_CONFIG 0x28350
  1362. # define RASTER_CONFIG_RB_MAP_0 0
  1363. # define RASTER_CONFIG_RB_MAP_1 1
  1364. # define RASTER_CONFIG_RB_MAP_2 2
  1365. # define RASTER_CONFIG_RB_MAP_3 3
  1366. #define PKR_MAP(x) ((x) << 8)
  1367. #define VGT_EVENT_INITIATOR 0x28a90
  1368. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  1369. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  1370. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  1371. # define CACHE_FLUSH_TS (4 << 0)
  1372. # define CACHE_FLUSH (6 << 0)
  1373. # define CS_PARTIAL_FLUSH (7 << 0)
  1374. # define VGT_STREAMOUT_RESET (10 << 0)
  1375. # define END_OF_PIPE_INCR_DE (11 << 0)
  1376. # define END_OF_PIPE_IB_END (12 << 0)
  1377. # define RST_PIX_CNT (13 << 0)
  1378. # define VS_PARTIAL_FLUSH (15 << 0)
  1379. # define PS_PARTIAL_FLUSH (16 << 0)
  1380. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  1381. # define ZPASS_DONE (21 << 0)
  1382. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  1383. # define PERFCOUNTER_START (23 << 0)
  1384. # define PERFCOUNTER_STOP (24 << 0)
  1385. # define PIPELINESTAT_START (25 << 0)
  1386. # define PIPELINESTAT_STOP (26 << 0)
  1387. # define PERFCOUNTER_SAMPLE (27 << 0)
  1388. # define SAMPLE_PIPELINESTAT (30 << 0)
  1389. # define SO_VGT_STREAMOUT_FLUSH (31 << 0)
  1390. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  1391. # define RESET_VTX_CNT (33 << 0)
  1392. # define VGT_FLUSH (36 << 0)
  1393. # define BOTTOM_OF_PIPE_TS (40 << 0)
  1394. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  1395. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  1396. # define FLUSH_AND_INV_DB_META (44 << 0)
  1397. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  1398. # define FLUSH_AND_INV_CB_META (46 << 0)
  1399. # define CS_DONE (47 << 0)
  1400. # define PS_DONE (48 << 0)
  1401. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  1402. # define THREAD_TRACE_START (51 << 0)
  1403. # define THREAD_TRACE_STOP (52 << 0)
  1404. # define THREAD_TRACE_FLUSH (54 << 0)
  1405. # define THREAD_TRACE_FINISH (55 << 0)
  1406. # define PIXEL_PIPE_STAT_CONTROL (56 << 0)
  1407. # define PIXEL_PIPE_STAT_DUMP (57 << 0)
  1408. # define PIXEL_PIPE_STAT_RESET (58 << 0)
  1409. #define SCRATCH_REG0 0x30100
  1410. #define SCRATCH_REG1 0x30104
  1411. #define SCRATCH_REG2 0x30108
  1412. #define SCRATCH_REG3 0x3010C
  1413. #define SCRATCH_REG4 0x30110
  1414. #define SCRATCH_REG5 0x30114
  1415. #define SCRATCH_REG6 0x30118
  1416. #define SCRATCH_REG7 0x3011C
  1417. #define SCRATCH_UMSK 0x30140
  1418. #define SCRATCH_ADDR 0x30144
  1419. #define CP_SEM_WAIT_TIMER 0x301BC
  1420. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
  1421. #define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
  1422. #define GRBM_GFX_INDEX 0x30800
  1423. #define INSTANCE_INDEX(x) ((x) << 0)
  1424. #define SH_INDEX(x) ((x) << 8)
  1425. #define SE_INDEX(x) ((x) << 16)
  1426. #define SH_BROADCAST_WRITES (1 << 29)
  1427. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  1428. #define SE_BROADCAST_WRITES (1 << 31)
  1429. #define VGT_ESGS_RING_SIZE 0x30900
  1430. #define VGT_GSVS_RING_SIZE 0x30904
  1431. #define VGT_PRIMITIVE_TYPE 0x30908
  1432. #define VGT_INDEX_TYPE 0x3090C
  1433. #define VGT_NUM_INDICES 0x30930
  1434. #define VGT_NUM_INSTANCES 0x30934
  1435. #define VGT_TF_RING_SIZE 0x30938
  1436. #define VGT_HS_OFFCHIP_PARAM 0x3093C
  1437. #define VGT_TF_MEMORY_BASE 0x30940
  1438. #define PA_SU_LINE_STIPPLE_VALUE 0x30a00
  1439. #define PA_SC_LINE_STIPPLE_STATE 0x30a04
  1440. #define SQC_CACHES 0x30d20
  1441. #define CP_PERFMON_CNTL 0x36020
  1442. #define CGTS_SM_CTRL_REG 0x3c000
  1443. #define SM_MODE(x) ((x) << 17)
  1444. #define SM_MODE_MASK (0x7 << 17)
  1445. #define SM_MODE_ENABLE (1 << 20)
  1446. #define CGTS_OVERRIDE (1 << 21)
  1447. #define CGTS_LS_OVERRIDE (1 << 22)
  1448. #define ON_MONITOR_ADD_EN (1 << 23)
  1449. #define ON_MONITOR_ADD(x) ((x) << 24)
  1450. #define ON_MONITOR_ADD_MASK (0xff << 24)
  1451. #define CGTS_TCC_DISABLE 0x3c00c
  1452. #define CGTS_USER_TCC_DISABLE 0x3c010
  1453. #define TCC_DISABLE_MASK 0xFFFF0000
  1454. #define TCC_DISABLE_SHIFT 16
  1455. #define CB_CGTT_SCLK_CTRL 0x3c2a0
  1456. /*
  1457. * PM4
  1458. */
  1459. #define PACKET_TYPE0 0
  1460. #define PACKET_TYPE1 1
  1461. #define PACKET_TYPE2 2
  1462. #define PACKET_TYPE3 3
  1463. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  1464. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  1465. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  1466. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  1467. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  1468. (((reg) >> 2) & 0xFFFF) | \
  1469. ((n) & 0x3FFF) << 16)
  1470. #define CP_PACKET2 0x80000000
  1471. #define PACKET2_PAD_SHIFT 0
  1472. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  1473. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  1474. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  1475. (((op) & 0xFF) << 8) | \
  1476. ((n) & 0x3FFF) << 16)
  1477. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  1478. /* Packet 3 types */
  1479. #define PACKET3_NOP 0x10
  1480. #define PACKET3_SET_BASE 0x11
  1481. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  1482. #define CE_PARTITION_BASE 3
  1483. #define PACKET3_CLEAR_STATE 0x12
  1484. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  1485. #define PACKET3_DISPATCH_DIRECT 0x15
  1486. #define PACKET3_DISPATCH_INDIRECT 0x16
  1487. #define PACKET3_ATOMIC_GDS 0x1D
  1488. #define PACKET3_ATOMIC_MEM 0x1E
  1489. #define PACKET3_OCCLUSION_QUERY 0x1F
  1490. #define PACKET3_SET_PREDICATION 0x20
  1491. #define PACKET3_REG_RMW 0x21
  1492. #define PACKET3_COND_EXEC 0x22
  1493. #define PACKET3_PRED_EXEC 0x23
  1494. #define PACKET3_DRAW_INDIRECT 0x24
  1495. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  1496. #define PACKET3_INDEX_BASE 0x26
  1497. #define PACKET3_DRAW_INDEX_2 0x27
  1498. #define PACKET3_CONTEXT_CONTROL 0x28
  1499. #define PACKET3_INDEX_TYPE 0x2A
  1500. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  1501. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  1502. #define PACKET3_NUM_INSTANCES 0x2F
  1503. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  1504. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  1505. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  1506. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  1507. #define PACKET3_DRAW_PREAMBLE 0x36
  1508. #define PACKET3_WRITE_DATA 0x37
  1509. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  1510. /* 0 - register
  1511. * 1 - memory (sync - via GRBM)
  1512. * 2 - gl2
  1513. * 3 - gds
  1514. * 4 - reserved
  1515. * 5 - memory (async - direct)
  1516. */
  1517. #define WR_ONE_ADDR (1 << 16)
  1518. #define WR_CONFIRM (1 << 20)
  1519. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  1520. /* 0 - LRU
  1521. * 1 - Stream
  1522. */
  1523. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  1524. /* 0 - me
  1525. * 1 - pfp
  1526. * 2 - ce
  1527. */
  1528. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  1529. #define PACKET3_MEM_SEMAPHORE 0x39
  1530. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  1531. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  1532. # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
  1533. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  1534. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  1535. #define PACKET3_COPY_DW 0x3B
  1536. #define PACKET3_WAIT_REG_MEM 0x3C
  1537. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  1538. /* 0 - always
  1539. * 1 - <
  1540. * 2 - <=
  1541. * 3 - ==
  1542. * 4 - !=
  1543. * 5 - >=
  1544. * 6 - >
  1545. */
  1546. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  1547. /* 0 - reg
  1548. * 1 - mem
  1549. */
  1550. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  1551. /* 0 - wait_reg_mem
  1552. * 1 - wr_wait_wr_reg
  1553. */
  1554. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  1555. /* 0 - me
  1556. * 1 - pfp
  1557. */
  1558. #define PACKET3_INDIRECT_BUFFER 0x3F
  1559. #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
  1560. #define INDIRECT_BUFFER_VALID (1 << 23)
  1561. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  1562. /* 0 - LRU
  1563. * 1 - Stream
  1564. * 2 - Bypass
  1565. */
  1566. #define PACKET3_COPY_DATA 0x40
  1567. #define PACKET3_PFP_SYNC_ME 0x42
  1568. #define PACKET3_SURFACE_SYNC 0x43
  1569. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  1570. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  1571. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1572. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1573. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1574. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1575. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1576. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1577. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1578. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1579. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1580. # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
  1581. # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
  1582. # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
  1583. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  1584. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  1585. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  1586. # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
  1587. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1588. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1589. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  1590. # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
  1591. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  1592. #define PACKET3_COND_WRITE 0x45
  1593. #define PACKET3_EVENT_WRITE 0x46
  1594. #define EVENT_TYPE(x) ((x) << 0)
  1595. #define EVENT_INDEX(x) ((x) << 8)
  1596. /* 0 - any non-TS event
  1597. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  1598. * 2 - SAMPLE_PIPELINESTAT
  1599. * 3 - SAMPLE_STREAMOUTSTAT*
  1600. * 4 - *S_PARTIAL_FLUSH
  1601. * 5 - EOP events
  1602. * 6 - EOS events
  1603. */
  1604. #define PACKET3_EVENT_WRITE_EOP 0x47
  1605. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  1606. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  1607. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  1608. #define EOP_TCL1_ACTION_EN (1 << 16)
  1609. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  1610. #define EOP_TCL2_VOLATILE (1 << 24)
  1611. #define EOP_CACHE_POLICY(x) ((x) << 25)
  1612. /* 0 - LRU
  1613. * 1 - Stream
  1614. * 2 - Bypass
  1615. */
  1616. #define DATA_SEL(x) ((x) << 29)
  1617. /* 0 - discard
  1618. * 1 - send low 32bit data
  1619. * 2 - send 64bit data
  1620. * 3 - send 64bit GPU counter value
  1621. * 4 - send 64bit sys counter value
  1622. */
  1623. #define INT_SEL(x) ((x) << 24)
  1624. /* 0 - none
  1625. * 1 - interrupt only (DATA_SEL = 0)
  1626. * 2 - interrupt when data write is confirmed
  1627. */
  1628. #define DST_SEL(x) ((x) << 16)
  1629. /* 0 - MC
  1630. * 1 - TC/L2
  1631. */
  1632. #define PACKET3_EVENT_WRITE_EOS 0x48
  1633. #define PACKET3_RELEASE_MEM 0x49
  1634. #define PACKET3_PREAMBLE_CNTL 0x4A
  1635. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1636. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1637. #define PACKET3_DMA_DATA 0x50
  1638. /* 1. header
  1639. * 2. CONTROL
  1640. * 3. SRC_ADDR_LO or DATA [31:0]
  1641. * 4. SRC_ADDR_HI [31:0]
  1642. * 5. DST_ADDR_LO [31:0]
  1643. * 6. DST_ADDR_HI [7:0]
  1644. * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
  1645. */
  1646. /* CONTROL */
  1647. # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
  1648. /* 0 - ME
  1649. * 1 - PFP
  1650. */
  1651. # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
  1652. /* 0 - LRU
  1653. * 1 - Stream
  1654. * 2 - Bypass
  1655. */
  1656. # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
  1657. # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
  1658. /* 0 - DST_ADDR using DAS
  1659. * 1 - GDS
  1660. * 3 - DST_ADDR using L2
  1661. */
  1662. # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
  1663. /* 0 - LRU
  1664. * 1 - Stream
  1665. * 2 - Bypass
  1666. */
  1667. # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
  1668. # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
  1669. /* 0 - SRC_ADDR using SAS
  1670. * 1 - GDS
  1671. * 2 - DATA
  1672. * 3 - SRC_ADDR using L2
  1673. */
  1674. # define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
  1675. /* COMMAND */
  1676. # define PACKET3_DMA_DATA_DIS_WC (1 << 21)
  1677. # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
  1678. /* 0 - none
  1679. * 1 - 8 in 16
  1680. * 2 - 8 in 32
  1681. * 3 - 8 in 64
  1682. */
  1683. # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
  1684. /* 0 - none
  1685. * 1 - 8 in 16
  1686. * 2 - 8 in 32
  1687. * 3 - 8 in 64
  1688. */
  1689. # define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
  1690. /* 0 - memory
  1691. * 1 - register
  1692. */
  1693. # define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
  1694. /* 0 - memory
  1695. * 1 - register
  1696. */
  1697. # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
  1698. # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
  1699. # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
  1700. #define PACKET3_AQUIRE_MEM 0x58
  1701. #define PACKET3_REWIND 0x59
  1702. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  1703. #define PACKET3_LOAD_SH_REG 0x5F
  1704. #define PACKET3_LOAD_CONFIG_REG 0x60
  1705. #define PACKET3_LOAD_CONTEXT_REG 0x61
  1706. #define PACKET3_SET_CONFIG_REG 0x68
  1707. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1708. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  1709. #define PACKET3_SET_CONTEXT_REG 0x69
  1710. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1711. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1712. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1713. #define PACKET3_SET_SH_REG 0x76
  1714. #define PACKET3_SET_SH_REG_START 0x0000b000
  1715. #define PACKET3_SET_SH_REG_END 0x0000c000
  1716. #define PACKET3_SET_SH_REG_OFFSET 0x77
  1717. #define PACKET3_SET_QUEUE_REG 0x78
  1718. #define PACKET3_SET_UCONFIG_REG 0x79
  1719. #define PACKET3_SET_UCONFIG_REG_START 0x00030000
  1720. #define PACKET3_SET_UCONFIG_REG_END 0x00031000
  1721. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  1722. #define PACKET3_SCRATCH_RAM_READ 0x7E
  1723. #define PACKET3_LOAD_CONST_RAM 0x80
  1724. #define PACKET3_WRITE_CONST_RAM 0x81
  1725. #define PACKET3_DUMP_CONST_RAM 0x83
  1726. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  1727. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  1728. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  1729. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  1730. #define PACKET3_SWITCH_BUFFER 0x8B
  1731. /* SDMA - first instance at 0xd000, second at 0xd800 */
  1732. #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
  1733. #define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
  1734. #define SDMA0_UCODE_ADDR 0xD000
  1735. #define SDMA0_UCODE_DATA 0xD004
  1736. #define SDMA0_POWER_CNTL 0xD008
  1737. #define SDMA0_CLK_CTRL 0xD00C
  1738. #define SDMA0_CNTL 0xD010
  1739. # define TRAP_ENABLE (1 << 0)
  1740. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1741. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1742. # define DATA_SWAP_ENABLE (1 << 3)
  1743. # define FENCE_SWAP_ENABLE (1 << 4)
  1744. # define AUTO_CTXSW_ENABLE (1 << 18)
  1745. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1746. #define SDMA0_TILING_CONFIG 0xD018
  1747. #define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
  1748. #define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
  1749. #define SDMA0_STATUS_REG 0xd034
  1750. # define SDMA_IDLE (1 << 0)
  1751. #define SDMA0_ME_CNTL 0xD048
  1752. # define SDMA_HALT (1 << 0)
  1753. #define SDMA0_GFX_RB_CNTL 0xD200
  1754. # define SDMA_RB_ENABLE (1 << 0)
  1755. # define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
  1756. # define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  1757. # define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  1758. # define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  1759. # define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  1760. #define SDMA0_GFX_RB_BASE 0xD204
  1761. #define SDMA0_GFX_RB_BASE_HI 0xD208
  1762. #define SDMA0_GFX_RB_RPTR 0xD20C
  1763. #define SDMA0_GFX_RB_WPTR 0xD210
  1764. #define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
  1765. #define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
  1766. #define SDMA0_GFX_IB_CNTL 0xD228
  1767. # define SDMA_IB_ENABLE (1 << 0)
  1768. # define SDMA_IB_SWAP_ENABLE (1 << 4)
  1769. # define SDMA_SWITCH_INSIDE_IB (1 << 8)
  1770. # define SDMA_CMD_VMID(x) ((x) << 16)
  1771. #define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
  1772. #define SDMA0_GFX_APE1_CNTL 0xD2A0
  1773. #define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
  1774. (((sub_op) & 0xFF) << 8) | \
  1775. (((op) & 0xFF) << 0))
  1776. /* sDMA opcodes */
  1777. #define SDMA_OPCODE_NOP 0
  1778. #define SDMA_OPCODE_COPY 1
  1779. # define SDMA_COPY_SUB_OPCODE_LINEAR 0
  1780. # define SDMA_COPY_SUB_OPCODE_TILED 1
  1781. # define SDMA_COPY_SUB_OPCODE_SOA 3
  1782. # define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
  1783. # define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
  1784. # define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
  1785. #define SDMA_OPCODE_WRITE 2
  1786. # define SDMA_WRITE_SUB_OPCODE_LINEAR 0
  1787. # define SDMA_WRTIE_SUB_OPCODE_TILED 1
  1788. #define SDMA_OPCODE_INDIRECT_BUFFER 4
  1789. #define SDMA_OPCODE_FENCE 5
  1790. #define SDMA_OPCODE_TRAP 6
  1791. #define SDMA_OPCODE_SEMAPHORE 7
  1792. # define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
  1793. /* 0 - increment
  1794. * 1 - write 1
  1795. */
  1796. # define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
  1797. /* 0 - wait
  1798. * 1 - signal
  1799. */
  1800. # define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
  1801. /* mailbox */
  1802. #define SDMA_OPCODE_POLL_REG_MEM 8
  1803. # define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
  1804. /* 0 - wait_reg_mem
  1805. * 1 - wr_wait_wr_reg
  1806. */
  1807. # define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
  1808. /* 0 - always
  1809. * 1 - <
  1810. * 2 - <=
  1811. * 3 - ==
  1812. * 4 - !=
  1813. * 5 - >=
  1814. * 6 - >
  1815. */
  1816. # define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
  1817. /* 0 = register
  1818. * 1 = memory
  1819. */
  1820. #define SDMA_OPCODE_COND_EXEC 9
  1821. #define SDMA_OPCODE_CONSTANT_FILL 11
  1822. # define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
  1823. /* 0 = byte fill
  1824. * 2 = DW fill
  1825. */
  1826. #define SDMA_OPCODE_GENERATE_PTE_PDE 12
  1827. #define SDMA_OPCODE_TIMESTAMP 13
  1828. # define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
  1829. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
  1830. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
  1831. #define SDMA_OPCODE_SRBM_WRITE 14
  1832. # define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
  1833. /* byte mask */
  1834. /* UVD */
  1835. #define UVD_UDEC_ADDR_CONFIG 0xef4c
  1836. #define UVD_UDEC_DB_ADDR_CONFIG 0xef50
  1837. #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
  1838. #define UVD_LMI_EXT40_ADDR 0xf498
  1839. #define UVD_LMI_ADDR_EXT 0xf594
  1840. #define UVD_VCPU_CACHE_OFFSET0 0xf608
  1841. #define UVD_VCPU_CACHE_SIZE0 0xf60c
  1842. #define UVD_VCPU_CACHE_OFFSET1 0xf610
  1843. #define UVD_VCPU_CACHE_SIZE1 0xf614
  1844. #define UVD_VCPU_CACHE_OFFSET2 0xf618
  1845. #define UVD_VCPU_CACHE_SIZE2 0xf61c
  1846. #define UVD_RBC_RB_RPTR 0xf690
  1847. #define UVD_RBC_RB_WPTR 0xf694
  1848. #define UVD_CGC_CTRL 0xF4B0
  1849. # define DCM (1 << 0)
  1850. # define CG_DT(x) ((x) << 2)
  1851. # define CG_DT_MASK (0xf << 2)
  1852. # define CLK_OD(x) ((x) << 6)
  1853. # define CLK_OD_MASK (0x1f << 6)
  1854. #define UVD_STATUS 0xf6bc
  1855. /* UVD clocks */
  1856. #define CG_DCLK_CNTL 0xC050009C
  1857. # define DCLK_DIVIDER_MASK 0x7f
  1858. # define DCLK_DIR_CNTL_EN (1 << 8)
  1859. #define CG_DCLK_STATUS 0xC05000A0
  1860. # define DCLK_STATUS (1 << 0)
  1861. #define CG_VCLK_CNTL 0xC05000A4
  1862. #define CG_VCLK_STATUS 0xC05000A8
  1863. /* UVD CTX indirect */
  1864. #define UVD_CGC_MEM_CTRL 0xC0
  1865. /* VCE */
  1866. #define VCE_VCPU_CACHE_OFFSET0 0x20024
  1867. #define VCE_VCPU_CACHE_SIZE0 0x20028
  1868. #define VCE_VCPU_CACHE_OFFSET1 0x2002c
  1869. #define VCE_VCPU_CACHE_SIZE1 0x20030
  1870. #define VCE_VCPU_CACHE_OFFSET2 0x20034
  1871. #define VCE_VCPU_CACHE_SIZE2 0x20038
  1872. #define VCE_RB_RPTR2 0x20178
  1873. #define VCE_RB_WPTR2 0x2017c
  1874. #define VCE_RB_RPTR 0x2018c
  1875. #define VCE_RB_WPTR 0x20190
  1876. #define VCE_CLOCK_GATING_A 0x202f8
  1877. # define CGC_CLK_GATE_DLY_TIMER_MASK (0xf << 0)
  1878. # define CGC_CLK_GATE_DLY_TIMER(x) ((x) << 0)
  1879. # define CGC_CLK_GATER_OFF_DLY_TIMER_MASK (0xff << 4)
  1880. # define CGC_CLK_GATER_OFF_DLY_TIMER(x) ((x) << 4)
  1881. # define CGC_UENC_WAIT_AWAKE (1 << 18)
  1882. #define VCE_CLOCK_GATING_B 0x202fc
  1883. #define VCE_CGTT_CLK_OVERRIDE 0x207a0
  1884. #define VCE_UENC_CLOCK_GATING 0x207bc
  1885. # define CLOCK_ON_DELAY_MASK (0xf << 0)
  1886. # define CLOCK_ON_DELAY(x) ((x) << 0)
  1887. # define CLOCK_OFF_DELAY_MASK (0xff << 4)
  1888. # define CLOCK_OFF_DELAY(x) ((x) << 4)
  1889. #define VCE_UENC_REG_CLOCK_GATING 0x207c0
  1890. #define VCE_SYS_INT_EN 0x21300
  1891. # define VCE_SYS_INT_TRAP_INTERRUPT_EN (1 << 3)
  1892. #define VCE_LMI_VCPU_CACHE_40BIT_BAR 0x2145c
  1893. #define VCE_LMI_CTRL2 0x21474
  1894. #define VCE_LMI_CTRL 0x21498
  1895. #define VCE_LMI_VM_CTRL 0x214a0
  1896. #define VCE_LMI_SWAP_CNTL 0x214b4
  1897. #define VCE_LMI_SWAP_CNTL1 0x214b8
  1898. #define VCE_LMI_CACHE_CTRL 0x214f4
  1899. #define VCE_CMD_NO_OP 0x00000000
  1900. #define VCE_CMD_END 0x00000001
  1901. #define VCE_CMD_IB 0x00000002
  1902. #define VCE_CMD_FENCE 0x00000003
  1903. #define VCE_CMD_TRAP 0x00000004
  1904. #define VCE_CMD_IB_AUTO 0x00000005
  1905. #define VCE_CMD_SEMAPHORE 0x00000006
  1906. #define ATC_VMID_PASID_MAPPING_UPDATE_STATUS 0x3398u
  1907. #define ATC_VMID0_PASID_MAPPING 0x339Cu
  1908. #define ATC_VMID_PASID_MAPPING_PASID_MASK (0xFFFF)
  1909. #define ATC_VMID_PASID_MAPPING_PASID_SHIFT 0
  1910. #define ATC_VMID_PASID_MAPPING_VALID_MASK (0x1 << 31)
  1911. #define ATC_VMID_PASID_MAPPING_VALID_SHIFT 31
  1912. #define ATC_VM_APERTURE0_CNTL 0x3310u
  1913. #define ATS_ACCESS_MODE_NEVER 0
  1914. #define ATS_ACCESS_MODE_ALWAYS 1
  1915. #define ATC_VM_APERTURE0_CNTL2 0x3318u
  1916. #define ATC_VM_APERTURE0_HIGH_ADDR 0x3308u
  1917. #define ATC_VM_APERTURE0_LOW_ADDR 0x3300u
  1918. #define ATC_VM_APERTURE1_CNTL 0x3314u
  1919. #define ATC_VM_APERTURE1_CNTL2 0x331Cu
  1920. #define ATC_VM_APERTURE1_HIGH_ADDR 0x330Cu
  1921. #define ATC_VM_APERTURE1_LOW_ADDR 0x3304u
  1922. #define IH_VMID_0_LUT 0x3D40u
  1923. #endif