evergreen_blit_shaders.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Alex Deucher <alexander.deucher@amd.com>
  25. */
  26. #include <linux/bug.h>
  27. #include <linux/types.h>
  28. #include <linux/kernel.h>
  29. /*
  30. * evergreen cards need to use the 3D engine to blit data which requires
  31. * quite a bit of hw state setup. Rather than pull the whole 3D driver
  32. * (which normally generates the 3D state) into the DRM, we opt to use
  33. * statically generated state tables. The register state and shaders
  34. * were hand generated to support blitting functionality. See the 3D
  35. * driver or documentation for descriptions of the registers and
  36. * shader instructions.
  37. */
  38. const u32 evergreen_default_state[] =
  39. {
  40. 0xc0016900,
  41. 0x0000023b,
  42. 0x00000000, /* SQ_LDS_ALLOC_PS */
  43. 0xc0066900,
  44. 0x00000240,
  45. 0x00000000, /* SQ_ESGS_RING_ITEMSIZE */
  46. 0x00000000,
  47. 0x00000000,
  48. 0x00000000,
  49. 0x00000000,
  50. 0x00000000,
  51. 0xc0046900,
  52. 0x00000247,
  53. 0x00000000, /* SQ_GS_VERT_ITEMSIZE */
  54. 0x00000000,
  55. 0x00000000,
  56. 0x00000000,
  57. 0xc0026900,
  58. 0x00000010,
  59. 0x00000000, /* DB_Z_INFO */
  60. 0x00000000, /* DB_STENCIL_INFO */
  61. 0xc0016900,
  62. 0x00000200,
  63. 0x00000000, /* DB_DEPTH_CONTROL */
  64. 0xc0066900,
  65. 0x00000000,
  66. 0x00000060, /* DB_RENDER_CONTROL */
  67. 0x00000000, /* DB_COUNT_CONTROL */
  68. 0x00000000, /* DB_DEPTH_VIEW */
  69. 0x0000002a, /* DB_RENDER_OVERRIDE */
  70. 0x00000000, /* DB_RENDER_OVERRIDE2 */
  71. 0x00000000, /* DB_HTILE_DATA_BASE */
  72. 0xc0026900,
  73. 0x0000000a,
  74. 0x00000000, /* DB_STENCIL_CLEAR */
  75. 0x00000000, /* DB_DEPTH_CLEAR */
  76. 0xc0016900,
  77. 0x000002dc,
  78. 0x0000aa00, /* DB_ALPHA_TO_MASK */
  79. 0xc0016900,
  80. 0x00000080,
  81. 0x00000000, /* PA_SC_WINDOW_OFFSET */
  82. 0xc00d6900,
  83. 0x00000083,
  84. 0x0000ffff, /* PA_SC_CLIPRECT_RULE */
  85. 0x00000000, /* PA_SC_CLIPRECT_0_TL */
  86. 0x20002000, /* PA_SC_CLIPRECT_0_BR */
  87. 0x00000000,
  88. 0x20002000,
  89. 0x00000000,
  90. 0x20002000,
  91. 0x00000000,
  92. 0x20002000,
  93. 0xaaaaaaaa, /* PA_SC_EDGERULE */
  94. 0x00000000, /* PA_SU_HARDWARE_SCREEN_OFFSET */
  95. 0x0000000f, /* CB_TARGET_MASK */
  96. 0x0000000f, /* CB_SHADER_MASK */
  97. 0xc0226900,
  98. 0x00000094,
  99. 0x80000000, /* PA_SC_VPORT_SCISSOR_0_TL */
  100. 0x20002000, /* PA_SC_VPORT_SCISSOR_0_BR */
  101. 0x80000000,
  102. 0x20002000,
  103. 0x80000000,
  104. 0x20002000,
  105. 0x80000000,
  106. 0x20002000,
  107. 0x80000000,
  108. 0x20002000,
  109. 0x80000000,
  110. 0x20002000,
  111. 0x80000000,
  112. 0x20002000,
  113. 0x80000000,
  114. 0x20002000,
  115. 0x80000000,
  116. 0x20002000,
  117. 0x80000000,
  118. 0x20002000,
  119. 0x80000000,
  120. 0x20002000,
  121. 0x80000000,
  122. 0x20002000,
  123. 0x80000000,
  124. 0x20002000,
  125. 0x80000000,
  126. 0x20002000,
  127. 0x80000000,
  128. 0x20002000,
  129. 0x80000000,
  130. 0x20002000,
  131. 0x00000000, /* PA_SC_VPORT_ZMIN_0 */
  132. 0x3f800000, /* PA_SC_VPORT_ZMAX_0 */
  133. 0xc0016900,
  134. 0x000000d4,
  135. 0x00000000, /* SX_MISC */
  136. 0xc0026900,
  137. 0x00000292,
  138. 0x00000000, /* PA_SC_MODE_CNTL_0 */
  139. 0x00000000, /* PA_SC_MODE_CNTL_1 */
  140. 0xc0106900,
  141. 0x00000300,
  142. 0x00000000, /* PA_SC_LINE_CNTL */
  143. 0x00000000, /* PA_SC_AA_CONFIG */
  144. 0x00000005, /* PA_SU_VTX_CNTL */
  145. 0x3f800000, /* PA_CL_GB_VERT_CLIP_ADJ */
  146. 0x3f800000, /* PA_CL_GB_VERT_DISC_ADJ */
  147. 0x3f800000, /* PA_CL_GB_HORZ_CLIP_ADJ */
  148. 0x3f800000, /* PA_CL_GB_HORZ_DISC_ADJ */
  149. 0x00000000, /* PA_SC_AA_SAMPLE_LOCS_0 */
  150. 0x00000000, /* */
  151. 0x00000000, /* */
  152. 0x00000000, /* */
  153. 0x00000000, /* */
  154. 0x00000000, /* */
  155. 0x00000000, /* */
  156. 0x00000000, /* PA_SC_AA_SAMPLE_LOCS_7 */
  157. 0xffffffff, /* PA_SC_AA_MASK */
  158. 0xc00d6900,
  159. 0x00000202,
  160. 0x00cc0010, /* CB_COLOR_CONTROL */
  161. 0x00000210, /* DB_SHADER_CONTROL */
  162. 0x00010000, /* PA_CL_CLIP_CNTL */
  163. 0x00000004, /* PA_SU_SC_MODE_CNTL */
  164. 0x00000100, /* PA_CL_VTE_CNTL */
  165. 0x00000000, /* PA_CL_VS_OUT_CNTL */
  166. 0x00000000, /* PA_CL_NANINF_CNTL */
  167. 0x00000000, /* PA_SU_LINE_STIPPLE_CNTL */
  168. 0x00000000, /* PA_SU_LINE_STIPPLE_SCALE */
  169. 0x00000000, /* PA_SU_PRIM_FILTER_CNTL */
  170. 0x00000000, /* */
  171. 0x00000000, /* */
  172. 0x00000000, /* SQ_DYN_GPR_RESOURCE_LIMIT_1 */
  173. 0xc0066900,
  174. 0x000002de,
  175. 0x00000000, /* PA_SU_POLY_OFFSET_DB_FMT_CNTL */
  176. 0x00000000, /* */
  177. 0x00000000, /* */
  178. 0x00000000, /* */
  179. 0x00000000, /* */
  180. 0x00000000, /* */
  181. 0xc0016900,
  182. 0x00000229,
  183. 0x00000000, /* SQ_PGM_START_FS */
  184. 0xc0016900,
  185. 0x0000022a,
  186. 0x00000000, /* SQ_PGM_RESOURCES_FS */
  187. 0xc0096900,
  188. 0x00000100,
  189. 0x00ffffff, /* VGT_MAX_VTX_INDX */
  190. 0x00000000, /* */
  191. 0x00000000, /* */
  192. 0x00000000, /* */
  193. 0x00000000, /* SX_ALPHA_TEST_CONTROL */
  194. 0x00000000, /* CB_BLEND_RED */
  195. 0x00000000, /* CB_BLEND_GREEN */
  196. 0x00000000, /* CB_BLEND_BLUE */
  197. 0x00000000, /* CB_BLEND_ALPHA */
  198. 0xc0026900,
  199. 0x000002a8,
  200. 0x00000000, /* VGT_INSTANCE_STEP_RATE_0 */
  201. 0x00000000, /* */
  202. 0xc0026900,
  203. 0x000002ad,
  204. 0x00000000, /* VGT_REUSE_OFF */
  205. 0x00000000, /* */
  206. 0xc0116900,
  207. 0x00000280,
  208. 0x00000000, /* PA_SU_POINT_SIZE */
  209. 0x00000000, /* PA_SU_POINT_MINMAX */
  210. 0x00000008, /* PA_SU_LINE_CNTL */
  211. 0x00000000, /* PA_SC_LINE_STIPPLE */
  212. 0x00000000, /* VGT_OUTPUT_PATH_CNTL */
  213. 0x00000000, /* VGT_HOS_CNTL */
  214. 0x00000000, /* */
  215. 0x00000000, /* */
  216. 0x00000000, /* */
  217. 0x00000000, /* */
  218. 0x00000000, /* */
  219. 0x00000000, /* */
  220. 0x00000000, /* */
  221. 0x00000000, /* */
  222. 0x00000000, /* */
  223. 0x00000000, /* */
  224. 0x00000000, /* VGT_GS_MODE */
  225. 0xc0016900,
  226. 0x000002a1,
  227. 0x00000000, /* VGT_PRIMITIVEID_EN */
  228. 0xc0016900,
  229. 0x000002a5,
  230. 0x00000000, /* VGT_MULTI_PRIM_IB_RESET_EN */
  231. 0xc0016900,
  232. 0x000002d5,
  233. 0x00000000, /* VGT_SHADER_STAGES_EN */
  234. 0xc0026900,
  235. 0x000002e5,
  236. 0x00000000, /* VGT_STRMOUT_CONFIG */
  237. 0x00000000, /* */
  238. 0xc0016900,
  239. 0x000001e0,
  240. 0x00000000, /* CB_BLEND0_CONTROL */
  241. 0xc0016900,
  242. 0x000001b1,
  243. 0x00000000, /* SPI_VS_OUT_CONFIG */
  244. 0xc0016900,
  245. 0x00000187,
  246. 0x00000000, /* SPI_VS_OUT_ID_0 */
  247. 0xc0016900,
  248. 0x00000191,
  249. 0x00000100, /* SPI_PS_INPUT_CNTL_0 */
  250. 0xc00b6900,
  251. 0x000001b3,
  252. 0x20000001, /* SPI_PS_IN_CONTROL_0 */
  253. 0x00000000, /* SPI_PS_IN_CONTROL_1 */
  254. 0x00000000, /* SPI_INTERP_CONTROL_0 */
  255. 0x00000000, /* SPI_INPUT_Z */
  256. 0x00000000, /* SPI_FOG_CNTL */
  257. 0x00100000, /* SPI_BARYC_CNTL */
  258. 0x00000000, /* SPI_PS_IN_CONTROL_2 */
  259. 0x00000000, /* */
  260. 0x00000000, /* */
  261. 0x00000000, /* */
  262. 0x00000000, /* */
  263. 0xc0026900,
  264. 0x00000316,
  265. 0x0000000e, /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  266. 0x00000010, /* */
  267. };
  268. const u32 evergreen_default_size = ARRAY_SIZE(evergreen_default_state);