evergreend.h 123 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef EVERGREEND_H
  25. #define EVERGREEND_H
  26. #define EVERGREEN_MAX_SH_GPRS 256
  27. #define EVERGREEN_MAX_TEMP_GPRS 16
  28. #define EVERGREEN_MAX_SH_THREADS 256
  29. #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
  30. #define EVERGREEN_MAX_FRC_EOV_CNT 16384
  31. #define EVERGREEN_MAX_BACKENDS 8
  32. #define EVERGREEN_MAX_BACKENDS_MASK 0xFF
  33. #define EVERGREEN_MAX_SIMDS 16
  34. #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
  35. #define EVERGREEN_MAX_PIPES 8
  36. #define EVERGREEN_MAX_PIPES_MASK 0xFF
  37. #define EVERGREEN_MAX_LDS_NUM 0xFFFF
  38. #define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003
  39. #define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003
  40. #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
  41. #define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002
  42. #define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002
  43. #define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002
  44. #define CEDAR_GB_ADDR_CONFIG_GOLDEN 0x02010001
  45. #define CAICOS_GB_ADDR_CONFIG_GOLDEN 0x02010001
  46. #define SUMO_GB_ADDR_CONFIG_GOLDEN 0x02010002
  47. #define SUMO2_GB_ADDR_CONFIG_GOLDEN 0x02010002
  48. /* pm registers */
  49. #define SMC_MSG 0x20c
  50. #define HOST_SMC_MSG(x) ((x) << 0)
  51. #define HOST_SMC_MSG_MASK (0xff << 0)
  52. #define HOST_SMC_MSG_SHIFT 0
  53. #define HOST_SMC_RESP(x) ((x) << 8)
  54. #define HOST_SMC_RESP_MASK (0xff << 8)
  55. #define HOST_SMC_RESP_SHIFT 8
  56. #define SMC_HOST_MSG(x) ((x) << 16)
  57. #define SMC_HOST_MSG_MASK (0xff << 16)
  58. #define SMC_HOST_MSG_SHIFT 16
  59. #define SMC_HOST_RESP(x) ((x) << 24)
  60. #define SMC_HOST_RESP_MASK (0xff << 24)
  61. #define SMC_HOST_RESP_SHIFT 24
  62. #define DCCG_DISP_SLOW_SELECT_REG 0x4fc
  63. #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0)
  64. #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0)
  65. #define DCCG_DISP1_SLOW_SELECT_SHIFT 0
  66. #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4)
  67. #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4)
  68. #define DCCG_DISP2_SLOW_SELECT_SHIFT 4
  69. #define CG_SPLL_FUNC_CNTL 0x600
  70. #define SPLL_RESET (1 << 0)
  71. #define SPLL_SLEEP (1 << 1)
  72. #define SPLL_BYPASS_EN (1 << 3)
  73. #define SPLL_REF_DIV(x) ((x) << 4)
  74. #define SPLL_REF_DIV_MASK (0x3f << 4)
  75. #define SPLL_PDIV_A(x) ((x) << 20)
  76. #define SPLL_PDIV_A_MASK (0x7f << 20)
  77. #define CG_SPLL_FUNC_CNTL_2 0x604
  78. #define SCLK_MUX_SEL(x) ((x) << 0)
  79. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  80. #define SCLK_MUX_UPDATE (1 << 26)
  81. #define CG_SPLL_FUNC_CNTL_3 0x608
  82. #define SPLL_FB_DIV(x) ((x) << 0)
  83. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  84. #define SPLL_DITHEN (1 << 28)
  85. #define CG_SPLL_STATUS 0x60c
  86. #define SPLL_CHG_STATUS (1 << 1)
  87. #define MPLL_CNTL_MODE 0x61c
  88. # define MPLL_MCLK_SEL (1 << 11)
  89. # define SS_SSEN (1 << 24)
  90. # define SS_DSMODE_EN (1 << 25)
  91. #define MPLL_AD_FUNC_CNTL 0x624
  92. #define CLKF(x) ((x) << 0)
  93. #define CLKF_MASK (0x7f << 0)
  94. #define CLKR(x) ((x) << 7)
  95. #define CLKR_MASK (0x1f << 7)
  96. #define CLKFRAC(x) ((x) << 12)
  97. #define CLKFRAC_MASK (0x1f << 12)
  98. #define YCLK_POST_DIV(x) ((x) << 17)
  99. #define YCLK_POST_DIV_MASK (3 << 17)
  100. #define IBIAS(x) ((x) << 20)
  101. #define IBIAS_MASK (0x3ff << 20)
  102. #define RESET (1 << 30)
  103. #define PDNB (1 << 31)
  104. #define MPLL_AD_FUNC_CNTL_2 0x628
  105. #define BYPASS (1 << 19)
  106. #define BIAS_GEN_PDNB (1 << 24)
  107. #define RESET_EN (1 << 25)
  108. #define VCO_MODE (1 << 29)
  109. #define MPLL_DQ_FUNC_CNTL 0x62c
  110. #define MPLL_DQ_FUNC_CNTL_2 0x630
  111. #define GENERAL_PWRMGT 0x63c
  112. # define GLOBAL_PWRMGT_EN (1 << 0)
  113. # define STATIC_PM_EN (1 << 1)
  114. # define THERMAL_PROTECTION_DIS (1 << 2)
  115. # define THERMAL_PROTECTION_TYPE (1 << 3)
  116. # define ENABLE_GEN2PCIE (1 << 4)
  117. # define ENABLE_GEN2XSP (1 << 5)
  118. # define SW_SMIO_INDEX(x) ((x) << 6)
  119. # define SW_SMIO_INDEX_MASK (3 << 6)
  120. # define SW_SMIO_INDEX_SHIFT 6
  121. # define LOW_VOLT_D2_ACPI (1 << 8)
  122. # define LOW_VOLT_D3_ACPI (1 << 9)
  123. # define VOLT_PWRMGT_EN (1 << 10)
  124. # define BACKBIAS_PAD_EN (1 << 18)
  125. # define BACKBIAS_VALUE (1 << 19)
  126. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  127. # define AC_DC_SW (1 << 24)
  128. #define SCLK_PWRMGT_CNTL 0x644
  129. # define SCLK_PWRMGT_OFF (1 << 0)
  130. # define SCLK_LOW_D1 (1 << 1)
  131. # define FIR_RESET (1 << 4)
  132. # define FIR_FORCE_TREND_SEL (1 << 5)
  133. # define FIR_TREND_MODE (1 << 6)
  134. # define DYN_GFX_CLK_OFF_EN (1 << 7)
  135. # define GFX_CLK_FORCE_ON (1 << 8)
  136. # define GFX_CLK_REQUEST_OFF (1 << 9)
  137. # define GFX_CLK_FORCE_OFF (1 << 10)
  138. # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
  139. # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
  140. # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
  141. # define DYN_LIGHT_SLEEP_EN (1 << 14)
  142. #define MCLK_PWRMGT_CNTL 0x648
  143. # define DLL_SPEED(x) ((x) << 0)
  144. # define DLL_SPEED_MASK (0x1f << 0)
  145. # define MPLL_PWRMGT_OFF (1 << 5)
  146. # define DLL_READY (1 << 6)
  147. # define MC_INT_CNTL (1 << 7)
  148. # define MRDCKA0_PDNB (1 << 8)
  149. # define MRDCKA1_PDNB (1 << 9)
  150. # define MRDCKB0_PDNB (1 << 10)
  151. # define MRDCKB1_PDNB (1 << 11)
  152. # define MRDCKC0_PDNB (1 << 12)
  153. # define MRDCKC1_PDNB (1 << 13)
  154. # define MRDCKD0_PDNB (1 << 14)
  155. # define MRDCKD1_PDNB (1 << 15)
  156. # define MRDCKA0_RESET (1 << 16)
  157. # define MRDCKA1_RESET (1 << 17)
  158. # define MRDCKB0_RESET (1 << 18)
  159. # define MRDCKB1_RESET (1 << 19)
  160. # define MRDCKC0_RESET (1 << 20)
  161. # define MRDCKC1_RESET (1 << 21)
  162. # define MRDCKD0_RESET (1 << 22)
  163. # define MRDCKD1_RESET (1 << 23)
  164. # define DLL_READY_READ (1 << 24)
  165. # define USE_DISPLAY_GAP (1 << 25)
  166. # define USE_DISPLAY_URGENT_NORMAL (1 << 26)
  167. # define MPLL_TURNOFF_D2 (1 << 28)
  168. #define DLL_CNTL 0x64c
  169. # define MRDCKA0_BYPASS (1 << 24)
  170. # define MRDCKA1_BYPASS (1 << 25)
  171. # define MRDCKB0_BYPASS (1 << 26)
  172. # define MRDCKB1_BYPASS (1 << 27)
  173. # define MRDCKC0_BYPASS (1 << 28)
  174. # define MRDCKC1_BYPASS (1 << 29)
  175. # define MRDCKD0_BYPASS (1 << 30)
  176. # define MRDCKD1_BYPASS (1 << 31)
  177. #define CG_AT 0x6d4
  178. # define CG_R(x) ((x) << 0)
  179. # define CG_R_MASK (0xffff << 0)
  180. # define CG_L(x) ((x) << 16)
  181. # define CG_L_MASK (0xffff << 16)
  182. #define CG_DISPLAY_GAP_CNTL 0x714
  183. # define DISP1_GAP(x) ((x) << 0)
  184. # define DISP1_GAP_MASK (3 << 0)
  185. # define DISP2_GAP(x) ((x) << 2)
  186. # define DISP2_GAP_MASK (3 << 2)
  187. # define VBI_TIMER_COUNT(x) ((x) << 4)
  188. # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
  189. # define VBI_TIMER_UNIT(x) ((x) << 20)
  190. # define VBI_TIMER_UNIT_MASK (7 << 20)
  191. # define DISP1_GAP_MCHG(x) ((x) << 24)
  192. # define DISP1_GAP_MCHG_MASK (3 << 24)
  193. # define DISP2_GAP_MCHG(x) ((x) << 26)
  194. # define DISP2_GAP_MCHG_MASK (3 << 26)
  195. #define CG_BIF_REQ_AND_RSP 0x7f4
  196. #define CG_CLIENT_REQ(x) ((x) << 0)
  197. #define CG_CLIENT_REQ_MASK (0xff << 0)
  198. #define CG_CLIENT_REQ_SHIFT 0
  199. #define CG_CLIENT_RESP(x) ((x) << 8)
  200. #define CG_CLIENT_RESP_MASK (0xff << 8)
  201. #define CG_CLIENT_RESP_SHIFT 8
  202. #define CLIENT_CG_REQ(x) ((x) << 16)
  203. #define CLIENT_CG_REQ_MASK (0xff << 16)
  204. #define CLIENT_CG_REQ_SHIFT 16
  205. #define CLIENT_CG_RESP(x) ((x) << 24)
  206. #define CLIENT_CG_RESP_MASK (0xff << 24)
  207. #define CLIENT_CG_RESP_SHIFT 24
  208. #define CG_SPLL_SPREAD_SPECTRUM 0x790
  209. #define SSEN (1 << 0)
  210. #define CG_SPLL_SPREAD_SPECTRUM_2 0x794
  211. #define MPLL_SS1 0x85c
  212. #define CLKV(x) ((x) << 0)
  213. #define CLKV_MASK (0x3ffffff << 0)
  214. #define MPLL_SS2 0x860
  215. #define CLKS(x) ((x) << 0)
  216. #define CLKS_MASK (0xfff << 0)
  217. #define CG_IND_ADDR 0x8f8
  218. #define CG_IND_DATA 0x8fc
  219. /* CGIND regs */
  220. #define CG_CGTT_LOCAL_0 0x00
  221. #define CG_CGTT_LOCAL_1 0x01
  222. #define CG_CGTT_LOCAL_2 0x02
  223. #define CG_CGTT_LOCAL_3 0x03
  224. #define CG_CGLS_TILE_0 0x20
  225. #define CG_CGLS_TILE_1 0x21
  226. #define CG_CGLS_TILE_2 0x22
  227. #define CG_CGLS_TILE_3 0x23
  228. #define CG_CGLS_TILE_4 0x24
  229. #define CG_CGLS_TILE_5 0x25
  230. #define CG_CGLS_TILE_6 0x26
  231. #define CG_CGLS_TILE_7 0x27
  232. #define CG_CGLS_TILE_8 0x28
  233. #define CG_CGLS_TILE_9 0x29
  234. #define CG_CGLS_TILE_10 0x2a
  235. #define CG_CGLS_TILE_11 0x2b
  236. #define VM_L2_CG 0x15c0
  237. #define MC_CONFIG 0x2000
  238. #define MC_CONFIG_MCD 0x20a0
  239. #define MC_CG_CONFIG_MCD 0x20a4
  240. #define MC_RD_ENABLE_MCD(x) ((x) << 8)
  241. #define MC_RD_ENABLE_MCD_MASK (7 << 8)
  242. #define MC_HUB_MISC_HUB_CG 0x20b8
  243. #define MC_HUB_MISC_VM_CG 0x20bc
  244. #define MC_HUB_MISC_SIP_CG 0x20c0
  245. #define MC_XPB_CLK_GAT 0x2478
  246. #define MC_CG_CONFIG 0x25bc
  247. #define MC_RD_ENABLE(x) ((x) << 4)
  248. #define MC_RD_ENABLE_MASK (3 << 4)
  249. #define MC_CITF_MISC_RD_CG 0x2648
  250. #define MC_CITF_MISC_WR_CG 0x264c
  251. #define MC_CITF_MISC_VM_CG 0x2650
  252. # define MEM_LS_ENABLE (1 << 19)
  253. #define MC_ARB_BURST_TIME 0x2808
  254. #define STATE0(x) ((x) << 0)
  255. #define STATE0_MASK (0x1f << 0)
  256. #define STATE1(x) ((x) << 5)
  257. #define STATE1_MASK (0x1f << 5)
  258. #define STATE2(x) ((x) << 10)
  259. #define STATE2_MASK (0x1f << 10)
  260. #define STATE3(x) ((x) << 15)
  261. #define STATE3_MASK (0x1f << 15)
  262. #define MC_SEQ_RAS_TIMING 0x28a0
  263. #define MC_SEQ_CAS_TIMING 0x28a4
  264. #define MC_SEQ_MISC_TIMING 0x28a8
  265. #define MC_SEQ_MISC_TIMING2 0x28ac
  266. #define MC_SEQ_RD_CTL_D0 0x28b4
  267. #define MC_SEQ_RD_CTL_D1 0x28b8
  268. #define MC_SEQ_WR_CTL_D0 0x28bc
  269. #define MC_SEQ_WR_CTL_D1 0x28c0
  270. #define MC_SEQ_STATUS_M 0x29f4
  271. # define PMG_PWRSTATE (1 << 16)
  272. #define MC_SEQ_MISC1 0x2a04
  273. #define MC_SEQ_RESERVE_M 0x2a08
  274. #define MC_PMG_CMD_EMRS 0x2a0c
  275. #define MC_SEQ_MISC3 0x2a2c
  276. #define MC_SEQ_MISC5 0x2a54
  277. #define MC_SEQ_MISC6 0x2a58
  278. #define MC_SEQ_MISC7 0x2a64
  279. #define MC_SEQ_CG 0x2a68
  280. #define CG_SEQ_REQ(x) ((x) << 0)
  281. #define CG_SEQ_REQ_MASK (0xff << 0)
  282. #define CG_SEQ_REQ_SHIFT 0
  283. #define CG_SEQ_RESP(x) ((x) << 8)
  284. #define CG_SEQ_RESP_MASK (0xff << 8)
  285. #define CG_SEQ_RESP_SHIFT 8
  286. #define SEQ_CG_REQ(x) ((x) << 16)
  287. #define SEQ_CG_REQ_MASK (0xff << 16)
  288. #define SEQ_CG_REQ_SHIFT 16
  289. #define SEQ_CG_RESP(x) ((x) << 24)
  290. #define SEQ_CG_RESP_MASK (0xff << 24)
  291. #define SEQ_CG_RESP_SHIFT 24
  292. #define MC_SEQ_RAS_TIMING_LP 0x2a6c
  293. #define MC_SEQ_CAS_TIMING_LP 0x2a70
  294. #define MC_SEQ_MISC_TIMING_LP 0x2a74
  295. #define MC_SEQ_MISC_TIMING2_LP 0x2a78
  296. #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
  297. #define MC_SEQ_WR_CTL_D1_LP 0x2a80
  298. #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
  299. #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
  300. #define MC_PMG_CMD_MRS 0x2aac
  301. #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
  302. #define MC_SEQ_RD_CTL_D1_LP 0x2b20
  303. #define MC_PMG_CMD_MRS1 0x2b44
  304. #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
  305. #define CGTS_SM_CTRL_REG 0x9150
  306. /* Registers */
  307. #define RCU_IND_INDEX 0x100
  308. #define RCU_IND_DATA 0x104
  309. /* discrete uvd clocks */
  310. #define CG_UPLL_FUNC_CNTL 0x718
  311. # define UPLL_RESET_MASK 0x00000001
  312. # define UPLL_SLEEP_MASK 0x00000002
  313. # define UPLL_BYPASS_EN_MASK 0x00000004
  314. # define UPLL_CTLREQ_MASK 0x00000008
  315. # define UPLL_REF_DIV_MASK 0x003F0000
  316. # define UPLL_VCO_MODE_MASK 0x00000200
  317. # define UPLL_CTLACK_MASK 0x40000000
  318. # define UPLL_CTLACK2_MASK 0x80000000
  319. #define CG_UPLL_FUNC_CNTL_2 0x71c
  320. # define UPLL_PDIV_A(x) ((x) << 0)
  321. # define UPLL_PDIV_A_MASK 0x0000007F
  322. # define UPLL_PDIV_B(x) ((x) << 8)
  323. # define UPLL_PDIV_B_MASK 0x00007F00
  324. # define VCLK_SRC_SEL(x) ((x) << 20)
  325. # define VCLK_SRC_SEL_MASK 0x01F00000
  326. # define DCLK_SRC_SEL(x) ((x) << 25)
  327. # define DCLK_SRC_SEL_MASK 0x3E000000
  328. #define CG_UPLL_FUNC_CNTL_3 0x720
  329. # define UPLL_FB_DIV(x) ((x) << 0)
  330. # define UPLL_FB_DIV_MASK 0x01FFFFFF
  331. #define CG_UPLL_FUNC_CNTL_4 0x854
  332. # define UPLL_SPARE_ISPARE9 0x00020000
  333. #define CG_UPLL_SPREAD_SPECTRUM 0x79c
  334. # define SSEN_MASK 0x00000001
  335. /* fusion uvd clocks */
  336. #define CG_DCLK_CNTL 0x610
  337. # define DCLK_DIVIDER_MASK 0x7f
  338. # define DCLK_DIR_CNTL_EN (1 << 8)
  339. #define CG_DCLK_STATUS 0x614
  340. # define DCLK_STATUS (1 << 0)
  341. #define CG_VCLK_CNTL 0x618
  342. #define CG_VCLK_STATUS 0x61c
  343. #define CG_SCRATCH1 0x820
  344. #define RLC_CNTL 0x3f00
  345. # define RLC_ENABLE (1 << 0)
  346. # define GFX_POWER_GATING_ENABLE (1 << 7)
  347. # define GFX_POWER_GATING_SRC (1 << 8)
  348. # define DYN_PER_SIMD_PG_ENABLE (1 << 27)
  349. # define LB_CNT_SPIM_ACTIVE (1 << 30)
  350. # define LOAD_BALANCE_ENABLE (1 << 31)
  351. #define RLC_HB_BASE 0x3f10
  352. #define RLC_HB_CNTL 0x3f0c
  353. #define RLC_HB_RPTR 0x3f20
  354. #define RLC_HB_WPTR 0x3f1c
  355. #define RLC_HB_WPTR_LSB_ADDR 0x3f14
  356. #define RLC_HB_WPTR_MSB_ADDR 0x3f18
  357. #define RLC_MC_CNTL 0x3f44
  358. #define RLC_UCODE_CNTL 0x3f48
  359. #define RLC_UCODE_ADDR 0x3f2c
  360. #define RLC_UCODE_DATA 0x3f30
  361. /* new for TN */
  362. #define TN_RLC_SAVE_AND_RESTORE_BASE 0x3f10
  363. #define TN_RLC_LB_CNTR_MAX 0x3f14
  364. #define TN_RLC_LB_CNTR_INIT 0x3f18
  365. #define TN_RLC_CLEAR_STATE_RESTORE_BASE 0x3f20
  366. #define TN_RLC_LB_INIT_SIMD_MASK 0x3fe4
  367. #define TN_RLC_LB_ALWAYS_ACTIVE_SIMD_MASK 0x3fe8
  368. #define TN_RLC_LB_PARAMS 0x3fec
  369. #define GRBM_GFX_INDEX 0x802C
  370. #define INSTANCE_INDEX(x) ((x) << 0)
  371. #define SE_INDEX(x) ((x) << 16)
  372. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  373. #define SE_BROADCAST_WRITES (1 << 31)
  374. #define RLC_GFX_INDEX 0x3fC4
  375. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  376. #define WRITE_DIS (1 << 0)
  377. #define CC_RB_BACKEND_DISABLE 0x98F4
  378. #define BACKEND_DISABLE(x) ((x) << 16)
  379. #define GB_ADDR_CONFIG 0x98F8
  380. #define NUM_PIPES(x) ((x) << 0)
  381. #define NUM_PIPES_MASK 0x0000000f
  382. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  383. #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
  384. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  385. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  386. #define NUM_GPUS(x) ((x) << 20)
  387. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  388. #define ROW_SIZE(x) ((x) << 28)
  389. #define GB_BACKEND_MAP 0x98FC
  390. #define DMIF_ADDR_CONFIG 0xBD4
  391. #define HDP_ADDR_CONFIG 0x2F48
  392. #define HDP_MISC_CNTL 0x2F4C
  393. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  394. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  395. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  396. #define CGTS_SYS_TCC_DISABLE 0x3F90
  397. #define CGTS_TCC_DISABLE 0x9148
  398. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  399. #define CGTS_USER_TCC_DISABLE 0x914C
  400. #define CONFIG_MEMSIZE 0x5428
  401. #define BIF_FB_EN 0x5490
  402. #define FB_READ_EN (1 << 0)
  403. #define FB_WRITE_EN (1 << 1)
  404. #define CP_STRMOUT_CNTL 0x84FC
  405. #define CP_COHER_CNTL 0x85F0
  406. #define CP_COHER_SIZE 0x85F4
  407. #define CP_COHER_BASE 0x85F8
  408. #define CP_STALLED_STAT1 0x8674
  409. #define CP_STALLED_STAT2 0x8678
  410. #define CP_BUSY_STAT 0x867C
  411. #define CP_STAT 0x8680
  412. #define CP_ME_CNTL 0x86D8
  413. #define CP_ME_HALT (1 << 28)
  414. #define CP_PFP_HALT (1 << 26)
  415. #define CP_ME_RAM_DATA 0xC160
  416. #define CP_ME_RAM_RADDR 0xC158
  417. #define CP_ME_RAM_WADDR 0xC15C
  418. #define CP_MEQ_THRESHOLDS 0x8764
  419. #define STQ_SPLIT(x) ((x) << 0)
  420. #define CP_PERFMON_CNTL 0x87FC
  421. #define CP_PFP_UCODE_ADDR 0xC150
  422. #define CP_PFP_UCODE_DATA 0xC154
  423. #define CP_QUEUE_THRESHOLDS 0x8760
  424. #define ROQ_IB1_START(x) ((x) << 0)
  425. #define ROQ_IB2_START(x) ((x) << 8)
  426. #define CP_RB_BASE 0xC100
  427. #define CP_RB_CNTL 0xC104
  428. #define RB_BUFSZ(x) ((x) << 0)
  429. #define RB_BLKSZ(x) ((x) << 8)
  430. #define RB_NO_UPDATE (1 << 27)
  431. #define RB_RPTR_WR_ENA (1 << 31)
  432. #define BUF_SWAP_32BIT (2 << 16)
  433. #define CP_RB_RPTR 0x8700
  434. #define CP_RB_RPTR_ADDR 0xC10C
  435. #define RB_RPTR_SWAP(x) ((x) << 0)
  436. #define CP_RB_RPTR_ADDR_HI 0xC110
  437. #define CP_RB_RPTR_WR 0xC108
  438. #define CP_RB_WPTR 0xC114
  439. #define CP_RB_WPTR_ADDR 0xC118
  440. #define CP_RB_WPTR_ADDR_HI 0xC11C
  441. #define CP_RB_WPTR_DELAY 0x8704
  442. #define CP_SEM_WAIT_TIMER 0x85BC
  443. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  444. #define CP_DEBUG 0xC1FC
  445. /* Audio clocks */
  446. #define DCCG_AUDIO_DTO_SOURCE 0x05ac
  447. # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */
  448. # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */
  449. #define DCCG_AUDIO_DTO0_PHASE 0x05b0
  450. #define DCCG_AUDIO_DTO0_MODULE 0x05b4
  451. #define DCCG_AUDIO_DTO0_LOAD 0x05b8
  452. #define DCCG_AUDIO_DTO0_CNTL 0x05bc
  453. # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO(x) (((x) & 7) << 0)
  454. # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK 7
  455. # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_SHIFT 0
  456. #define DCCG_AUDIO_DTO1_PHASE 0x05c0
  457. #define DCCG_AUDIO_DTO1_MODULE 0x05c4
  458. #define DCCG_AUDIO_DTO1_LOAD 0x05c8
  459. #define DCCG_AUDIO_DTO1_CNTL 0x05cc
  460. # define DCCG_AUDIO_DTO1_USE_512FBR_DTO (1 << 3)
  461. #define DCE41_DENTIST_DISPCLK_CNTL 0x049c
  462. # define DENTIST_DPREFCLK_WDIVIDER(x) (((x) & 0x7f) << 24)
  463. # define DENTIST_DPREFCLK_WDIVIDER_MASK (0x7f << 24)
  464. # define DENTIST_DPREFCLK_WDIVIDER_SHIFT 24
  465. /* DCE 4.0 AFMT */
  466. #define HDMI_CONTROL 0x7030
  467. # define HDMI_KEEPOUT_MODE (1 << 0)
  468. # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
  469. # define HDMI_ERROR_ACK (1 << 8)
  470. # define HDMI_ERROR_MASK (1 << 9)
  471. # define HDMI_DEEP_COLOR_ENABLE (1 << 24)
  472. # define HDMI_DEEP_COLOR_DEPTH(x) (((x) & 3) << 28)
  473. # define HDMI_24BIT_DEEP_COLOR 0
  474. # define HDMI_30BIT_DEEP_COLOR 1
  475. # define HDMI_36BIT_DEEP_COLOR 2
  476. # define HDMI_DEEP_COLOR_DEPTH_MASK (3 << 28)
  477. #define HDMI_STATUS 0x7034
  478. # define HDMI_ACTIVE_AVMUTE (1 << 0)
  479. # define HDMI_AUDIO_PACKET_ERROR (1 << 16)
  480. # define HDMI_VBI_PACKET_ERROR (1 << 20)
  481. #define HDMI_AUDIO_PACKET_CONTROL 0x7038
  482. # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
  483. # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
  484. #define HDMI_ACR_PACKET_CONTROL 0x703c
  485. # define HDMI_ACR_SEND (1 << 0)
  486. # define HDMI_ACR_CONT (1 << 1)
  487. # define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
  488. # define HDMI_ACR_HW 0
  489. # define HDMI_ACR_32 1
  490. # define HDMI_ACR_44 2
  491. # define HDMI_ACR_48 3
  492. # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
  493. # define HDMI_ACR_AUTO_SEND (1 << 12)
  494. # define HDMI_ACR_N_MULTIPLE(x) (((x) & 7) << 16)
  495. # define HDMI_ACR_X1 1
  496. # define HDMI_ACR_X2 2
  497. # define HDMI_ACR_X4 4
  498. # define HDMI_ACR_AUDIO_PRIORITY (1 << 31)
  499. #define HDMI_VBI_PACKET_CONTROL 0x7040
  500. # define HDMI_NULL_SEND (1 << 0)
  501. # define HDMI_GC_SEND (1 << 4)
  502. # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
  503. #define HDMI_INFOFRAME_CONTROL0 0x7044
  504. # define HDMI_AVI_INFO_SEND (1 << 0)
  505. # define HDMI_AVI_INFO_CONT (1 << 1)
  506. # define HDMI_AUDIO_INFO_SEND (1 << 4)
  507. # define HDMI_AUDIO_INFO_CONT (1 << 5)
  508. # define HDMI_MPEG_INFO_SEND (1 << 8)
  509. # define HDMI_MPEG_INFO_CONT (1 << 9)
  510. #define HDMI_INFOFRAME_CONTROL1 0x7048
  511. # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
  512. # define HDMI_AVI_INFO_LINE_MASK (0x3f << 0)
  513. # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
  514. # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
  515. #define HDMI_GENERIC_PACKET_CONTROL 0x704c
  516. # define HDMI_GENERIC0_SEND (1 << 0)
  517. # define HDMI_GENERIC0_CONT (1 << 1)
  518. # define HDMI_GENERIC1_SEND (1 << 4)
  519. # define HDMI_GENERIC1_CONT (1 << 5)
  520. # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
  521. # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
  522. #define HDMI_GC 0x7058
  523. # define HDMI_GC_AVMUTE (1 << 0)
  524. # define HDMI_GC_AVMUTE_CONT (1 << 2)
  525. #define AFMT_AUDIO_PACKET_CONTROL2 0x705c
  526. # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
  527. # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
  528. # define AFMT_60958_CS_SOURCE (1 << 4)
  529. # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
  530. # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
  531. #define AFMT_AVI_INFO0 0x7084
  532. # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  533. # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
  534. # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
  535. # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
  536. # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
  537. # define AFMT_AVI_INFO_Y_RGB 0
  538. # define AFMT_AVI_INFO_Y_YCBCR422 1
  539. # define AFMT_AVI_INFO_Y_YCBCR444 2
  540. # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
  541. # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
  542. # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
  543. # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
  544. # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
  545. # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
  546. # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
  547. # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
  548. # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
  549. # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
  550. #define AFMT_AVI_INFO1 0x7088
  551. # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
  552. # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
  553. # define AFMT_AVI_INFO_CN(x) (((x) & 0x3) << 12)
  554. # define AFMT_AVI_INFO_YQ(x) (((x) & 0x3) << 14)
  555. # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
  556. #define AFMT_AVI_INFO2 0x708c
  557. # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
  558. # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
  559. #define AFMT_AVI_INFO3 0x7090
  560. # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
  561. # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
  562. #define AFMT_MPEG_INFO0 0x7094
  563. # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  564. # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
  565. # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
  566. # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
  567. #define AFMT_MPEG_INFO1 0x7098
  568. # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
  569. # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
  570. # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
  571. #define AFMT_GENERIC0_HDR 0x709c
  572. #define AFMT_GENERIC0_0 0x70a0
  573. #define AFMT_GENERIC0_1 0x70a4
  574. #define AFMT_GENERIC0_2 0x70a8
  575. #define AFMT_GENERIC0_3 0x70ac
  576. #define AFMT_GENERIC0_4 0x70b0
  577. #define AFMT_GENERIC0_5 0x70b4
  578. #define AFMT_GENERIC0_6 0x70b8
  579. #define AFMT_GENERIC1_HDR 0x70bc
  580. #define AFMT_GENERIC1_0 0x70c0
  581. #define AFMT_GENERIC1_1 0x70c4
  582. #define AFMT_GENERIC1_2 0x70c8
  583. #define AFMT_GENERIC1_3 0x70cc
  584. #define AFMT_GENERIC1_4 0x70d0
  585. #define AFMT_GENERIC1_5 0x70d4
  586. #define AFMT_GENERIC1_6 0x70d8
  587. #define HDMI_ACR_32_0 0x70dc
  588. # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
  589. #define HDMI_ACR_32_1 0x70e0
  590. # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
  591. #define HDMI_ACR_44_0 0x70e4
  592. # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
  593. #define HDMI_ACR_44_1 0x70e8
  594. # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
  595. #define HDMI_ACR_48_0 0x70ec
  596. # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
  597. #define HDMI_ACR_48_1 0x70f0
  598. # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
  599. #define HDMI_ACR_STATUS_0 0x70f4
  600. #define HDMI_ACR_STATUS_1 0x70f8
  601. #define AFMT_AUDIO_INFO0 0x70fc
  602. # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  603. # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
  604. # define AFMT_AUDIO_INFO_CT(x) (((x) & 0xf) << 11)
  605. # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
  606. # define AFMT_AUDIO_INFO_CXT(x) (((x) & 0x1f) << 24)
  607. #define AFMT_AUDIO_INFO1 0x7100
  608. # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
  609. # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
  610. # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
  611. # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
  612. # define AFMT_AUDIO_INFO_LFEBPL(x) (((x) & 3) << 16)
  613. #define AFMT_60958_0 0x7104
  614. # define AFMT_60958_CS_A(x) (((x) & 1) << 0)
  615. # define AFMT_60958_CS_B(x) (((x) & 1) << 1)
  616. # define AFMT_60958_CS_C(x) (((x) & 1) << 2)
  617. # define AFMT_60958_CS_D(x) (((x) & 3) << 3)
  618. # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
  619. # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
  620. # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
  621. # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
  622. # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
  623. # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
  624. #define AFMT_60958_1 0x7108
  625. # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
  626. # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
  627. # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
  628. # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
  629. # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
  630. #define AFMT_AUDIO_CRC_CONTROL 0x710c
  631. # define AFMT_AUDIO_CRC_EN (1 << 0)
  632. #define AFMT_RAMP_CONTROL0 0x7110
  633. # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
  634. # define AFMT_RAMP_DATA_SIGN (1 << 31)
  635. #define AFMT_RAMP_CONTROL1 0x7114
  636. # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
  637. # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
  638. #define AFMT_RAMP_CONTROL2 0x7118
  639. # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
  640. #define AFMT_RAMP_CONTROL3 0x711c
  641. # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
  642. #define AFMT_60958_2 0x7120
  643. # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
  644. # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
  645. # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
  646. # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
  647. # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
  648. # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
  649. #define AFMT_STATUS 0x7128
  650. # define AFMT_AUDIO_ENABLE (1 << 4)
  651. # define AFMT_AUDIO_HBR_ENABLE (1 << 8)
  652. # define AFMT_AZ_FORMAT_WTRIG (1 << 28)
  653. # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
  654. # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
  655. #define AFMT_AUDIO_PACKET_CONTROL 0x712c
  656. # define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
  657. # define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */
  658. # define AFMT_AUDIO_TEST_EN (1 << 12)
  659. # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
  660. # define AFMT_60958_CS_UPDATE (1 << 26)
  661. # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
  662. # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
  663. # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
  664. # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
  665. #define AFMT_VBI_PACKET_CONTROL 0x7130
  666. # define AFMT_GENERIC0_UPDATE (1 << 2)
  667. #define AFMT_INFOFRAME_CONTROL0 0x7134
  668. # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - afmt regs */
  669. # define AFMT_AUDIO_INFO_UPDATE (1 << 7)
  670. # define AFMT_MPEG_INFO_UPDATE (1 << 10)
  671. #define AFMT_GENERIC0_7 0x7138
  672. /* DCE4/5 ELD audio interface */
  673. #define AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER 0x5f78
  674. #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0)
  675. #define SPEAKER_ALLOCATION_MASK (0x7f << 0)
  676. #define SPEAKER_ALLOCATION_SHIFT 0
  677. #define HDMI_CONNECTION (1 << 16)
  678. #define DP_CONNECTION (1 << 17)
  679. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x5f84 /* LPCM */
  680. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x5f88 /* AC3 */
  681. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x5f8c /* MPEG1 */
  682. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x5f90 /* MP3 */
  683. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x5f94 /* MPEG2 */
  684. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x5f98 /* AAC */
  685. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x5f9c /* DTS */
  686. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x5fa0 /* ATRAC */
  687. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x5fa4 /* one bit audio - leave at 0 (default) */
  688. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x5fa8 /* Dolby Digital */
  689. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x5fac /* DTS-HD */
  690. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x5fb0 /* MAT-MLP */
  691. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x5fb4 /* DTS */
  692. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x5fb8 /* WMA Pro */
  693. # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
  694. /* max channels minus one. 7 = 8 channels */
  695. # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
  696. # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
  697. # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
  698. /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
  699. * bit0 = 32 kHz
  700. * bit1 = 44.1 kHz
  701. * bit2 = 48 kHz
  702. * bit3 = 88.2 kHz
  703. * bit4 = 96 kHz
  704. * bit5 = 176.4 kHz
  705. * bit6 = 192 kHz
  706. */
  707. #define AZ_CHANNEL_COUNT_CONTROL 0x5fe4
  708. # define HBR_CHANNEL_COUNT(x) (((x) & 0x7) << 0)
  709. # define COMPRESSED_CHANNEL_COUNT(x) (((x) & 0x7) << 4)
  710. /* HBR_CHANNEL_COUNT, COMPRESSED_CHANNEL_COUNT
  711. * 0 = use stream header
  712. * 1-7 = channel count - 1
  713. */
  714. #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC 0x5fe8
  715. # define VIDEO_LIPSYNC(x) (((x) & 0xff) << 0)
  716. # define AUDIO_LIPSYNC(x) (((x) & 0xff) << 8)
  717. /* VIDEO_LIPSYNC, AUDIO_LIPSYNC
  718. * 0 = invalid
  719. * x = legal delay value
  720. * 255 = sync not supported
  721. */
  722. #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_HBR 0x5fec
  723. # define HBR_CAPABLE (1 << 0) /* enabled by default */
  724. #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_ASSOCIATION0 0x5ff4
  725. # define DISPLAY0_TYPE(x) (((x) & 0x3) << 0)
  726. # define DISPLAY_TYPE_NONE 0
  727. # define DISPLAY_TYPE_HDMI 1
  728. # define DISPLAY_TYPE_DP 2
  729. # define DISPLAY0_ID(x) (((x) & 0x3f) << 2)
  730. # define DISPLAY1_TYPE(x) (((x) & 0x3) << 8)
  731. # define DISPLAY1_ID(x) (((x) & 0x3f) << 10)
  732. # define DISPLAY2_TYPE(x) (((x) & 0x3) << 16)
  733. # define DISPLAY2_ID(x) (((x) & 0x3f) << 18)
  734. # define DISPLAY3_TYPE(x) (((x) & 0x3) << 24)
  735. # define DISPLAY3_ID(x) (((x) & 0x3f) << 26)
  736. #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_ASSOCIATION1 0x5ff8
  737. # define DISPLAY4_TYPE(x) (((x) & 0x3) << 0)
  738. # define DISPLAY4_ID(x) (((x) & 0x3f) << 2)
  739. # define DISPLAY5_TYPE(x) (((x) & 0x3) << 8)
  740. # define DISPLAY5_ID(x) (((x) & 0x3f) << 10)
  741. #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_NUMBER 0x5ffc
  742. # define NUMBER_OF_DISPLAY_ID(x) (((x) & 0x7) << 0)
  743. #define AZ_HOT_PLUG_CONTROL 0x5e78
  744. # define AZ_FORCE_CODEC_WAKE (1 << 0)
  745. # define PIN0_JACK_DETECTION_ENABLE (1 << 4)
  746. # define PIN1_JACK_DETECTION_ENABLE (1 << 5)
  747. # define PIN2_JACK_DETECTION_ENABLE (1 << 6)
  748. # define PIN3_JACK_DETECTION_ENABLE (1 << 7)
  749. # define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8)
  750. # define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9)
  751. # define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10)
  752. # define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11)
  753. # define CODEC_HOT_PLUG_ENABLE (1 << 12)
  754. # define PIN0_AUDIO_ENABLED (1 << 24)
  755. # define PIN1_AUDIO_ENABLED (1 << 25)
  756. # define PIN2_AUDIO_ENABLED (1 << 26)
  757. # define PIN3_AUDIO_ENABLED (1 << 27)
  758. # define AUDIO_ENABLED (1 << 31)
  759. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  760. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  761. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  762. #define INACTIVE_SIMDS(x) ((x) << 16)
  763. #define INACTIVE_SIMDS_MASK 0x00FF0000
  764. #define GRBM_CNTL 0x8000
  765. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  766. #define GRBM_SOFT_RESET 0x8020
  767. #define SOFT_RESET_CP (1 << 0)
  768. #define SOFT_RESET_CB (1 << 1)
  769. #define SOFT_RESET_DB (1 << 3)
  770. #define SOFT_RESET_PA (1 << 5)
  771. #define SOFT_RESET_SC (1 << 6)
  772. #define SOFT_RESET_SPI (1 << 8)
  773. #define SOFT_RESET_SH (1 << 9)
  774. #define SOFT_RESET_SX (1 << 10)
  775. #define SOFT_RESET_TC (1 << 11)
  776. #define SOFT_RESET_TA (1 << 12)
  777. #define SOFT_RESET_VC (1 << 13)
  778. #define SOFT_RESET_VGT (1 << 14)
  779. #define GRBM_STATUS 0x8010
  780. #define CMDFIFO_AVAIL_MASK 0x0000000F
  781. #define SRBM_RQ_PENDING (1 << 5)
  782. #define CF_RQ_PENDING (1 << 7)
  783. #define PF_RQ_PENDING (1 << 8)
  784. #define GRBM_EE_BUSY (1 << 10)
  785. #define SX_CLEAN (1 << 11)
  786. #define DB_CLEAN (1 << 12)
  787. #define CB_CLEAN (1 << 13)
  788. #define TA_BUSY (1 << 14)
  789. #define VGT_BUSY_NO_DMA (1 << 16)
  790. #define VGT_BUSY (1 << 17)
  791. #define SX_BUSY (1 << 20)
  792. #define SH_BUSY (1 << 21)
  793. #define SPI_BUSY (1 << 22)
  794. #define SC_BUSY (1 << 24)
  795. #define PA_BUSY (1 << 25)
  796. #define DB_BUSY (1 << 26)
  797. #define CP_COHERENCY_BUSY (1 << 28)
  798. #define CP_BUSY (1 << 29)
  799. #define CB_BUSY (1 << 30)
  800. #define GUI_ACTIVE (1 << 31)
  801. #define GRBM_STATUS_SE0 0x8014
  802. #define GRBM_STATUS_SE1 0x8018
  803. #define SE_SX_CLEAN (1 << 0)
  804. #define SE_DB_CLEAN (1 << 1)
  805. #define SE_CB_CLEAN (1 << 2)
  806. #define SE_TA_BUSY (1 << 25)
  807. #define SE_SX_BUSY (1 << 26)
  808. #define SE_SPI_BUSY (1 << 27)
  809. #define SE_SH_BUSY (1 << 28)
  810. #define SE_SC_BUSY (1 << 29)
  811. #define SE_DB_BUSY (1 << 30)
  812. #define SE_CB_BUSY (1 << 31)
  813. /* evergreen */
  814. #define CG_THERMAL_CTRL 0x72c
  815. #define TOFFSET_MASK 0x00003FE0
  816. #define TOFFSET_SHIFT 5
  817. #define DIG_THERM_DPM(x) ((x) << 14)
  818. #define DIG_THERM_DPM_MASK 0x003FC000
  819. #define DIG_THERM_DPM_SHIFT 14
  820. #define CG_THERMAL_INT 0x734
  821. #define DIG_THERM_INTH(x) ((x) << 8)
  822. #define DIG_THERM_INTH_MASK 0x0000FF00
  823. #define DIG_THERM_INTH_SHIFT 8
  824. #define DIG_THERM_INTL(x) ((x) << 16)
  825. #define DIG_THERM_INTL_MASK 0x00FF0000
  826. #define DIG_THERM_INTL_SHIFT 16
  827. #define THERM_INT_MASK_HIGH (1 << 24)
  828. #define THERM_INT_MASK_LOW (1 << 25)
  829. #define TN_CG_THERMAL_INT_CTRL 0x738
  830. #define TN_DIG_THERM_INTH(x) ((x) << 0)
  831. #define TN_DIG_THERM_INTH_MASK 0x000000FF
  832. #define TN_DIG_THERM_INTH_SHIFT 0
  833. #define TN_DIG_THERM_INTL(x) ((x) << 8)
  834. #define TN_DIG_THERM_INTL_MASK 0x0000FF00
  835. #define TN_DIG_THERM_INTL_SHIFT 8
  836. #define TN_THERM_INT_MASK_HIGH (1 << 24)
  837. #define TN_THERM_INT_MASK_LOW (1 << 25)
  838. #define CG_MULT_THERMAL_STATUS 0x740
  839. #define ASIC_T(x) ((x) << 16)
  840. #define ASIC_T_MASK 0x07FF0000
  841. #define ASIC_T_SHIFT 16
  842. #define CG_TS0_STATUS 0x760
  843. #define TS0_ADC_DOUT_MASK 0x000003FF
  844. #define TS0_ADC_DOUT_SHIFT 0
  845. /* APU */
  846. #define CG_THERMAL_STATUS 0x678
  847. #define HDP_HOST_PATH_CNTL 0x2C00
  848. #define HDP_NONSURFACE_BASE 0x2C04
  849. #define HDP_NONSURFACE_INFO 0x2C08
  850. #define HDP_NONSURFACE_SIZE 0x2C0C
  851. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  852. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  853. #define HDP_TILING_CONFIG 0x2F3C
  854. #define MC_SHARED_CHMAP 0x2004
  855. #define NOOFCHAN_SHIFT 12
  856. #define NOOFCHAN_MASK 0x00003000
  857. #define MC_SHARED_CHREMAP 0x2008
  858. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  859. #define BLACKOUT_MODE_MASK 0x00000007
  860. #define MC_ARB_RAMCFG 0x2760
  861. #define NOOFBANK_SHIFT 0
  862. #define NOOFBANK_MASK 0x00000003
  863. #define NOOFRANK_SHIFT 2
  864. #define NOOFRANK_MASK 0x00000004
  865. #define NOOFROWS_SHIFT 3
  866. #define NOOFROWS_MASK 0x00000038
  867. #define NOOFCOLS_SHIFT 6
  868. #define NOOFCOLS_MASK 0x000000C0
  869. #define CHANSIZE_SHIFT 8
  870. #define CHANSIZE_MASK 0x00000100
  871. #define BURSTLENGTH_SHIFT 9
  872. #define BURSTLENGTH_MASK 0x00000200
  873. #define CHANSIZE_OVERRIDE (1 << 11)
  874. #define FUS_MC_ARB_RAMCFG 0x2768
  875. #define MC_VM_AGP_TOP 0x2028
  876. #define MC_VM_AGP_BOT 0x202C
  877. #define MC_VM_AGP_BASE 0x2030
  878. #define MC_VM_FB_LOCATION 0x2024
  879. #define MC_FUS_VM_FB_OFFSET 0x2898
  880. #define MC_VM_MB_L1_TLB0_CNTL 0x2234
  881. #define MC_VM_MB_L1_TLB1_CNTL 0x2238
  882. #define MC_VM_MB_L1_TLB2_CNTL 0x223C
  883. #define MC_VM_MB_L1_TLB3_CNTL 0x2240
  884. #define ENABLE_L1_TLB (1 << 0)
  885. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  886. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  887. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  888. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  889. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  890. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  891. #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
  892. #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
  893. #define MC_VM_MD_L1_TLB0_CNTL 0x2654
  894. #define MC_VM_MD_L1_TLB1_CNTL 0x2658
  895. #define MC_VM_MD_L1_TLB2_CNTL 0x265C
  896. #define MC_VM_MD_L1_TLB3_CNTL 0x2698
  897. #define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C
  898. #define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660
  899. #define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664
  900. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  901. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  902. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  903. #define PA_CL_ENHANCE 0x8A14
  904. #define CLIP_VTX_REORDER_ENA (1 << 0)
  905. #define NUM_CLIP_SEQ(x) ((x) << 1)
  906. #define PA_SC_ENHANCE 0x8BF0
  907. #define PA_SC_AA_CONFIG 0x28C04
  908. #define MSAA_NUM_SAMPLES_SHIFT 0
  909. #define MSAA_NUM_SAMPLES_MASK 0x3
  910. #define PA_SC_CLIPRECT_RULE 0x2820C
  911. #define PA_SC_EDGERULE 0x28230
  912. #define PA_SC_FIFO_SIZE 0x8BCC
  913. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  914. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  915. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  916. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  917. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  918. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  919. #define PA_SC_LINE_STIPPLE 0x28A0C
  920. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  921. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  922. #define SCRATCH_REG0 0x8500
  923. #define SCRATCH_REG1 0x8504
  924. #define SCRATCH_REG2 0x8508
  925. #define SCRATCH_REG3 0x850C
  926. #define SCRATCH_REG4 0x8510
  927. #define SCRATCH_REG5 0x8514
  928. #define SCRATCH_REG6 0x8518
  929. #define SCRATCH_REG7 0x851C
  930. #define SCRATCH_UMSK 0x8540
  931. #define SCRATCH_ADDR 0x8544
  932. #define SMX_SAR_CTL0 0xA008
  933. #define SMX_DC_CTL0 0xA020
  934. #define USE_HASH_FUNCTION (1 << 0)
  935. #define NUMBER_OF_SETS(x) ((x) << 1)
  936. #define FLUSH_ALL_ON_EVENT (1 << 10)
  937. #define STALL_ON_EVENT (1 << 11)
  938. #define SMX_EVENT_CTL 0xA02C
  939. #define ES_FLUSH_CTL(x) ((x) << 0)
  940. #define GS_FLUSH_CTL(x) ((x) << 3)
  941. #define ACK_FLUSH_CTL(x) ((x) << 6)
  942. #define SYNC_FLUSH_CTL (1 << 8)
  943. #define SPI_CONFIG_CNTL 0x9100
  944. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  945. #define SPI_CONFIG_CNTL_1 0x913C
  946. #define VTX_DONE_DELAY(x) ((x) << 0)
  947. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  948. #define SPI_INPUT_Z 0x286D8
  949. #define SPI_PS_IN_CONTROL_0 0x286CC
  950. #define NUM_INTERP(x) ((x)<<0)
  951. #define POSITION_ENA (1<<8)
  952. #define POSITION_CENTROID (1<<9)
  953. #define POSITION_ADDR(x) ((x)<<10)
  954. #define PARAM_GEN(x) ((x)<<15)
  955. #define PARAM_GEN_ADDR(x) ((x)<<19)
  956. #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
  957. #define PERSP_GRADIENT_ENA (1<<28)
  958. #define LINEAR_GRADIENT_ENA (1<<29)
  959. #define POSITION_SAMPLE (1<<30)
  960. #define BARYC_AT_SAMPLE_ENA (1<<31)
  961. #define SQ_CONFIG 0x8C00
  962. #define VC_ENABLE (1 << 0)
  963. #define EXPORT_SRC_C (1 << 1)
  964. #define CS_PRIO(x) ((x) << 18)
  965. #define LS_PRIO(x) ((x) << 20)
  966. #define HS_PRIO(x) ((x) << 22)
  967. #define PS_PRIO(x) ((x) << 24)
  968. #define VS_PRIO(x) ((x) << 26)
  969. #define GS_PRIO(x) ((x) << 28)
  970. #define ES_PRIO(x) ((x) << 30)
  971. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  972. #define NUM_PS_GPRS(x) ((x) << 0)
  973. #define NUM_VS_GPRS(x) ((x) << 16)
  974. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  975. #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
  976. #define NUM_GS_GPRS(x) ((x) << 0)
  977. #define NUM_ES_GPRS(x) ((x) << 16)
  978. #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
  979. #define NUM_HS_GPRS(x) ((x) << 0)
  980. #define NUM_LS_GPRS(x) ((x) << 16)
  981. #define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10
  982. #define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14
  983. #define SQ_THREAD_RESOURCE_MGMT 0x8C18
  984. #define NUM_PS_THREADS(x) ((x) << 0)
  985. #define NUM_VS_THREADS(x) ((x) << 8)
  986. #define NUM_GS_THREADS(x) ((x) << 16)
  987. #define NUM_ES_THREADS(x) ((x) << 24)
  988. #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
  989. #define NUM_HS_THREADS(x) ((x) << 0)
  990. #define NUM_LS_THREADS(x) ((x) << 8)
  991. #define SQ_STACK_RESOURCE_MGMT_1 0x8C20
  992. #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  993. #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  994. #define SQ_STACK_RESOURCE_MGMT_2 0x8C24
  995. #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  996. #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  997. #define SQ_STACK_RESOURCE_MGMT_3 0x8C28
  998. #define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
  999. #define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
  1000. #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
  1001. #define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94
  1002. #define SQ_STATIC_THREAD_MGMT_1 0x8E20
  1003. #define SQ_STATIC_THREAD_MGMT_2 0x8E24
  1004. #define SQ_STATIC_THREAD_MGMT_3 0x8E28
  1005. #define SQ_LDS_RESOURCE_MGMT 0x8E2C
  1006. #define SQ_MS_FIFO_SIZES 0x8CF0
  1007. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  1008. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  1009. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  1010. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  1011. #define SX_DEBUG_1 0x9058
  1012. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  1013. #define SX_EXPORT_BUFFER_SIZES 0x900C
  1014. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  1015. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  1016. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  1017. #define SX_MEMORY_EXPORT_BASE 0x9010
  1018. #define SX_MISC 0x28350
  1019. #define CB_PERF_CTR0_SEL_0 0x9A20
  1020. #define CB_PERF_CTR0_SEL_1 0x9A24
  1021. #define CB_PERF_CTR1_SEL_0 0x9A28
  1022. #define CB_PERF_CTR1_SEL_1 0x9A2C
  1023. #define CB_PERF_CTR2_SEL_0 0x9A30
  1024. #define CB_PERF_CTR2_SEL_1 0x9A34
  1025. #define CB_PERF_CTR3_SEL_0 0x9A38
  1026. #define CB_PERF_CTR3_SEL_1 0x9A3C
  1027. #define TA_CNTL_AUX 0x9508
  1028. #define DISABLE_CUBE_WRAP (1 << 0)
  1029. #define DISABLE_CUBE_ANISO (1 << 1)
  1030. #define SYNC_GRADIENT (1 << 24)
  1031. #define SYNC_WALKER (1 << 25)
  1032. #define SYNC_ALIGNER (1 << 26)
  1033. #define TCP_CHAN_STEER_LO 0x960c
  1034. #define TCP_CHAN_STEER_HI 0x9610
  1035. #define VGT_CACHE_INVALIDATION 0x88C4
  1036. #define CACHE_INVALIDATION(x) ((x) << 0)
  1037. #define VC_ONLY 0
  1038. #define TC_ONLY 1
  1039. #define VC_AND_TC 2
  1040. #define AUTO_INVLD_EN(x) ((x) << 6)
  1041. #define NO_AUTO 0
  1042. #define ES_AUTO 1
  1043. #define GS_AUTO 2
  1044. #define ES_AND_GS_AUTO 3
  1045. #define VGT_GS_VERTEX_REUSE 0x88D4
  1046. #define VGT_NUM_INSTANCES 0x8974
  1047. #define VGT_OUT_DEALLOC_CNTL 0x28C5C
  1048. #define DEALLOC_DIST_MASK 0x0000007F
  1049. #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
  1050. #define VTX_REUSE_DEPTH_MASK 0x000000FF
  1051. #define VM_CONTEXT0_CNTL 0x1410
  1052. #define ENABLE_CONTEXT (1 << 0)
  1053. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  1054. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  1055. #define VM_CONTEXT1_CNTL 0x1414
  1056. #define VM_CONTEXT1_CNTL2 0x1434
  1057. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  1058. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  1059. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  1060. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  1061. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  1062. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  1063. #define RESPONSE_TYPE_MASK 0x000000F0
  1064. #define RESPONSE_TYPE_SHIFT 4
  1065. #define VM_L2_CNTL 0x1400
  1066. #define ENABLE_L2_CACHE (1 << 0)
  1067. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  1068. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  1069. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  1070. #define VM_L2_CNTL2 0x1404
  1071. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  1072. #define INVALIDATE_L2_CACHE (1 << 1)
  1073. #define VM_L2_CNTL3 0x1408
  1074. #define BANK_SELECT(x) ((x) << 0)
  1075. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  1076. #define VM_L2_STATUS 0x140C
  1077. #define L2_BUSY (1 << 0)
  1078. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  1079. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  1080. #define WAIT_UNTIL 0x8040
  1081. #define SRBM_STATUS 0x0E50
  1082. #define RLC_RQ_PENDING (1 << 3)
  1083. #define GRBM_RQ_PENDING (1 << 5)
  1084. #define VMC_BUSY (1 << 8)
  1085. #define MCB_BUSY (1 << 9)
  1086. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  1087. #define MCC_BUSY (1 << 11)
  1088. #define MCD_BUSY (1 << 12)
  1089. #define SEM_BUSY (1 << 14)
  1090. #define RLC_BUSY (1 << 15)
  1091. #define IH_BUSY (1 << 17)
  1092. #define SRBM_STATUS2 0x0EC4
  1093. #define DMA_BUSY (1 << 5)
  1094. #define SRBM_SOFT_RESET 0x0E60
  1095. #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
  1096. #define SOFT_RESET_BIF (1 << 1)
  1097. #define SOFT_RESET_CG (1 << 2)
  1098. #define SOFT_RESET_DC (1 << 5)
  1099. #define SOFT_RESET_GRBM (1 << 8)
  1100. #define SOFT_RESET_HDP (1 << 9)
  1101. #define SOFT_RESET_IH (1 << 10)
  1102. #define SOFT_RESET_MC (1 << 11)
  1103. #define SOFT_RESET_RLC (1 << 13)
  1104. #define SOFT_RESET_ROM (1 << 14)
  1105. #define SOFT_RESET_SEM (1 << 15)
  1106. #define SOFT_RESET_VMC (1 << 17)
  1107. #define SOFT_RESET_DMA (1 << 20)
  1108. #define SOFT_RESET_TST (1 << 21)
  1109. #define SOFT_RESET_REGBB (1 << 22)
  1110. #define SOFT_RESET_ORB (1 << 23)
  1111. #define SRBM_READ_ERROR 0xE98
  1112. #define SRBM_INT_CNTL 0xEA0
  1113. #define SRBM_INT_ACK 0xEA8
  1114. /* display watermarks */
  1115. #define DC_LB_MEMORY_SPLIT 0x6b0c
  1116. #define PRIORITY_A_CNT 0x6b18
  1117. #define PRIORITY_MARK_MASK 0x7fff
  1118. #define PRIORITY_OFF (1 << 16)
  1119. #define PRIORITY_ALWAYS_ON (1 << 20)
  1120. #define PRIORITY_B_CNT 0x6b1c
  1121. #define PIPE0_ARBITRATION_CONTROL3 0x0bf0
  1122. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  1123. #define PIPE0_LATENCY_CONTROL 0x0bf4
  1124. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  1125. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  1126. #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0
  1127. # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0)
  1128. # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4)
  1129. #define IH_RB_CNTL 0x3e00
  1130. # define IH_RB_ENABLE (1 << 0)
  1131. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  1132. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  1133. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  1134. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  1135. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  1136. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  1137. #define IH_RB_BASE 0x3e04
  1138. #define IH_RB_RPTR 0x3e08
  1139. #define IH_RB_WPTR 0x3e0c
  1140. # define RB_OVERFLOW (1 << 0)
  1141. # define WPTR_OFFSET_MASK 0x3fffc
  1142. #define IH_RB_WPTR_ADDR_HI 0x3e10
  1143. #define IH_RB_WPTR_ADDR_LO 0x3e14
  1144. #define IH_CNTL 0x3e18
  1145. # define ENABLE_INTR (1 << 0)
  1146. # define IH_MC_SWAP(x) ((x) << 1)
  1147. # define IH_MC_SWAP_NONE 0
  1148. # define IH_MC_SWAP_16BIT 1
  1149. # define IH_MC_SWAP_32BIT 2
  1150. # define IH_MC_SWAP_64BIT 3
  1151. # define RPTR_REARM (1 << 4)
  1152. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  1153. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  1154. #define CP_INT_CNTL 0xc124
  1155. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  1156. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  1157. # define SCRATCH_INT_ENABLE (1 << 25)
  1158. # define TIME_STAMP_INT_ENABLE (1 << 26)
  1159. # define IB2_INT_ENABLE (1 << 29)
  1160. # define IB1_INT_ENABLE (1 << 30)
  1161. # define RB_INT_ENABLE (1 << 31)
  1162. #define CP_INT_STATUS 0xc128
  1163. # define SCRATCH_INT_STAT (1 << 25)
  1164. # define TIME_STAMP_INT_STAT (1 << 26)
  1165. # define IB2_INT_STAT (1 << 29)
  1166. # define IB1_INT_STAT (1 << 30)
  1167. # define RB_INT_STAT (1 << 31)
  1168. #define GRBM_INT_CNTL 0x8060
  1169. # define RDERR_INT_ENABLE (1 << 0)
  1170. # define GUI_IDLE_INT_ENABLE (1 << 19)
  1171. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  1172. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  1173. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  1174. #define VLINE_STATUS 0x6bb8
  1175. # define VLINE_OCCURRED (1 << 0)
  1176. # define VLINE_ACK (1 << 4)
  1177. # define VLINE_STAT (1 << 12)
  1178. # define VLINE_INTERRUPT (1 << 16)
  1179. # define VLINE_INTERRUPT_TYPE (1 << 17)
  1180. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  1181. #define VBLANK_STATUS 0x6bbc
  1182. # define VBLANK_OCCURRED (1 << 0)
  1183. # define VBLANK_ACK (1 << 4)
  1184. # define VBLANK_STAT (1 << 12)
  1185. # define VBLANK_INTERRUPT (1 << 16)
  1186. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  1187. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  1188. #define INT_MASK 0x6b40
  1189. # define VBLANK_INT_MASK (1 << 0)
  1190. # define VLINE_INT_MASK (1 << 4)
  1191. #define DISP_INTERRUPT_STATUS 0x60f4
  1192. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  1193. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  1194. # define DC_HPD1_INTERRUPT (1 << 17)
  1195. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  1196. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  1197. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  1198. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  1199. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  1200. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  1201. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  1202. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  1203. # define DC_HPD2_INTERRUPT (1 << 17)
  1204. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  1205. # define DISP_TIMER_INTERRUPT (1 << 24)
  1206. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  1207. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  1208. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  1209. # define DC_HPD3_INTERRUPT (1 << 17)
  1210. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  1211. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  1212. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  1213. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  1214. # define DC_HPD4_INTERRUPT (1 << 17)
  1215. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  1216. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  1217. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  1218. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  1219. # define DC_HPD5_INTERRUPT (1 << 17)
  1220. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  1221. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  1222. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  1223. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  1224. # define DC_HPD6_INTERRUPT (1 << 17)
  1225. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  1226. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  1227. #define GRPH_INT_STATUS 0x6858
  1228. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  1229. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  1230. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  1231. #define GRPH_INT_CONTROL 0x685c
  1232. # define GRPH_PFLIP_INT_MASK (1 << 0)
  1233. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  1234. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  1235. #define DACB_AUTODETECT_INT_CONTROL 0x67c8
  1236. #define DC_HPD1_INT_STATUS 0x601c
  1237. #define DC_HPD2_INT_STATUS 0x6028
  1238. #define DC_HPD3_INT_STATUS 0x6034
  1239. #define DC_HPD4_INT_STATUS 0x6040
  1240. #define DC_HPD5_INT_STATUS 0x604c
  1241. #define DC_HPD6_INT_STATUS 0x6058
  1242. # define DC_HPDx_INT_STATUS (1 << 0)
  1243. # define DC_HPDx_SENSE (1 << 1)
  1244. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  1245. #define DC_HPD1_INT_CONTROL 0x6020
  1246. #define DC_HPD2_INT_CONTROL 0x602c
  1247. #define DC_HPD3_INT_CONTROL 0x6038
  1248. #define DC_HPD4_INT_CONTROL 0x6044
  1249. #define DC_HPD5_INT_CONTROL 0x6050
  1250. #define DC_HPD6_INT_CONTROL 0x605c
  1251. # define DC_HPDx_INT_ACK (1 << 0)
  1252. # define DC_HPDx_INT_POLARITY (1 << 8)
  1253. # define DC_HPDx_INT_EN (1 << 16)
  1254. # define DC_HPDx_RX_INT_ACK (1 << 20)
  1255. # define DC_HPDx_RX_INT_EN (1 << 24)
  1256. #define DC_HPD1_CONTROL 0x6024
  1257. #define DC_HPD2_CONTROL 0x6030
  1258. #define DC_HPD3_CONTROL 0x603c
  1259. #define DC_HPD4_CONTROL 0x6048
  1260. #define DC_HPD5_CONTROL 0x6054
  1261. #define DC_HPD6_CONTROL 0x6060
  1262. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  1263. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  1264. # define DC_HPDx_EN (1 << 28)
  1265. /* DCE4/5/6 FMT blocks */
  1266. #define FMT_DYNAMIC_EXP_CNTL 0x6fb4
  1267. # define FMT_DYNAMIC_EXP_EN (1 << 0)
  1268. # define FMT_DYNAMIC_EXP_MODE (1 << 4)
  1269. /* 0 = 10bit -> 12bit, 1 = 8bit -> 12bit */
  1270. #define FMT_CONTROL 0x6fb8
  1271. # define FMT_PIXEL_ENCODING (1 << 16)
  1272. /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */
  1273. #define FMT_BIT_DEPTH_CONTROL 0x6fc8
  1274. # define FMT_TRUNCATE_EN (1 << 0)
  1275. # define FMT_TRUNCATE_DEPTH (1 << 4)
  1276. # define FMT_SPATIAL_DITHER_EN (1 << 8)
  1277. # define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9)
  1278. # define FMT_SPATIAL_DITHER_DEPTH (1 << 12)
  1279. # define FMT_FRAME_RANDOM_ENABLE (1 << 13)
  1280. # define FMT_RGB_RANDOM_ENABLE (1 << 14)
  1281. # define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15)
  1282. # define FMT_TEMPORAL_DITHER_EN (1 << 16)
  1283. # define FMT_TEMPORAL_DITHER_DEPTH (1 << 20)
  1284. # define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21)
  1285. # define FMT_TEMPORAL_LEVEL (1 << 24)
  1286. # define FMT_TEMPORAL_DITHER_RESET (1 << 25)
  1287. # define FMT_25FRC_SEL(x) ((x) << 26)
  1288. # define FMT_50FRC_SEL(x) ((x) << 28)
  1289. # define FMT_75FRC_SEL(x) ((x) << 30)
  1290. #define FMT_CLAMP_CONTROL 0x6fe4
  1291. # define FMT_CLAMP_DATA_EN (1 << 0)
  1292. # define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16)
  1293. # define FMT_CLAMP_6BPC 0
  1294. # define FMT_CLAMP_8BPC 1
  1295. # define FMT_CLAMP_10BPC 2
  1296. /* ASYNC DMA */
  1297. #define DMA_RB_RPTR 0xd008
  1298. #define DMA_RB_WPTR 0xd00c
  1299. #define DMA_CNTL 0xd02c
  1300. # define TRAP_ENABLE (1 << 0)
  1301. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1302. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1303. # define DATA_SWAP_ENABLE (1 << 3)
  1304. # define FENCE_SWAP_ENABLE (1 << 4)
  1305. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1306. #define DMA_TILING_CONFIG 0xD0B8
  1307. #define CAYMAN_DMA1_CNTL 0xd82c
  1308. /* async DMA packets */
  1309. #define DMA_PACKET(cmd, sub_cmd, n) ((((cmd) & 0xF) << 28) | \
  1310. (((sub_cmd) & 0xFF) << 20) |\
  1311. (((n) & 0xFFFFF) << 0))
  1312. #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28)
  1313. #define GET_DMA_COUNT(h) ((h) & 0x000fffff)
  1314. #define GET_DMA_SUB_CMD(h) (((h) & 0x0ff00000) >> 20)
  1315. /* async DMA Packet types */
  1316. #define DMA_PACKET_WRITE 0x2
  1317. #define DMA_PACKET_COPY 0x3
  1318. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  1319. #define DMA_PACKET_SEMAPHORE 0x5
  1320. #define DMA_PACKET_FENCE 0x6
  1321. #define DMA_PACKET_TRAP 0x7
  1322. #define DMA_PACKET_SRBM_WRITE 0x9
  1323. #define DMA_PACKET_CONSTANT_FILL 0xd
  1324. #define DMA_PACKET_NOP 0xf
  1325. /* PIF PHY0 indirect regs */
  1326. #define PB0_PIF_CNTL 0x10
  1327. # define LS2_EXIT_TIME(x) ((x) << 17)
  1328. # define LS2_EXIT_TIME_MASK (0x7 << 17)
  1329. # define LS2_EXIT_TIME_SHIFT 17
  1330. #define PB0_PIF_PAIRING 0x11
  1331. # define MULTI_PIF (1 << 25)
  1332. #define PB0_PIF_PWRDOWN_0 0x12
  1333. # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
  1334. # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
  1335. # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
  1336. # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
  1337. # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
  1338. # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
  1339. # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
  1340. # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
  1341. # define PLL_RAMP_UP_TIME_0_SHIFT 24
  1342. #define PB0_PIF_PWRDOWN_1 0x13
  1343. # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
  1344. # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
  1345. # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
  1346. # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
  1347. # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
  1348. # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
  1349. # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
  1350. # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
  1351. # define PLL_RAMP_UP_TIME_1_SHIFT 24
  1352. /* PIF PHY1 indirect regs */
  1353. #define PB1_PIF_CNTL 0x10
  1354. #define PB1_PIF_PAIRING 0x11
  1355. #define PB1_PIF_PWRDOWN_0 0x12
  1356. #define PB1_PIF_PWRDOWN_1 0x13
  1357. /* PCIE PORT indirect regs */
  1358. #define PCIE_LC_CNTL 0xa0
  1359. # define LC_L0S_INACTIVITY(x) ((x) << 8)
  1360. # define LC_L0S_INACTIVITY_MASK (0xf << 8)
  1361. # define LC_L0S_INACTIVITY_SHIFT 8
  1362. # define LC_L1_INACTIVITY(x) ((x) << 12)
  1363. # define LC_L1_INACTIVITY_MASK (0xf << 12)
  1364. # define LC_L1_INACTIVITY_SHIFT 12
  1365. # define LC_PMI_TO_L1_DIS (1 << 16)
  1366. # define LC_ASPM_TO_L1_DIS (1 << 24)
  1367. #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
  1368. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  1369. # define LC_LINK_WIDTH_SHIFT 0
  1370. # define LC_LINK_WIDTH_MASK 0x7
  1371. # define LC_LINK_WIDTH_X0 0
  1372. # define LC_LINK_WIDTH_X1 1
  1373. # define LC_LINK_WIDTH_X2 2
  1374. # define LC_LINK_WIDTH_X4 3
  1375. # define LC_LINK_WIDTH_X8 4
  1376. # define LC_LINK_WIDTH_X16 6
  1377. # define LC_LINK_WIDTH_RD_SHIFT 4
  1378. # define LC_LINK_WIDTH_RD_MASK 0x70
  1379. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  1380. # define LC_RECONFIG_NOW (1 << 8)
  1381. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  1382. # define LC_RENEGOTIATE_EN (1 << 10)
  1383. # define LC_SHORT_RECONFIG_EN (1 << 11)
  1384. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  1385. # define LC_UPCONFIGURE_DIS (1 << 13)
  1386. # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
  1387. # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
  1388. # define LC_DYN_LANES_PWR_STATE_SHIFT 21
  1389. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  1390. # define LC_GEN2_EN_STRAP (1 << 0)
  1391. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
  1392. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
  1393. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
  1394. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
  1395. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
  1396. # define LC_CURRENT_DATA_RATE (1 << 11)
  1397. # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12)
  1398. # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12)
  1399. # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12
  1400. # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
  1401. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
  1402. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
  1403. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
  1404. #define MM_CFGREGS_CNTL 0x544c
  1405. # define MM_WR_TO_CFG_EN (1 << 3)
  1406. #define LINK_CNTL2 0x88 /* F0 */
  1407. # define TARGET_LINK_SPEED_MASK (0xf << 0)
  1408. # define SELECTABLE_DEEMPHASIS (1 << 6)
  1409. /*
  1410. * UVD
  1411. */
  1412. #define UVD_UDEC_ADDR_CONFIG 0xef4c
  1413. #define UVD_UDEC_DB_ADDR_CONFIG 0xef50
  1414. #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
  1415. #define UVD_RBC_RB_RPTR 0xf690
  1416. #define UVD_RBC_RB_WPTR 0xf694
  1417. #define UVD_STATUS 0xf6bc
  1418. /*
  1419. * PM4
  1420. */
  1421. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  1422. (((reg) >> 2) & 0xFFFF) | \
  1423. ((n) & 0x3FFF) << 16)
  1424. #define CP_PACKET2 0x80000000
  1425. #define PACKET2_PAD_SHIFT 0
  1426. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  1427. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  1428. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  1429. (((op) & 0xFF) << 8) | \
  1430. ((n) & 0x3FFF) << 16)
  1431. /* Packet 3 types */
  1432. #define PACKET3_NOP 0x10
  1433. #define PACKET3_SET_BASE 0x11
  1434. #define PACKET3_CLEAR_STATE 0x12
  1435. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  1436. #define PACKET3_DISPATCH_DIRECT 0x15
  1437. #define PACKET3_DISPATCH_INDIRECT 0x16
  1438. #define PACKET3_INDIRECT_BUFFER_END 0x17
  1439. #define PACKET3_MODE_CONTROL 0x18
  1440. #define PACKET3_SET_PREDICATION 0x20
  1441. #define PACKET3_REG_RMW 0x21
  1442. #define PACKET3_COND_EXEC 0x22
  1443. #define PACKET3_PRED_EXEC 0x23
  1444. #define PACKET3_DRAW_INDIRECT 0x24
  1445. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  1446. #define PACKET3_INDEX_BASE 0x26
  1447. #define PACKET3_DRAW_INDEX_2 0x27
  1448. #define PACKET3_CONTEXT_CONTROL 0x28
  1449. #define PACKET3_DRAW_INDEX_OFFSET 0x29
  1450. #define PACKET3_INDEX_TYPE 0x2A
  1451. #define PACKET3_DRAW_INDEX 0x2B
  1452. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  1453. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  1454. #define PACKET3_NUM_INSTANCES 0x2F
  1455. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  1456. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  1457. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  1458. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  1459. #define PACKET3_MEM_SEMAPHORE 0x39
  1460. #define PACKET3_MPEG_INDEX 0x3A
  1461. #define PACKET3_COPY_DW 0x3B
  1462. #define PACKET3_WAIT_REG_MEM 0x3C
  1463. #define PACKET3_MEM_WRITE 0x3D
  1464. #define PACKET3_INDIRECT_BUFFER 0x32
  1465. #define PACKET3_CP_DMA 0x41
  1466. /* 1. header
  1467. * 2. SRC_ADDR_LO or DATA [31:0]
  1468. * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
  1469. * SRC_ADDR_HI [7:0]
  1470. * 4. DST_ADDR_LO [31:0]
  1471. * 5. DST_ADDR_HI [7:0]
  1472. * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
  1473. */
  1474. # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
  1475. /* 0 - DST_ADDR
  1476. * 1 - GDS
  1477. */
  1478. # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
  1479. /* 0 - ME
  1480. * 1 - PFP
  1481. */
  1482. # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
  1483. /* 0 - SRC_ADDR
  1484. * 1 - GDS
  1485. * 2 - DATA
  1486. */
  1487. # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
  1488. /* COMMAND */
  1489. # define PACKET3_CP_DMA_DIS_WC (1 << 21)
  1490. # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22)
  1491. /* 0 - none
  1492. * 1 - 8 in 16
  1493. * 2 - 8 in 32
  1494. * 3 - 8 in 64
  1495. */
  1496. # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
  1497. /* 0 - none
  1498. * 1 - 8 in 16
  1499. * 2 - 8 in 32
  1500. * 3 - 8 in 64
  1501. */
  1502. # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
  1503. /* 0 - memory
  1504. * 1 - register
  1505. */
  1506. # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
  1507. /* 0 - memory
  1508. * 1 - register
  1509. */
  1510. # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
  1511. # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
  1512. #define PACKET3_SURFACE_SYNC 0x43
  1513. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1514. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1515. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1516. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1517. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1518. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1519. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1520. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1521. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1522. # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
  1523. # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
  1524. # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
  1525. # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
  1526. # define PACKET3_FULL_CACHE_ENA (1 << 20)
  1527. # define PACKET3_TC_ACTION_ENA (1 << 23)
  1528. # define PACKET3_VC_ACTION_ENA (1 << 24)
  1529. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1530. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1531. # define PACKET3_SH_ACTION_ENA (1 << 27)
  1532. # define PACKET3_SX_ACTION_ENA (1 << 28)
  1533. #define PACKET3_ME_INITIALIZE 0x44
  1534. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  1535. #define PACKET3_COND_WRITE 0x45
  1536. #define PACKET3_EVENT_WRITE 0x46
  1537. #define PACKET3_EVENT_WRITE_EOP 0x47
  1538. #define PACKET3_EVENT_WRITE_EOS 0x48
  1539. #define PACKET3_PREAMBLE_CNTL 0x4A
  1540. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1541. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1542. #define PACKET3_RB_OFFSET 0x4B
  1543. #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
  1544. #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
  1545. #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
  1546. #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
  1547. #define PACKET3_ONE_REG_WRITE 0x57
  1548. #define PACKET3_SET_CONFIG_REG 0x68
  1549. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1550. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  1551. #define PACKET3_SET_CONTEXT_REG 0x69
  1552. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1553. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1554. #define PACKET3_SET_ALU_CONST 0x6A
  1555. /* alu const buffers only; no reg file */
  1556. #define PACKET3_SET_BOOL_CONST 0x6B
  1557. #define PACKET3_SET_BOOL_CONST_START 0x0003a500
  1558. #define PACKET3_SET_BOOL_CONST_END 0x0003a518
  1559. #define PACKET3_SET_LOOP_CONST 0x6C
  1560. #define PACKET3_SET_LOOP_CONST_START 0x0003a200
  1561. #define PACKET3_SET_LOOP_CONST_END 0x0003a500
  1562. #define PACKET3_SET_RESOURCE 0x6D
  1563. #define PACKET3_SET_RESOURCE_START 0x00030000
  1564. #define PACKET3_SET_RESOURCE_END 0x00038000
  1565. #define PACKET3_SET_SAMPLER 0x6E
  1566. #define PACKET3_SET_SAMPLER_START 0x0003c000
  1567. #define PACKET3_SET_SAMPLER_END 0x0003c600
  1568. #define PACKET3_SET_CTL_CONST 0x6F
  1569. #define PACKET3_SET_CTL_CONST_START 0x0003cff0
  1570. #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
  1571. #define PACKET3_SET_RESOURCE_OFFSET 0x70
  1572. #define PACKET3_SET_ALU_CONST_VS 0x71
  1573. #define PACKET3_SET_ALU_CONST_DI 0x72
  1574. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1575. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  1576. #define PACKET3_SET_APPEND_CNT 0x75
  1577. #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
  1578. #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
  1579. #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
  1580. #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
  1581. #define SQ_TEX_VTX_INVALID_BUFFER 0x1
  1582. #define SQ_TEX_VTX_VALID_TEXTURE 0x2
  1583. #define SQ_TEX_VTX_VALID_BUFFER 0x3
  1584. #define VGT_VTX_VECT_EJECT_REG 0x88b0
  1585. #define SQ_CONST_MEM_BASE 0x8df8
  1586. #define SQ_ESGS_RING_BASE 0x8c40
  1587. #define SQ_ESGS_RING_SIZE 0x8c44
  1588. #define SQ_GSVS_RING_BASE 0x8c48
  1589. #define SQ_GSVS_RING_SIZE 0x8c4c
  1590. #define SQ_ESTMP_RING_BASE 0x8c50
  1591. #define SQ_ESTMP_RING_SIZE 0x8c54
  1592. #define SQ_GSTMP_RING_BASE 0x8c58
  1593. #define SQ_GSTMP_RING_SIZE 0x8c5c
  1594. #define SQ_VSTMP_RING_BASE 0x8c60
  1595. #define SQ_VSTMP_RING_SIZE 0x8c64
  1596. #define SQ_PSTMP_RING_BASE 0x8c68
  1597. #define SQ_PSTMP_RING_SIZE 0x8c6c
  1598. #define SQ_LSTMP_RING_BASE 0x8e10
  1599. #define SQ_LSTMP_RING_SIZE 0x8e14
  1600. #define SQ_HSTMP_RING_BASE 0x8e18
  1601. #define SQ_HSTMP_RING_SIZE 0x8e1c
  1602. #define VGT_TF_RING_SIZE 0x8988
  1603. #define SQ_ESGS_RING_ITEMSIZE 0x28900
  1604. #define SQ_GSVS_RING_ITEMSIZE 0x28904
  1605. #define SQ_ESTMP_RING_ITEMSIZE 0x28908
  1606. #define SQ_GSTMP_RING_ITEMSIZE 0x2890c
  1607. #define SQ_VSTMP_RING_ITEMSIZE 0x28910
  1608. #define SQ_PSTMP_RING_ITEMSIZE 0x28914
  1609. #define SQ_LSTMP_RING_ITEMSIZE 0x28830
  1610. #define SQ_HSTMP_RING_ITEMSIZE 0x28834
  1611. #define SQ_GS_VERT_ITEMSIZE 0x2891c
  1612. #define SQ_GS_VERT_ITEMSIZE_1 0x28920
  1613. #define SQ_GS_VERT_ITEMSIZE_2 0x28924
  1614. #define SQ_GS_VERT_ITEMSIZE_3 0x28928
  1615. #define SQ_GSVS_RING_OFFSET_1 0x2892c
  1616. #define SQ_GSVS_RING_OFFSET_2 0x28930
  1617. #define SQ_GSVS_RING_OFFSET_3 0x28934
  1618. #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
  1619. #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
  1620. #define SQ_ALU_CONST_CACHE_PS_0 0x28940
  1621. #define SQ_ALU_CONST_CACHE_PS_1 0x28944
  1622. #define SQ_ALU_CONST_CACHE_PS_2 0x28948
  1623. #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
  1624. #define SQ_ALU_CONST_CACHE_PS_4 0x28950
  1625. #define SQ_ALU_CONST_CACHE_PS_5 0x28954
  1626. #define SQ_ALU_CONST_CACHE_PS_6 0x28958
  1627. #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
  1628. #define SQ_ALU_CONST_CACHE_PS_8 0x28960
  1629. #define SQ_ALU_CONST_CACHE_PS_9 0x28964
  1630. #define SQ_ALU_CONST_CACHE_PS_10 0x28968
  1631. #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
  1632. #define SQ_ALU_CONST_CACHE_PS_12 0x28970
  1633. #define SQ_ALU_CONST_CACHE_PS_13 0x28974
  1634. #define SQ_ALU_CONST_CACHE_PS_14 0x28978
  1635. #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
  1636. #define SQ_ALU_CONST_CACHE_VS_0 0x28980
  1637. #define SQ_ALU_CONST_CACHE_VS_1 0x28984
  1638. #define SQ_ALU_CONST_CACHE_VS_2 0x28988
  1639. #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
  1640. #define SQ_ALU_CONST_CACHE_VS_4 0x28990
  1641. #define SQ_ALU_CONST_CACHE_VS_5 0x28994
  1642. #define SQ_ALU_CONST_CACHE_VS_6 0x28998
  1643. #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
  1644. #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
  1645. #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
  1646. #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
  1647. #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
  1648. #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
  1649. #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
  1650. #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
  1651. #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
  1652. #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
  1653. #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
  1654. #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
  1655. #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
  1656. #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
  1657. #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
  1658. #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
  1659. #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
  1660. #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
  1661. #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
  1662. #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
  1663. #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
  1664. #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
  1665. #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
  1666. #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
  1667. #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
  1668. #define SQ_ALU_CONST_CACHE_HS_0 0x28f00
  1669. #define SQ_ALU_CONST_CACHE_HS_1 0x28f04
  1670. #define SQ_ALU_CONST_CACHE_HS_2 0x28f08
  1671. #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
  1672. #define SQ_ALU_CONST_CACHE_HS_4 0x28f10
  1673. #define SQ_ALU_CONST_CACHE_HS_5 0x28f14
  1674. #define SQ_ALU_CONST_CACHE_HS_6 0x28f18
  1675. #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
  1676. #define SQ_ALU_CONST_CACHE_HS_8 0x28f20
  1677. #define SQ_ALU_CONST_CACHE_HS_9 0x28f24
  1678. #define SQ_ALU_CONST_CACHE_HS_10 0x28f28
  1679. #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
  1680. #define SQ_ALU_CONST_CACHE_HS_12 0x28f30
  1681. #define SQ_ALU_CONST_CACHE_HS_13 0x28f34
  1682. #define SQ_ALU_CONST_CACHE_HS_14 0x28f38
  1683. #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
  1684. #define SQ_ALU_CONST_CACHE_LS_0 0x28f40
  1685. #define SQ_ALU_CONST_CACHE_LS_1 0x28f44
  1686. #define SQ_ALU_CONST_CACHE_LS_2 0x28f48
  1687. #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
  1688. #define SQ_ALU_CONST_CACHE_LS_4 0x28f50
  1689. #define SQ_ALU_CONST_CACHE_LS_5 0x28f54
  1690. #define SQ_ALU_CONST_CACHE_LS_6 0x28f58
  1691. #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
  1692. #define SQ_ALU_CONST_CACHE_LS_8 0x28f60
  1693. #define SQ_ALU_CONST_CACHE_LS_9 0x28f64
  1694. #define SQ_ALU_CONST_CACHE_LS_10 0x28f68
  1695. #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
  1696. #define SQ_ALU_CONST_CACHE_LS_12 0x28f70
  1697. #define SQ_ALU_CONST_CACHE_LS_13 0x28f74
  1698. #define SQ_ALU_CONST_CACHE_LS_14 0x28f78
  1699. #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
  1700. #define PA_SC_SCREEN_SCISSOR_TL 0x28030
  1701. #define PA_SC_GENERIC_SCISSOR_TL 0x28240
  1702. #define PA_SC_WINDOW_SCISSOR_TL 0x28204
  1703. #define VGT_PRIMITIVE_TYPE 0x8958
  1704. #define VGT_INDEX_TYPE 0x895C
  1705. #define VGT_NUM_INDICES 0x8970
  1706. #define VGT_COMPUTE_DIM_X 0x8990
  1707. #define VGT_COMPUTE_DIM_Y 0x8994
  1708. #define VGT_COMPUTE_DIM_Z 0x8998
  1709. #define VGT_COMPUTE_START_X 0x899C
  1710. #define VGT_COMPUTE_START_Y 0x89A0
  1711. #define VGT_COMPUTE_START_Z 0x89A4
  1712. #define VGT_COMPUTE_INDEX 0x89A8
  1713. #define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC
  1714. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  1715. #define DB_DEBUG 0x9830
  1716. #define DB_DEBUG2 0x9834
  1717. #define DB_DEBUG3 0x9838
  1718. #define DB_DEBUG4 0x983C
  1719. #define DB_WATERMARKS 0x9854
  1720. #define DB_DEPTH_CONTROL 0x28800
  1721. #define R_028800_DB_DEPTH_CONTROL 0x028800
  1722. #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
  1723. #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
  1724. #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
  1725. #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
  1726. #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
  1727. #define C_028800_Z_ENABLE 0xFFFFFFFD
  1728. #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
  1729. #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
  1730. #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
  1731. #define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
  1732. #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
  1733. #define C_028800_ZFUNC 0xFFFFFF8F
  1734. #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
  1735. #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
  1736. #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
  1737. #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
  1738. #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
  1739. #define C_028800_STENCILFUNC 0xFFFFF8FF
  1740. #define V_028800_STENCILFUNC_NEVER 0x00000000
  1741. #define V_028800_STENCILFUNC_LESS 0x00000001
  1742. #define V_028800_STENCILFUNC_EQUAL 0x00000002
  1743. #define V_028800_STENCILFUNC_LEQUAL 0x00000003
  1744. #define V_028800_STENCILFUNC_GREATER 0x00000004
  1745. #define V_028800_STENCILFUNC_NOTEQUAL 0x00000005
  1746. #define V_028800_STENCILFUNC_GEQUAL 0x00000006
  1747. #define V_028800_STENCILFUNC_ALWAYS 0x00000007
  1748. #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
  1749. #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
  1750. #define C_028800_STENCILFAIL 0xFFFFC7FF
  1751. #define V_028800_STENCIL_KEEP 0x00000000
  1752. #define V_028800_STENCIL_ZERO 0x00000001
  1753. #define V_028800_STENCIL_REPLACE 0x00000002
  1754. #define V_028800_STENCIL_INCR 0x00000003
  1755. #define V_028800_STENCIL_DECR 0x00000004
  1756. #define V_028800_STENCIL_INVERT 0x00000005
  1757. #define V_028800_STENCIL_INCR_WRAP 0x00000006
  1758. #define V_028800_STENCIL_DECR_WRAP 0x00000007
  1759. #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
  1760. #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
  1761. #define C_028800_STENCILZPASS 0xFFFE3FFF
  1762. #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
  1763. #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
  1764. #define C_028800_STENCILZFAIL 0xFFF1FFFF
  1765. #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
  1766. #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
  1767. #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
  1768. #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
  1769. #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
  1770. #define C_028800_STENCILFAIL_BF 0xFC7FFFFF
  1771. #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
  1772. #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
  1773. #define C_028800_STENCILZPASS_BF 0xE3FFFFFF
  1774. #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
  1775. #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
  1776. #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
  1777. #define DB_DEPTH_VIEW 0x28008
  1778. #define R_028008_DB_DEPTH_VIEW 0x00028008
  1779. #define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
  1780. #define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
  1781. #define C_028008_SLICE_START 0xFFFFF800
  1782. #define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
  1783. #define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
  1784. #define C_028008_SLICE_MAX 0xFF001FFF
  1785. #define DB_HTILE_DATA_BASE 0x28014
  1786. #define DB_HTILE_SURFACE 0x28abc
  1787. #define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0)
  1788. #define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
  1789. #define C_028ABC_HTILE_WIDTH 0xFFFFFFFE
  1790. #define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
  1791. #define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
  1792. #define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD
  1793. #define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1)
  1794. #define DB_Z_INFO 0x28040
  1795. # define Z_ARRAY_MODE(x) ((x) << 4)
  1796. # define DB_TILE_SPLIT(x) (((x) & 0x7) << 8)
  1797. # define DB_NUM_BANKS(x) (((x) & 0x3) << 12)
  1798. # define DB_BANK_WIDTH(x) (((x) & 0x3) << 16)
  1799. # define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20)
  1800. # define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
  1801. #define R_028040_DB_Z_INFO 0x028040
  1802. #define S_028040_FORMAT(x) (((x) & 0x3) << 0)
  1803. #define G_028040_FORMAT(x) (((x) >> 0) & 0x3)
  1804. #define C_028040_FORMAT 0xFFFFFFFC
  1805. #define V_028040_Z_INVALID 0x00000000
  1806. #define V_028040_Z_16 0x00000001
  1807. #define V_028040_Z_24 0x00000002
  1808. #define V_028040_Z_32_FLOAT 0x00000003
  1809. #define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4)
  1810. #define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF)
  1811. #define C_028040_ARRAY_MODE 0xFFFFFF0F
  1812. #define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
  1813. #define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
  1814. #define C_028040_READ_SIZE 0xEFFFFFFF
  1815. #define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
  1816. #define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
  1817. #define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
  1818. #define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
  1819. #define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
  1820. #define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
  1821. #define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8)
  1822. #define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7)
  1823. #define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12)
  1824. #define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3)
  1825. #define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16)
  1826. #define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3)
  1827. #define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20)
  1828. #define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3)
  1829. #define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
  1830. #define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3)
  1831. #define DB_STENCIL_INFO 0x28044
  1832. #define R_028044_DB_STENCIL_INFO 0x028044
  1833. #define S_028044_FORMAT(x) (((x) & 0x1) << 0)
  1834. #define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
  1835. #define C_028044_FORMAT 0xFFFFFFFE
  1836. #define V_028044_STENCIL_INVALID 0
  1837. #define V_028044_STENCIL_8 1
  1838. #define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7)
  1839. #define DB_Z_READ_BASE 0x28048
  1840. #define DB_STENCIL_READ_BASE 0x2804c
  1841. #define DB_Z_WRITE_BASE 0x28050
  1842. #define DB_STENCIL_WRITE_BASE 0x28054
  1843. #define DB_DEPTH_SIZE 0x28058
  1844. #define R_028058_DB_DEPTH_SIZE 0x028058
  1845. #define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
  1846. #define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
  1847. #define C_028058_PITCH_TILE_MAX 0xFFFFF800
  1848. #define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
  1849. #define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
  1850. #define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
  1851. #define R_02805C_DB_DEPTH_SLICE 0x02805C
  1852. #define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
  1853. #define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
  1854. #define C_02805C_SLICE_TILE_MAX 0xFFC00000
  1855. #define SQ_PGM_START_PS 0x28840
  1856. #define SQ_PGM_START_VS 0x2885c
  1857. #define SQ_PGM_START_GS 0x28874
  1858. #define SQ_PGM_START_ES 0x2888c
  1859. #define SQ_PGM_START_FS 0x288a4
  1860. #define SQ_PGM_START_HS 0x288b8
  1861. #define SQ_PGM_START_LS 0x288d0
  1862. #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
  1863. #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
  1864. #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
  1865. #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
  1866. #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
  1867. #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
  1868. #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
  1869. #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
  1870. #define VGT_STRMOUT_CONFIG 0x28b94
  1871. #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
  1872. #define CB_TARGET_MASK 0x28238
  1873. #define CB_SHADER_MASK 0x2823c
  1874. #define GDS_ADDR_BASE 0x28720
  1875. #define CB_IMMED0_BASE 0x28b9c
  1876. #define CB_IMMED1_BASE 0x28ba0
  1877. #define CB_IMMED2_BASE 0x28ba4
  1878. #define CB_IMMED3_BASE 0x28ba8
  1879. #define CB_IMMED4_BASE 0x28bac
  1880. #define CB_IMMED5_BASE 0x28bb0
  1881. #define CB_IMMED6_BASE 0x28bb4
  1882. #define CB_IMMED7_BASE 0x28bb8
  1883. #define CB_IMMED8_BASE 0x28bbc
  1884. #define CB_IMMED9_BASE 0x28bc0
  1885. #define CB_IMMED10_BASE 0x28bc4
  1886. #define CB_IMMED11_BASE 0x28bc8
  1887. /* all 12 CB blocks have these regs */
  1888. #define CB_COLOR0_BASE 0x28c60
  1889. #define CB_COLOR0_PITCH 0x28c64
  1890. #define CB_COLOR0_SLICE 0x28c68
  1891. #define CB_COLOR0_VIEW 0x28c6c
  1892. #define R_028C6C_CB_COLOR0_VIEW 0x00028C6C
  1893. #define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
  1894. #define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
  1895. #define C_028C6C_SLICE_START 0xFFFFF800
  1896. #define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
  1897. #define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
  1898. #define C_028C6C_SLICE_MAX 0xFF001FFF
  1899. #define R_028C70_CB_COLOR0_INFO 0x028C70
  1900. #define S_028C70_ENDIAN(x) (((x) & 0x3) << 0)
  1901. #define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3)
  1902. #define C_028C70_ENDIAN 0xFFFFFFFC
  1903. #define S_028C70_FORMAT(x) (((x) & 0x3F) << 2)
  1904. #define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F)
  1905. #define C_028C70_FORMAT 0xFFFFFF03
  1906. #define V_028C70_COLOR_INVALID 0x00000000
  1907. #define V_028C70_COLOR_8 0x00000001
  1908. #define V_028C70_COLOR_4_4 0x00000002
  1909. #define V_028C70_COLOR_3_3_2 0x00000003
  1910. #define V_028C70_COLOR_16 0x00000005
  1911. #define V_028C70_COLOR_16_FLOAT 0x00000006
  1912. #define V_028C70_COLOR_8_8 0x00000007
  1913. #define V_028C70_COLOR_5_6_5 0x00000008
  1914. #define V_028C70_COLOR_6_5_5 0x00000009
  1915. #define V_028C70_COLOR_1_5_5_5 0x0000000A
  1916. #define V_028C70_COLOR_4_4_4_4 0x0000000B
  1917. #define V_028C70_COLOR_5_5_5_1 0x0000000C
  1918. #define V_028C70_COLOR_32 0x0000000D
  1919. #define V_028C70_COLOR_32_FLOAT 0x0000000E
  1920. #define V_028C70_COLOR_16_16 0x0000000F
  1921. #define V_028C70_COLOR_16_16_FLOAT 0x00000010
  1922. #define V_028C70_COLOR_8_24 0x00000011
  1923. #define V_028C70_COLOR_8_24_FLOAT 0x00000012
  1924. #define V_028C70_COLOR_24_8 0x00000013
  1925. #define V_028C70_COLOR_24_8_FLOAT 0x00000014
  1926. #define V_028C70_COLOR_10_11_11 0x00000015
  1927. #define V_028C70_COLOR_10_11_11_FLOAT 0x00000016
  1928. #define V_028C70_COLOR_11_11_10 0x00000017
  1929. #define V_028C70_COLOR_11_11_10_FLOAT 0x00000018
  1930. #define V_028C70_COLOR_2_10_10_10 0x00000019
  1931. #define V_028C70_COLOR_8_8_8_8 0x0000001A
  1932. #define V_028C70_COLOR_10_10_10_2 0x0000001B
  1933. #define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C
  1934. #define V_028C70_COLOR_32_32 0x0000001D
  1935. #define V_028C70_COLOR_32_32_FLOAT 0x0000001E
  1936. #define V_028C70_COLOR_16_16_16_16 0x0000001F
  1937. #define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020
  1938. #define V_028C70_COLOR_32_32_32_32 0x00000022
  1939. #define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023
  1940. #define V_028C70_COLOR_32_32_32_FLOAT 0x00000030
  1941. #define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8)
  1942. #define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF)
  1943. #define C_028C70_ARRAY_MODE 0xFFFFF0FF
  1944. #define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000
  1945. #define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001
  1946. #define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002
  1947. #define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004
  1948. #define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12)
  1949. #define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
  1950. #define C_028C70_NUMBER_TYPE 0xFFFF8FFF
  1951. #define V_028C70_NUMBER_UNORM 0x00000000
  1952. #define V_028C70_NUMBER_SNORM 0x00000001
  1953. #define V_028C70_NUMBER_USCALED 0x00000002
  1954. #define V_028C70_NUMBER_SSCALED 0x00000003
  1955. #define V_028C70_NUMBER_UINT 0x00000004
  1956. #define V_028C70_NUMBER_SINT 0x00000005
  1957. #define V_028C70_NUMBER_SRGB 0x00000006
  1958. #define V_028C70_NUMBER_FLOAT 0x00000007
  1959. #define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15)
  1960. #define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3)
  1961. #define C_028C70_COMP_SWAP 0xFFFE7FFF
  1962. #define V_028C70_SWAP_STD 0x00000000
  1963. #define V_028C70_SWAP_ALT 0x00000001
  1964. #define V_028C70_SWAP_STD_REV 0x00000002
  1965. #define V_028C70_SWAP_ALT_REV 0x00000003
  1966. #define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17)
  1967. #define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1)
  1968. #define C_028C70_FAST_CLEAR 0xFFFDFFFF
  1969. #define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18)
  1970. #define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3)
  1971. #define C_028C70_COMPRESSION 0xFFF3FFFF
  1972. #define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19)
  1973. #define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1)
  1974. #define C_028C70_BLEND_CLAMP 0xFFF7FFFF
  1975. #define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20)
  1976. #define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1)
  1977. #define C_028C70_BLEND_BYPASS 0xFFEFFFFF
  1978. #define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21)
  1979. #define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1)
  1980. #define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF
  1981. #define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22)
  1982. #define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1)
  1983. #define C_028C70_ROUND_MODE 0xFFBFFFFF
  1984. #define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23)
  1985. #define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1)
  1986. #define C_028C70_TILE_COMPACT 0xFF7FFFFF
  1987. #define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24)
  1988. #define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3)
  1989. #define C_028C70_SOURCE_FORMAT 0xFCFFFFFF
  1990. #define V_028C70_EXPORT_4C_32BPC 0x0
  1991. #define V_028C70_EXPORT_4C_16BPC 0x1
  1992. #define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */
  1993. #define S_028C70_RAT(x) (((x) & 0x1) << 26)
  1994. #define G_028C70_RAT(x) (((x) >> 26) & 0x1)
  1995. #define C_028C70_RAT 0xFBFFFFFF
  1996. #define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27)
  1997. #define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7)
  1998. #define C_028C70_RESOURCE_TYPE 0xC7FFFFFF
  1999. #define CB_COLOR0_INFO 0x28c70
  2000. # define CB_FORMAT(x) ((x) << 2)
  2001. # define CB_ARRAY_MODE(x) ((x) << 8)
  2002. # define ARRAY_LINEAR_GENERAL 0
  2003. # define ARRAY_LINEAR_ALIGNED 1
  2004. # define ARRAY_1D_TILED_THIN1 2
  2005. # define ARRAY_2D_TILED_THIN1 4
  2006. # define CB_SOURCE_FORMAT(x) ((x) << 24)
  2007. # define CB_SF_EXPORT_FULL 0
  2008. # define CB_SF_EXPORT_NORM 1
  2009. #define R_028C74_CB_COLOR0_ATTRIB 0x028C74
  2010. #define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4)
  2011. #define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1)
  2012. #define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF
  2013. #define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5)
  2014. #define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf)
  2015. #define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10)
  2016. #define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3)
  2017. #define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13)
  2018. #define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3)
  2019. #define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16)
  2020. #define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3)
  2021. #define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
  2022. #define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3)
  2023. #define CB_COLOR0_ATTRIB 0x28c74
  2024. # define CB_TILE_SPLIT(x) (((x) & 0x7) << 5)
  2025. # define ADDR_SURF_TILE_SPLIT_64B 0
  2026. # define ADDR_SURF_TILE_SPLIT_128B 1
  2027. # define ADDR_SURF_TILE_SPLIT_256B 2
  2028. # define ADDR_SURF_TILE_SPLIT_512B 3
  2029. # define ADDR_SURF_TILE_SPLIT_1KB 4
  2030. # define ADDR_SURF_TILE_SPLIT_2KB 5
  2031. # define ADDR_SURF_TILE_SPLIT_4KB 6
  2032. # define CB_NUM_BANKS(x) (((x) & 0x3) << 10)
  2033. # define ADDR_SURF_2_BANK 0
  2034. # define ADDR_SURF_4_BANK 1
  2035. # define ADDR_SURF_8_BANK 2
  2036. # define ADDR_SURF_16_BANK 3
  2037. # define CB_BANK_WIDTH(x) (((x) & 0x3) << 13)
  2038. # define ADDR_SURF_BANK_WIDTH_1 0
  2039. # define ADDR_SURF_BANK_WIDTH_2 1
  2040. # define ADDR_SURF_BANK_WIDTH_4 2
  2041. # define ADDR_SURF_BANK_WIDTH_8 3
  2042. # define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16)
  2043. # define ADDR_SURF_BANK_HEIGHT_1 0
  2044. # define ADDR_SURF_BANK_HEIGHT_2 1
  2045. # define ADDR_SURF_BANK_HEIGHT_4 2
  2046. # define ADDR_SURF_BANK_HEIGHT_8 3
  2047. # define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
  2048. #define CB_COLOR0_DIM 0x28c78
  2049. /* only CB0-7 blocks have these regs */
  2050. #define CB_COLOR0_CMASK 0x28c7c
  2051. #define CB_COLOR0_CMASK_SLICE 0x28c80
  2052. #define CB_COLOR0_FMASK 0x28c84
  2053. #define CB_COLOR0_FMASK_SLICE 0x28c88
  2054. #define CB_COLOR0_CLEAR_WORD0 0x28c8c
  2055. #define CB_COLOR0_CLEAR_WORD1 0x28c90
  2056. #define CB_COLOR0_CLEAR_WORD2 0x28c94
  2057. #define CB_COLOR0_CLEAR_WORD3 0x28c98
  2058. #define CB_COLOR1_BASE 0x28c9c
  2059. #define CB_COLOR2_BASE 0x28cd8
  2060. #define CB_COLOR3_BASE 0x28d14
  2061. #define CB_COLOR4_BASE 0x28d50
  2062. #define CB_COLOR5_BASE 0x28d8c
  2063. #define CB_COLOR6_BASE 0x28dc8
  2064. #define CB_COLOR7_BASE 0x28e04
  2065. #define CB_COLOR8_BASE 0x28e40
  2066. #define CB_COLOR9_BASE 0x28e5c
  2067. #define CB_COLOR10_BASE 0x28e78
  2068. #define CB_COLOR11_BASE 0x28e94
  2069. #define CB_COLOR1_PITCH 0x28ca0
  2070. #define CB_COLOR2_PITCH 0x28cdc
  2071. #define CB_COLOR3_PITCH 0x28d18
  2072. #define CB_COLOR4_PITCH 0x28d54
  2073. #define CB_COLOR5_PITCH 0x28d90
  2074. #define CB_COLOR6_PITCH 0x28dcc
  2075. #define CB_COLOR7_PITCH 0x28e08
  2076. #define CB_COLOR8_PITCH 0x28e44
  2077. #define CB_COLOR9_PITCH 0x28e60
  2078. #define CB_COLOR10_PITCH 0x28e7c
  2079. #define CB_COLOR11_PITCH 0x28e98
  2080. #define CB_COLOR1_SLICE 0x28ca4
  2081. #define CB_COLOR2_SLICE 0x28ce0
  2082. #define CB_COLOR3_SLICE 0x28d1c
  2083. #define CB_COLOR4_SLICE 0x28d58
  2084. #define CB_COLOR5_SLICE 0x28d94
  2085. #define CB_COLOR6_SLICE 0x28dd0
  2086. #define CB_COLOR7_SLICE 0x28e0c
  2087. #define CB_COLOR8_SLICE 0x28e48
  2088. #define CB_COLOR9_SLICE 0x28e64
  2089. #define CB_COLOR10_SLICE 0x28e80
  2090. #define CB_COLOR11_SLICE 0x28e9c
  2091. #define CB_COLOR1_VIEW 0x28ca8
  2092. #define CB_COLOR2_VIEW 0x28ce4
  2093. #define CB_COLOR3_VIEW 0x28d20
  2094. #define CB_COLOR4_VIEW 0x28d5c
  2095. #define CB_COLOR5_VIEW 0x28d98
  2096. #define CB_COLOR6_VIEW 0x28dd4
  2097. #define CB_COLOR7_VIEW 0x28e10
  2098. #define CB_COLOR8_VIEW 0x28e4c
  2099. #define CB_COLOR9_VIEW 0x28e68
  2100. #define CB_COLOR10_VIEW 0x28e84
  2101. #define CB_COLOR11_VIEW 0x28ea0
  2102. #define CB_COLOR1_INFO 0x28cac
  2103. #define CB_COLOR2_INFO 0x28ce8
  2104. #define CB_COLOR3_INFO 0x28d24
  2105. #define CB_COLOR4_INFO 0x28d60
  2106. #define CB_COLOR5_INFO 0x28d9c
  2107. #define CB_COLOR6_INFO 0x28dd8
  2108. #define CB_COLOR7_INFO 0x28e14
  2109. #define CB_COLOR8_INFO 0x28e50
  2110. #define CB_COLOR9_INFO 0x28e6c
  2111. #define CB_COLOR10_INFO 0x28e88
  2112. #define CB_COLOR11_INFO 0x28ea4
  2113. #define CB_COLOR1_ATTRIB 0x28cb0
  2114. #define CB_COLOR2_ATTRIB 0x28cec
  2115. #define CB_COLOR3_ATTRIB 0x28d28
  2116. #define CB_COLOR4_ATTRIB 0x28d64
  2117. #define CB_COLOR5_ATTRIB 0x28da0
  2118. #define CB_COLOR6_ATTRIB 0x28ddc
  2119. #define CB_COLOR7_ATTRIB 0x28e18
  2120. #define CB_COLOR8_ATTRIB 0x28e54
  2121. #define CB_COLOR9_ATTRIB 0x28e70
  2122. #define CB_COLOR10_ATTRIB 0x28e8c
  2123. #define CB_COLOR11_ATTRIB 0x28ea8
  2124. #define CB_COLOR1_DIM 0x28cb4
  2125. #define CB_COLOR2_DIM 0x28cf0
  2126. #define CB_COLOR3_DIM 0x28d2c
  2127. #define CB_COLOR4_DIM 0x28d68
  2128. #define CB_COLOR5_DIM 0x28da4
  2129. #define CB_COLOR6_DIM 0x28de0
  2130. #define CB_COLOR7_DIM 0x28e1c
  2131. #define CB_COLOR8_DIM 0x28e58
  2132. #define CB_COLOR9_DIM 0x28e74
  2133. #define CB_COLOR10_DIM 0x28e90
  2134. #define CB_COLOR11_DIM 0x28eac
  2135. #define CB_COLOR1_CMASK 0x28cb8
  2136. #define CB_COLOR2_CMASK 0x28cf4
  2137. #define CB_COLOR3_CMASK 0x28d30
  2138. #define CB_COLOR4_CMASK 0x28d6c
  2139. #define CB_COLOR5_CMASK 0x28da8
  2140. #define CB_COLOR6_CMASK 0x28de4
  2141. #define CB_COLOR7_CMASK 0x28e20
  2142. #define CB_COLOR1_CMASK_SLICE 0x28cbc
  2143. #define CB_COLOR2_CMASK_SLICE 0x28cf8
  2144. #define CB_COLOR3_CMASK_SLICE 0x28d34
  2145. #define CB_COLOR4_CMASK_SLICE 0x28d70
  2146. #define CB_COLOR5_CMASK_SLICE 0x28dac
  2147. #define CB_COLOR6_CMASK_SLICE 0x28de8
  2148. #define CB_COLOR7_CMASK_SLICE 0x28e24
  2149. #define CB_COLOR1_FMASK 0x28cc0
  2150. #define CB_COLOR2_FMASK 0x28cfc
  2151. #define CB_COLOR3_FMASK 0x28d38
  2152. #define CB_COLOR4_FMASK 0x28d74
  2153. #define CB_COLOR5_FMASK 0x28db0
  2154. #define CB_COLOR6_FMASK 0x28dec
  2155. #define CB_COLOR7_FMASK 0x28e28
  2156. #define CB_COLOR1_FMASK_SLICE 0x28cc4
  2157. #define CB_COLOR2_FMASK_SLICE 0x28d00
  2158. #define CB_COLOR3_FMASK_SLICE 0x28d3c
  2159. #define CB_COLOR4_FMASK_SLICE 0x28d78
  2160. #define CB_COLOR5_FMASK_SLICE 0x28db4
  2161. #define CB_COLOR6_FMASK_SLICE 0x28df0
  2162. #define CB_COLOR7_FMASK_SLICE 0x28e2c
  2163. #define CB_COLOR1_CLEAR_WORD0 0x28cc8
  2164. #define CB_COLOR2_CLEAR_WORD0 0x28d04
  2165. #define CB_COLOR3_CLEAR_WORD0 0x28d40
  2166. #define CB_COLOR4_CLEAR_WORD0 0x28d7c
  2167. #define CB_COLOR5_CLEAR_WORD0 0x28db8
  2168. #define CB_COLOR6_CLEAR_WORD0 0x28df4
  2169. #define CB_COLOR7_CLEAR_WORD0 0x28e30
  2170. #define CB_COLOR1_CLEAR_WORD1 0x28ccc
  2171. #define CB_COLOR2_CLEAR_WORD1 0x28d08
  2172. #define CB_COLOR3_CLEAR_WORD1 0x28d44
  2173. #define CB_COLOR4_CLEAR_WORD1 0x28d80
  2174. #define CB_COLOR5_CLEAR_WORD1 0x28dbc
  2175. #define CB_COLOR6_CLEAR_WORD1 0x28df8
  2176. #define CB_COLOR7_CLEAR_WORD1 0x28e34
  2177. #define CB_COLOR1_CLEAR_WORD2 0x28cd0
  2178. #define CB_COLOR2_CLEAR_WORD2 0x28d0c
  2179. #define CB_COLOR3_CLEAR_WORD2 0x28d48
  2180. #define CB_COLOR4_CLEAR_WORD2 0x28d84
  2181. #define CB_COLOR5_CLEAR_WORD2 0x28dc0
  2182. #define CB_COLOR6_CLEAR_WORD2 0x28dfc
  2183. #define CB_COLOR7_CLEAR_WORD2 0x28e38
  2184. #define CB_COLOR1_CLEAR_WORD3 0x28cd4
  2185. #define CB_COLOR2_CLEAR_WORD3 0x28d10
  2186. #define CB_COLOR3_CLEAR_WORD3 0x28d4c
  2187. #define CB_COLOR4_CLEAR_WORD3 0x28d88
  2188. #define CB_COLOR5_CLEAR_WORD3 0x28dc4
  2189. #define CB_COLOR6_CLEAR_WORD3 0x28e00
  2190. #define CB_COLOR7_CLEAR_WORD3 0x28e3c
  2191. #define SQ_TEX_RESOURCE_WORD0_0 0x30000
  2192. # define TEX_DIM(x) ((x) << 0)
  2193. # define SQ_TEX_DIM_1D 0
  2194. # define SQ_TEX_DIM_2D 1
  2195. # define SQ_TEX_DIM_3D 2
  2196. # define SQ_TEX_DIM_CUBEMAP 3
  2197. # define SQ_TEX_DIM_1D_ARRAY 4
  2198. # define SQ_TEX_DIM_2D_ARRAY 5
  2199. # define SQ_TEX_DIM_2D_MSAA 6
  2200. # define SQ_TEX_DIM_2D_ARRAY_MSAA 7
  2201. #define SQ_TEX_RESOURCE_WORD1_0 0x30004
  2202. # define TEX_ARRAY_MODE(x) ((x) << 28)
  2203. #define SQ_TEX_RESOURCE_WORD2_0 0x30008
  2204. #define SQ_TEX_RESOURCE_WORD3_0 0x3000C
  2205. #define SQ_TEX_RESOURCE_WORD4_0 0x30010
  2206. # define TEX_DST_SEL_X(x) ((x) << 16)
  2207. # define TEX_DST_SEL_Y(x) ((x) << 19)
  2208. # define TEX_DST_SEL_Z(x) ((x) << 22)
  2209. # define TEX_DST_SEL_W(x) ((x) << 25)
  2210. # define SQ_SEL_X 0
  2211. # define SQ_SEL_Y 1
  2212. # define SQ_SEL_Z 2
  2213. # define SQ_SEL_W 3
  2214. # define SQ_SEL_0 4
  2215. # define SQ_SEL_1 5
  2216. #define SQ_TEX_RESOURCE_WORD5_0 0x30014
  2217. #define SQ_TEX_RESOURCE_WORD6_0 0x30018
  2218. # define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29)
  2219. #define SQ_TEX_RESOURCE_WORD7_0 0x3001c
  2220. # define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
  2221. # define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8)
  2222. # define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10)
  2223. # define TEX_NUM_BANKS(x) (((x) & 0x3) << 16)
  2224. #define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000
  2225. #define S_030000_DIM(x) (((x) & 0x7) << 0)
  2226. #define G_030000_DIM(x) (((x) >> 0) & 0x7)
  2227. #define C_030000_DIM 0xFFFFFFF8
  2228. #define V_030000_SQ_TEX_DIM_1D 0x00000000
  2229. #define V_030000_SQ_TEX_DIM_2D 0x00000001
  2230. #define V_030000_SQ_TEX_DIM_3D 0x00000002
  2231. #define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003
  2232. #define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004
  2233. #define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005
  2234. #define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006
  2235. #define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
  2236. #define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5)
  2237. #define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1)
  2238. #define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF
  2239. #define S_030000_PITCH(x) (((x) & 0xFFF) << 6)
  2240. #define G_030000_PITCH(x) (((x) >> 6) & 0xFFF)
  2241. #define C_030000_PITCH 0xFFFC003F
  2242. #define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18)
  2243. #define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF)
  2244. #define C_030000_TEX_WIDTH 0x0003FFFF
  2245. #define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004
  2246. #define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0)
  2247. #define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF)
  2248. #define C_030004_TEX_HEIGHT 0xFFFFC000
  2249. #define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14)
  2250. #define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF)
  2251. #define C_030004_TEX_DEPTH 0xF8003FFF
  2252. #define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28)
  2253. #define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF)
  2254. #define C_030004_ARRAY_MODE 0x0FFFFFFF
  2255. #define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008
  2256. #define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
  2257. #define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
  2258. #define C_030008_BASE_ADDRESS 0x00000000
  2259. #define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C
  2260. #define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
  2261. #define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
  2262. #define C_03000C_MIP_ADDRESS 0x00000000
  2263. #define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010
  2264. #define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
  2265. #define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
  2266. #define C_030010_FORMAT_COMP_X 0xFFFFFFFC
  2267. #define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000
  2268. #define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001
  2269. #define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002
  2270. #define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
  2271. #define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
  2272. #define C_030010_FORMAT_COMP_Y 0xFFFFFFF3
  2273. #define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
  2274. #define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
  2275. #define C_030010_FORMAT_COMP_Z 0xFFFFFFCF
  2276. #define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
  2277. #define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
  2278. #define C_030010_FORMAT_COMP_W 0xFFFFFF3F
  2279. #define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
  2280. #define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
  2281. #define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF
  2282. #define V_030010_SQ_NUM_FORMAT_NORM 0x00000000
  2283. #define V_030010_SQ_NUM_FORMAT_INT 0x00000001
  2284. #define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002
  2285. #define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
  2286. #define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
  2287. #define C_030010_SRF_MODE_ALL 0xFFFFFBFF
  2288. #define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000
  2289. #define V_030010_SRF_MODE_NO_ZERO 0x00000001
  2290. #define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
  2291. #define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
  2292. #define C_030010_FORCE_DEGAMMA 0xFFFFF7FF
  2293. #define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
  2294. #define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
  2295. #define C_030010_ENDIAN_SWAP 0xFFFFCFFF
  2296. #define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16)
  2297. #define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7)
  2298. #define C_030010_DST_SEL_X 0xFFF8FFFF
  2299. #define V_030010_SQ_SEL_X 0x00000000
  2300. #define V_030010_SQ_SEL_Y 0x00000001
  2301. #define V_030010_SQ_SEL_Z 0x00000002
  2302. #define V_030010_SQ_SEL_W 0x00000003
  2303. #define V_030010_SQ_SEL_0 0x00000004
  2304. #define V_030010_SQ_SEL_1 0x00000005
  2305. #define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19)
  2306. #define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
  2307. #define C_030010_DST_SEL_Y 0xFFC7FFFF
  2308. #define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22)
  2309. #define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
  2310. #define C_030010_DST_SEL_Z 0xFE3FFFFF
  2311. #define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25)
  2312. #define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7)
  2313. #define C_030010_DST_SEL_W 0xF1FFFFFF
  2314. #define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28)
  2315. #define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
  2316. #define C_030010_BASE_LEVEL 0x0FFFFFFF
  2317. #define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014
  2318. #define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0)
  2319. #define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
  2320. #define C_030014_LAST_LEVEL 0xFFFFFFF0
  2321. #define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
  2322. #define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
  2323. #define C_030014_BASE_ARRAY 0xFFFE000F
  2324. #define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
  2325. #define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
  2326. #define C_030014_LAST_ARRAY 0xC001FFFF
  2327. #define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018
  2328. #define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0)
  2329. #define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7)
  2330. #define C_030018_MAX_ANISO 0xFFFFFFF8
  2331. #define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3)
  2332. #define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7)
  2333. #define C_030018_PERF_MODULATION 0xFFFFFFC7
  2334. #define S_030018_INTERLACED(x) (((x) & 0x1) << 6)
  2335. #define G_030018_INTERLACED(x) (((x) >> 6) & 0x1)
  2336. #define C_030018_INTERLACED 0xFFFFFFBF
  2337. #define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29)
  2338. #define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7)
  2339. #define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C
  2340. #define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
  2341. #define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3)
  2342. #define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8)
  2343. #define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3)
  2344. #define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10)
  2345. #define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3)
  2346. #define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16)
  2347. #define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3)
  2348. #define S_03001C_TYPE(x) (((x) & 0x3) << 30)
  2349. #define G_03001C_TYPE(x) (((x) >> 30) & 0x3)
  2350. #define C_03001C_TYPE 0x3FFFFFFF
  2351. #define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000
  2352. #define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001
  2353. #define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002
  2354. #define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003
  2355. #define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0)
  2356. #define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F)
  2357. #define C_03001C_DATA_FORMAT 0xFFFFFFC0
  2358. #define SQ_VTX_CONSTANT_WORD0_0 0x30000
  2359. #define SQ_VTX_CONSTANT_WORD1_0 0x30004
  2360. #define SQ_VTX_CONSTANT_WORD2_0 0x30008
  2361. # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
  2362. # define SQ_VTXC_STRIDE(x) ((x) << 8)
  2363. # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
  2364. # define SQ_ENDIAN_NONE 0
  2365. # define SQ_ENDIAN_8IN16 1
  2366. # define SQ_ENDIAN_8IN32 2
  2367. #define SQ_VTX_CONSTANT_WORD3_0 0x3000C
  2368. # define SQ_VTCX_SEL_X(x) ((x) << 3)
  2369. # define SQ_VTCX_SEL_Y(x) ((x) << 6)
  2370. # define SQ_VTCX_SEL_Z(x) ((x) << 9)
  2371. # define SQ_VTCX_SEL_W(x) ((x) << 12)
  2372. #define SQ_VTX_CONSTANT_WORD4_0 0x30010
  2373. #define SQ_VTX_CONSTANT_WORD5_0 0x30014
  2374. #define SQ_VTX_CONSTANT_WORD6_0 0x30018
  2375. #define SQ_VTX_CONSTANT_WORD7_0 0x3001c
  2376. #define TD_PS_BORDER_COLOR_INDEX 0xA400
  2377. #define TD_PS_BORDER_COLOR_RED 0xA404
  2378. #define TD_PS_BORDER_COLOR_GREEN 0xA408
  2379. #define TD_PS_BORDER_COLOR_BLUE 0xA40C
  2380. #define TD_PS_BORDER_COLOR_ALPHA 0xA410
  2381. #define TD_VS_BORDER_COLOR_INDEX 0xA414
  2382. #define TD_VS_BORDER_COLOR_RED 0xA418
  2383. #define TD_VS_BORDER_COLOR_GREEN 0xA41C
  2384. #define TD_VS_BORDER_COLOR_BLUE 0xA420
  2385. #define TD_VS_BORDER_COLOR_ALPHA 0xA424
  2386. #define TD_GS_BORDER_COLOR_INDEX 0xA428
  2387. #define TD_GS_BORDER_COLOR_RED 0xA42C
  2388. #define TD_GS_BORDER_COLOR_GREEN 0xA430
  2389. #define TD_GS_BORDER_COLOR_BLUE 0xA434
  2390. #define TD_GS_BORDER_COLOR_ALPHA 0xA438
  2391. #define TD_HS_BORDER_COLOR_INDEX 0xA43C
  2392. #define TD_HS_BORDER_COLOR_RED 0xA440
  2393. #define TD_HS_BORDER_COLOR_GREEN 0xA444
  2394. #define TD_HS_BORDER_COLOR_BLUE 0xA448
  2395. #define TD_HS_BORDER_COLOR_ALPHA 0xA44C
  2396. #define TD_LS_BORDER_COLOR_INDEX 0xA450
  2397. #define TD_LS_BORDER_COLOR_RED 0xA454
  2398. #define TD_LS_BORDER_COLOR_GREEN 0xA458
  2399. #define TD_LS_BORDER_COLOR_BLUE 0xA45C
  2400. #define TD_LS_BORDER_COLOR_ALPHA 0xA460
  2401. #define TD_CS_BORDER_COLOR_INDEX 0xA464
  2402. #define TD_CS_BORDER_COLOR_RED 0xA468
  2403. #define TD_CS_BORDER_COLOR_GREEN 0xA46C
  2404. #define TD_CS_BORDER_COLOR_BLUE 0xA470
  2405. #define TD_CS_BORDER_COLOR_ALPHA 0xA474
  2406. /* cayman 3D regs */
  2407. #define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4
  2408. #define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48
  2409. #define CAYMAN_DB_EQAA 0x28804
  2410. #define CAYMAN_DB_DEPTH_INFO 0x2803C
  2411. #define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
  2412. #define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
  2413. #define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
  2414. #define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358
  2415. /* cayman packet3 addition */
  2416. #define CAYMAN_PACKET3_DEALLOC_STATE 0x14
  2417. /* DMA regs common on r6xx/r7xx/evergreen/ni */
  2418. #define DMA_RB_CNTL 0xd000
  2419. # define DMA_RB_ENABLE (1 << 0)
  2420. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  2421. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  2422. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  2423. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  2424. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  2425. #define DMA_STATUS_REG 0xd034
  2426. # define DMA_IDLE (1 << 0)
  2427. #endif