r300_reg.h 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789
  1. /*
  2. * Copyright 2005 Nicolai Haehnle et al.
  3. * Copyright 2008 Advanced Micro Devices, Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Nicolai Haehnle
  25. * Jerome Glisse
  26. */
  27. #ifndef _R300_REG_H_
  28. #define _R300_REG_H_
  29. #define R300_SURF_TILE_MACRO (1<<16)
  30. #define R300_SURF_TILE_MICRO (2<<16)
  31. #define R300_SURF_TILE_BOTH (3<<16)
  32. #define R300_MC_INIT_MISC_LAT_TIMER 0x180
  33. # define R300_MC_MISC__MC_CPR_INIT_LAT_SHIFT 0
  34. # define R300_MC_MISC__MC_VF_INIT_LAT_SHIFT 4
  35. # define R300_MC_MISC__MC_DISP0R_INIT_LAT_SHIFT 8
  36. # define R300_MC_MISC__MC_DISP1R_INIT_LAT_SHIFT 12
  37. # define R300_MC_MISC__MC_FIXED_INIT_LAT_SHIFT 16
  38. # define R300_MC_MISC__MC_E2R_INIT_LAT_SHIFT 20
  39. # define R300_MC_MISC__MC_SAME_PAGE_PRIO_SHIFT 24
  40. # define R300_MC_MISC__MC_GLOBW_INIT_LAT_SHIFT 28
  41. #define R300_MC_INIT_GFX_LAT_TIMER 0x154
  42. # define R300_MC_MISC__MC_G3D0R_INIT_LAT_SHIFT 0
  43. # define R300_MC_MISC__MC_G3D1R_INIT_LAT_SHIFT 4
  44. # define R300_MC_MISC__MC_G3D2R_INIT_LAT_SHIFT 8
  45. # define R300_MC_MISC__MC_G3D3R_INIT_LAT_SHIFT 12
  46. # define R300_MC_MISC__MC_TX0R_INIT_LAT_SHIFT 16
  47. # define R300_MC_MISC__MC_TX1R_INIT_LAT_SHIFT 20
  48. # define R300_MC_MISC__MC_GLOBR_INIT_LAT_SHIFT 24
  49. # define R300_MC_MISC__MC_GLOBW_FULL_LAT_SHIFT 28
  50. /*
  51. * This file contains registers and constants for the R300. They have been
  52. * found mostly by examining command buffers captured using glxtest, as well
  53. * as by extrapolating some known registers and constants from the R200.
  54. * I am fairly certain that they are correct unless stated otherwise
  55. * in comments.
  56. */
  57. #define R300_SE_VPORT_XSCALE 0x1D98
  58. #define R300_SE_VPORT_XOFFSET 0x1D9C
  59. #define R300_SE_VPORT_YSCALE 0x1DA0
  60. #define R300_SE_VPORT_YOFFSET 0x1DA4
  61. #define R300_SE_VPORT_ZSCALE 0x1DA8
  62. #define R300_SE_VPORT_ZOFFSET 0x1DAC
  63. /*
  64. * Vertex Array Processing (VAP) Control
  65. * Stolen from r200 code from Christoph Brill (It's a guess!)
  66. */
  67. #define R300_VAP_CNTL 0x2080
  68. /* This register is written directly and also starts data section
  69. * in many 3d CP_PACKET3's
  70. */
  71. #define R300_VAP_VF_CNTL 0x2084
  72. # define R300_VAP_VF_CNTL__PRIM_TYPE__SHIFT 0
  73. # define R300_VAP_VF_CNTL__PRIM_NONE (0<<0)
  74. # define R300_VAP_VF_CNTL__PRIM_POINTS (1<<0)
  75. # define R300_VAP_VF_CNTL__PRIM_LINES (2<<0)
  76. # define R300_VAP_VF_CNTL__PRIM_LINE_STRIP (3<<0)
  77. # define R300_VAP_VF_CNTL__PRIM_TRIANGLES (4<<0)
  78. # define R300_VAP_VF_CNTL__PRIM_TRIANGLE_FAN (5<<0)
  79. # define R300_VAP_VF_CNTL__PRIM_TRIANGLE_STRIP (6<<0)
  80. # define R300_VAP_VF_CNTL__PRIM_LINE_LOOP (12<<0)
  81. # define R300_VAP_VF_CNTL__PRIM_QUADS (13<<0)
  82. # define R300_VAP_VF_CNTL__PRIM_QUAD_STRIP (14<<0)
  83. # define R300_VAP_VF_CNTL__PRIM_POLYGON (15<<0)
  84. # define R300_VAP_VF_CNTL__PRIM_WALK__SHIFT 4
  85. /* State based - direct writes to registers trigger vertex
  86. generation */
  87. # define R300_VAP_VF_CNTL__PRIM_WALK_STATE_BASED (0<<4)
  88. # define R300_VAP_VF_CNTL__PRIM_WALK_INDICES (1<<4)
  89. # define R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_LIST (2<<4)
  90. # define R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_EMBEDDED (3<<4)
  91. /* I don't think I saw these three used.. */
  92. # define R300_VAP_VF_CNTL__COLOR_ORDER__SHIFT 6
  93. # define R300_VAP_VF_CNTL__TCL_OUTPUT_CTL_ENA__SHIFT 9
  94. # define R300_VAP_VF_CNTL__PROG_STREAM_ENA__SHIFT 10
  95. /* index size - when not set the indices are assumed to be 16 bit */
  96. # define R300_VAP_VF_CNTL__INDEX_SIZE_32bit (1<<11)
  97. /* number of vertices */
  98. # define R300_VAP_VF_CNTL__NUM_VERTICES__SHIFT 16
  99. /* BEGIN: Wild guesses */
  100. #define R300_VAP_OUTPUT_VTX_FMT_0 0x2090
  101. # define R300_VAP_OUTPUT_VTX_FMT_0__POS_PRESENT (1<<0)
  102. # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_PRESENT (1<<1)
  103. # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_1_PRESENT (1<<2) /* GUESS */
  104. # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_2_PRESENT (1<<3) /* GUESS */
  105. # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_3_PRESENT (1<<4) /* GUESS */
  106. # define R300_VAP_OUTPUT_VTX_FMT_0__PT_SIZE_PRESENT (1<<16) /* GUESS */
  107. #define R300_VAP_OUTPUT_VTX_FMT_1 0x2094
  108. /* each of the following is 3 bits wide, specifies number
  109. of components */
  110. # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT 0
  111. # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT 3
  112. # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT 6
  113. # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT 9
  114. # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT 12
  115. # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT 15
  116. # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT 18
  117. # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT 21
  118. /* END: Wild guesses */
  119. #define R300_SE_VTE_CNTL 0x20b0
  120. # define R300_VPORT_X_SCALE_ENA 0x00000001
  121. # define R300_VPORT_X_OFFSET_ENA 0x00000002
  122. # define R300_VPORT_Y_SCALE_ENA 0x00000004
  123. # define R300_VPORT_Y_OFFSET_ENA 0x00000008
  124. # define R300_VPORT_Z_SCALE_ENA 0x00000010
  125. # define R300_VPORT_Z_OFFSET_ENA 0x00000020
  126. # define R300_VTX_XY_FMT 0x00000100
  127. # define R300_VTX_Z_FMT 0x00000200
  128. # define R300_VTX_W0_FMT 0x00000400
  129. # define R300_VTX_W0_NORMALIZE 0x00000800
  130. # define R300_VTX_ST_DENORMALIZED 0x00001000
  131. /* BEGIN: Vertex data assembly - lots of uncertainties */
  132. /* gap */
  133. #define R300_VAP_CNTL_STATUS 0x2140
  134. # define R300_VC_NO_SWAP (0 << 0)
  135. # define R300_VC_16BIT_SWAP (1 << 0)
  136. # define R300_VC_32BIT_SWAP (2 << 0)
  137. # define R300_VAP_TCL_BYPASS (1 << 8)
  138. /* gap */
  139. /* Where do we get our vertex data?
  140. *
  141. * Vertex data either comes either from immediate mode registers or from
  142. * vertex arrays.
  143. * There appears to be no mixed mode (though we can force the pitch of
  144. * vertex arrays to 0, effectively reusing the same element over and over
  145. * again).
  146. *
  147. * Immediate mode is controlled by the INPUT_CNTL registers. I am not sure
  148. * if these registers influence vertex array processing.
  149. *
  150. * Vertex arrays are controlled via the 3D_LOAD_VBPNTR packet3.
  151. *
  152. * In both cases, vertex attributes are then passed through INPUT_ROUTE.
  153. *
  154. * Beginning with INPUT_ROUTE_0_0 is a list of WORDs that route vertex data
  155. * into the vertex processor's input registers.
  156. * The first word routes the first input, the second word the second, etc.
  157. * The corresponding input is routed into the register with the given index.
  158. * The list is ended by a word with INPUT_ROUTE_END set.
  159. *
  160. * Always set COMPONENTS_4 in immediate mode.
  161. */
  162. #define R300_VAP_INPUT_ROUTE_0_0 0x2150
  163. # define R300_INPUT_ROUTE_COMPONENTS_1 (0 << 0)
  164. # define R300_INPUT_ROUTE_COMPONENTS_2 (1 << 0)
  165. # define R300_INPUT_ROUTE_COMPONENTS_3 (2 << 0)
  166. # define R300_INPUT_ROUTE_COMPONENTS_4 (3 << 0)
  167. # define R300_INPUT_ROUTE_COMPONENTS_RGBA (4 << 0) /* GUESS */
  168. # define R300_VAP_INPUT_ROUTE_IDX_SHIFT 8
  169. # define R300_VAP_INPUT_ROUTE_IDX_MASK (31 << 8) /* GUESS */
  170. # define R300_VAP_INPUT_ROUTE_END (1 << 13)
  171. # define R300_INPUT_ROUTE_IMMEDIATE_MODE (0 << 14) /* GUESS */
  172. # define R300_INPUT_ROUTE_FLOAT (1 << 14) /* GUESS */
  173. # define R300_INPUT_ROUTE_UNSIGNED_BYTE (2 << 14) /* GUESS */
  174. # define R300_INPUT_ROUTE_FLOAT_COLOR (3 << 14) /* GUESS */
  175. #define R300_VAP_INPUT_ROUTE_0_1 0x2154
  176. #define R300_VAP_INPUT_ROUTE_0_2 0x2158
  177. #define R300_VAP_INPUT_ROUTE_0_3 0x215C
  178. #define R300_VAP_INPUT_ROUTE_0_4 0x2160
  179. #define R300_VAP_INPUT_ROUTE_0_5 0x2164
  180. #define R300_VAP_INPUT_ROUTE_0_6 0x2168
  181. #define R300_VAP_INPUT_ROUTE_0_7 0x216C
  182. /* gap */
  183. /* Notes:
  184. * - always set up to produce at least two attributes:
  185. * if vertex program uses only position, fglrx will set normal, too
  186. * - INPUT_CNTL_0_COLOR and INPUT_CNTL_COLOR bits are always equal.
  187. */
  188. #define R300_VAP_INPUT_CNTL_0 0x2180
  189. # define R300_INPUT_CNTL_0_COLOR 0x00000001
  190. #define R300_VAP_INPUT_CNTL_1 0x2184
  191. # define R300_INPUT_CNTL_POS 0x00000001
  192. # define R300_INPUT_CNTL_NORMAL 0x00000002
  193. # define R300_INPUT_CNTL_COLOR 0x00000004
  194. # define R300_INPUT_CNTL_TC0 0x00000400
  195. # define R300_INPUT_CNTL_TC1 0x00000800
  196. # define R300_INPUT_CNTL_TC2 0x00001000 /* GUESS */
  197. # define R300_INPUT_CNTL_TC3 0x00002000 /* GUESS */
  198. # define R300_INPUT_CNTL_TC4 0x00004000 /* GUESS */
  199. # define R300_INPUT_CNTL_TC5 0x00008000 /* GUESS */
  200. # define R300_INPUT_CNTL_TC6 0x00010000 /* GUESS */
  201. # define R300_INPUT_CNTL_TC7 0x00020000 /* GUESS */
  202. /* gap */
  203. /* Words parallel to INPUT_ROUTE_0; All words that are active in INPUT_ROUTE_0
  204. * are set to a swizzling bit pattern, other words are 0.
  205. *
  206. * In immediate mode, the pattern is always set to xyzw. In vertex array
  207. * mode, the swizzling pattern is e.g. used to set zw components in texture
  208. * coordinates with only tweo components.
  209. */
  210. #define R300_VAP_INPUT_ROUTE_1_0 0x21E0
  211. # define R300_INPUT_ROUTE_SELECT_X 0
  212. # define R300_INPUT_ROUTE_SELECT_Y 1
  213. # define R300_INPUT_ROUTE_SELECT_Z 2
  214. # define R300_INPUT_ROUTE_SELECT_W 3
  215. # define R300_INPUT_ROUTE_SELECT_ZERO 4
  216. # define R300_INPUT_ROUTE_SELECT_ONE 5
  217. # define R300_INPUT_ROUTE_SELECT_MASK 7
  218. # define R300_INPUT_ROUTE_X_SHIFT 0
  219. # define R300_INPUT_ROUTE_Y_SHIFT 3
  220. # define R300_INPUT_ROUTE_Z_SHIFT 6
  221. # define R300_INPUT_ROUTE_W_SHIFT 9
  222. # define R300_INPUT_ROUTE_ENABLE (15 << 12)
  223. #define R300_VAP_INPUT_ROUTE_1_1 0x21E4
  224. #define R300_VAP_INPUT_ROUTE_1_2 0x21E8
  225. #define R300_VAP_INPUT_ROUTE_1_3 0x21EC
  226. #define R300_VAP_INPUT_ROUTE_1_4 0x21F0
  227. #define R300_VAP_INPUT_ROUTE_1_5 0x21F4
  228. #define R300_VAP_INPUT_ROUTE_1_6 0x21F8
  229. #define R300_VAP_INPUT_ROUTE_1_7 0x21FC
  230. /* END: Vertex data assembly */
  231. /* gap */
  232. /* BEGIN: Upload vertex program and data */
  233. /*
  234. * The programmable vertex shader unit has a memory bank of unknown size
  235. * that can be written to in 16 byte units by writing the address into
  236. * UPLOAD_ADDRESS, followed by data in UPLOAD_DATA (multiples of 4 DWORDs).
  237. *
  238. * Pointers into the memory bank are always in multiples of 16 bytes.
  239. *
  240. * The memory bank is divided into areas with fixed meaning.
  241. *
  242. * Starting at address UPLOAD_PROGRAM: Vertex program instructions.
  243. * Native limits reported by drivers from ATI suggest size 256 (i.e. 4KB),
  244. * whereas the difference between known addresses suggests size 512.
  245. *
  246. * Starting at address UPLOAD_PARAMETERS: Vertex program parameters.
  247. * Native reported limits and the VPI layout suggest size 256, whereas
  248. * difference between known addresses suggests size 512.
  249. *
  250. * At address UPLOAD_POINTSIZE is a vector (0, 0, ps, 0), where ps is the
  251. * floating point pointsize. The exact purpose of this state is uncertain,
  252. * as there is also the R300_RE_POINTSIZE register.
  253. *
  254. * Multiple vertex programs and parameter sets can be loaded at once,
  255. * which could explain the size discrepancy.
  256. */
  257. #define R300_VAP_PVS_UPLOAD_ADDRESS 0x2200
  258. # define R300_PVS_UPLOAD_PROGRAM 0x00000000
  259. # define R300_PVS_UPLOAD_PARAMETERS 0x00000200
  260. # define R300_PVS_UPLOAD_POINTSIZE 0x00000406
  261. /* gap */
  262. #define R300_VAP_PVS_UPLOAD_DATA 0x2208
  263. /* END: Upload vertex program and data */
  264. /* gap */
  265. /* I do not know the purpose of this register. However, I do know that
  266. * it is set to 221C_CLEAR for clear operations and to 221C_NORMAL
  267. * for normal rendering.
  268. */
  269. #define R300_VAP_UNKNOWN_221C 0x221C
  270. # define R300_221C_NORMAL 0x00000000
  271. # define R300_221C_CLEAR 0x0001C000
  272. /* These seem to be per-pixel and per-vertex X and Y clipping planes. The first
  273. * plane is per-pixel and the second plane is per-vertex.
  274. *
  275. * This was determined by experimentation alone but I believe it is correct.
  276. *
  277. * These registers are called X_QUAD0_1_FL to X_QUAD0_4_FL by glxtest.
  278. */
  279. #define R300_VAP_CLIP_X_0 0x2220
  280. #define R300_VAP_CLIP_X_1 0x2224
  281. #define R300_VAP_CLIP_Y_0 0x2228
  282. #define R300_VAP_CLIP_Y_1 0x2230
  283. /* gap */
  284. /* Sometimes, END_OF_PKT and 0x2284=0 are the only commands sent between
  285. * rendering commands and overwriting vertex program parameters.
  286. * Therefore, I suspect writing zero to 0x2284 synchronizes the engine and
  287. * avoids bugs caused by still running shaders reading bad data from memory.
  288. */
  289. #define R300_VAP_PVS_STATE_FLUSH_REG 0x2284
  290. /* Absolutely no clue what this register is about. */
  291. #define R300_VAP_UNKNOWN_2288 0x2288
  292. # define R300_2288_R300 0x00750000 /* -- nh */
  293. # define R300_2288_RV350 0x0000FFFF /* -- Vladimir */
  294. /* gap */
  295. /* Addresses are relative to the vertex program instruction area of the
  296. * memory bank. PROGRAM_END points to the last instruction of the active
  297. * program
  298. *
  299. * The meaning of the two UNKNOWN fields is obviously not known. However,
  300. * experiments so far have shown that both *must* point to an instruction
  301. * inside the vertex program, otherwise the GPU locks up.
  302. *
  303. * fglrx usually sets CNTL_3_UNKNOWN to the end of the program and
  304. * R300_PVS_CNTL_1_POS_END_SHIFT points to instruction where last write to
  305. * position takes place.
  306. *
  307. * Most likely this is used to ignore rest of the program in cases
  308. * where group of verts arent visible. For some reason this "section"
  309. * is sometimes accepted other instruction that have no relationship with
  310. * position calculations.
  311. */
  312. #define R300_VAP_PVS_CNTL_1 0x22D0
  313. # define R300_PVS_CNTL_1_PROGRAM_START_SHIFT 0
  314. # define R300_PVS_CNTL_1_POS_END_SHIFT 10
  315. # define R300_PVS_CNTL_1_PROGRAM_END_SHIFT 20
  316. /* Addresses are relative the the vertex program parameters area. */
  317. #define R300_VAP_PVS_CNTL_2 0x22D4
  318. # define R300_PVS_CNTL_2_PARAM_OFFSET_SHIFT 0
  319. # define R300_PVS_CNTL_2_PARAM_COUNT_SHIFT 16
  320. #define R300_VAP_PVS_CNTL_3 0x22D8
  321. # define R300_PVS_CNTL_3_PROGRAM_UNKNOWN_SHIFT 10
  322. # define R300_PVS_CNTL_3_PROGRAM_UNKNOWN2_SHIFT 0
  323. /* The entire range from 0x2300 to 0x2AC inclusive seems to be used for
  324. * immediate vertices
  325. */
  326. #define R300_VAP_VTX_COLOR_R 0x2464
  327. #define R300_VAP_VTX_COLOR_G 0x2468
  328. #define R300_VAP_VTX_COLOR_B 0x246C
  329. #define R300_VAP_VTX_POS_0_X_1 0x2490 /* used for glVertex2*() */
  330. #define R300_VAP_VTX_POS_0_Y_1 0x2494
  331. #define R300_VAP_VTX_COLOR_PKD 0x249C /* RGBA */
  332. #define R300_VAP_VTX_POS_0_X_2 0x24A0 /* used for glVertex3*() */
  333. #define R300_VAP_VTX_POS_0_Y_2 0x24A4
  334. #define R300_VAP_VTX_POS_0_Z_2 0x24A8
  335. /* write 0 to indicate end of packet? */
  336. #define R300_VAP_VTX_END_OF_PKT 0x24AC
  337. /* gap */
  338. /* These are values from r300_reg/r300_reg.h - they are known to be correct
  339. * and are here so we can use one register file instead of several
  340. * - Vladimir
  341. */
  342. #define R300_GB_VAP_RASTER_VTX_FMT_0 0x4000
  343. # define R300_GB_VAP_RASTER_VTX_FMT_0__POS_PRESENT (1<<0)
  344. # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_0_PRESENT (1<<1)
  345. # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_1_PRESENT (1<<2)
  346. # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_2_PRESENT (1<<3)
  347. # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_3_PRESENT (1<<4)
  348. # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_SPACE (0xf<<5)
  349. # define R300_GB_VAP_RASTER_VTX_FMT_0__PT_SIZE_PRESENT (0x1<<16)
  350. #define R300_GB_VAP_RASTER_VTX_FMT_1 0x4004
  351. /* each of the following is 3 bits wide, specifies number
  352. of components */
  353. # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT 0
  354. # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT 3
  355. # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT 6
  356. # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT 9
  357. # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT 12
  358. # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT 15
  359. # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT 18
  360. # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT 21
  361. /* UNK30 seems to enables point to quad transformation on textures
  362. * (or something closely related to that).
  363. * This bit is rather fatal at the time being due to lackings at pixel
  364. * shader side
  365. */
  366. #define R300_GB_ENABLE 0x4008
  367. # define R300_GB_POINT_STUFF_ENABLE (1<<0)
  368. # define R300_GB_LINE_STUFF_ENABLE (1<<1)
  369. # define R300_GB_TRIANGLE_STUFF_ENABLE (1<<2)
  370. # define R300_GB_STENCIL_AUTO_ENABLE (1<<4)
  371. # define R300_GB_UNK31 (1<<31)
  372. /* each of the following is 2 bits wide */
  373. #define R300_GB_TEX_REPLICATE 0
  374. #define R300_GB_TEX_ST 1
  375. #define R300_GB_TEX_STR 2
  376. # define R300_GB_TEX0_SOURCE_SHIFT 16
  377. # define R300_GB_TEX1_SOURCE_SHIFT 18
  378. # define R300_GB_TEX2_SOURCE_SHIFT 20
  379. # define R300_GB_TEX3_SOURCE_SHIFT 22
  380. # define R300_GB_TEX4_SOURCE_SHIFT 24
  381. # define R300_GB_TEX5_SOURCE_SHIFT 26
  382. # define R300_GB_TEX6_SOURCE_SHIFT 28
  383. # define R300_GB_TEX7_SOURCE_SHIFT 30
  384. /* MSPOS - positions for multisample antialiasing (?) */
  385. #define R300_GB_MSPOS0 0x4010
  386. /* shifts - each of the fields is 4 bits */
  387. # define R300_GB_MSPOS0__MS_X0_SHIFT 0
  388. # define R300_GB_MSPOS0__MS_Y0_SHIFT 4
  389. # define R300_GB_MSPOS0__MS_X1_SHIFT 8
  390. # define R300_GB_MSPOS0__MS_Y1_SHIFT 12
  391. # define R300_GB_MSPOS0__MS_X2_SHIFT 16
  392. # define R300_GB_MSPOS0__MS_Y2_SHIFT 20
  393. # define R300_GB_MSPOS0__MSBD0_Y 24
  394. # define R300_GB_MSPOS0__MSBD0_X 28
  395. #define R300_GB_MSPOS1 0x4014
  396. # define R300_GB_MSPOS1__MS_X3_SHIFT 0
  397. # define R300_GB_MSPOS1__MS_Y3_SHIFT 4
  398. # define R300_GB_MSPOS1__MS_X4_SHIFT 8
  399. # define R300_GB_MSPOS1__MS_Y4_SHIFT 12
  400. # define R300_GB_MSPOS1__MS_X5_SHIFT 16
  401. # define R300_GB_MSPOS1__MS_Y5_SHIFT 20
  402. # define R300_GB_MSPOS1__MSBD1 24
  403. #define R300_GB_TILE_CONFIG 0x4018
  404. # define R300_GB_TILE_ENABLE (1<<0)
  405. # define R300_GB_TILE_PIPE_COUNT_RV300 0
  406. # define R300_GB_TILE_PIPE_COUNT_R300 (3<<1)
  407. # define R300_GB_TILE_PIPE_COUNT_R420 (7<<1)
  408. # define R300_GB_TILE_PIPE_COUNT_RV410 (3<<1)
  409. # define R300_GB_TILE_SIZE_8 0
  410. # define R300_GB_TILE_SIZE_16 (1<<4)
  411. # define R300_GB_TILE_SIZE_32 (2<<4)
  412. # define R300_GB_SUPER_SIZE_1 (0<<6)
  413. # define R300_GB_SUPER_SIZE_2 (1<<6)
  414. # define R300_GB_SUPER_SIZE_4 (2<<6)
  415. # define R300_GB_SUPER_SIZE_8 (3<<6)
  416. # define R300_GB_SUPER_SIZE_16 (4<<6)
  417. # define R300_GB_SUPER_SIZE_32 (5<<6)
  418. # define R300_GB_SUPER_SIZE_64 (6<<6)
  419. # define R300_GB_SUPER_SIZE_128 (7<<6)
  420. # define R300_GB_SUPER_X_SHIFT 9 /* 3 bits wide */
  421. # define R300_GB_SUPER_Y_SHIFT 12 /* 3 bits wide */
  422. # define R300_GB_SUPER_TILE_A 0
  423. # define R300_GB_SUPER_TILE_B (1<<15)
  424. # define R300_GB_SUBPIXEL_1_12 0
  425. # define R300_GB_SUBPIXEL_1_16 (1<<16)
  426. #define R300_GB_FIFO_SIZE 0x4024
  427. /* each of the following is 2 bits wide */
  428. #define R300_GB_FIFO_SIZE_32 0
  429. #define R300_GB_FIFO_SIZE_64 1
  430. #define R300_GB_FIFO_SIZE_128 2
  431. #define R300_GB_FIFO_SIZE_256 3
  432. # define R300_SC_IFIFO_SIZE_SHIFT 0
  433. # define R300_SC_TZFIFO_SIZE_SHIFT 2
  434. # define R300_SC_BFIFO_SIZE_SHIFT 4
  435. # define R300_US_OFIFO_SIZE_SHIFT 12
  436. # define R300_US_WFIFO_SIZE_SHIFT 14
  437. /* the following use the same constants as above, but meaning is
  438. is times 2 (i.e. instead of 32 words it means 64 */
  439. # define R300_RS_TFIFO_SIZE_SHIFT 6
  440. # define R300_RS_CFIFO_SIZE_SHIFT 8
  441. # define R300_US_RAM_SIZE_SHIFT 10
  442. /* watermarks, 3 bits wide */
  443. # define R300_RS_HIGHWATER_COL_SHIFT 16
  444. # define R300_RS_HIGHWATER_TEX_SHIFT 19
  445. # define R300_OFIFO_HIGHWATER_SHIFT 22 /* two bits only */
  446. # define R300_CUBE_FIFO_HIGHWATER_COL_SHIFT 24
  447. #define R300_GB_SELECT 0x401C
  448. # define R300_GB_FOG_SELECT_C0A 0
  449. # define R300_GB_FOG_SELECT_C1A 1
  450. # define R300_GB_FOG_SELECT_C2A 2
  451. # define R300_GB_FOG_SELECT_C3A 3
  452. # define R300_GB_FOG_SELECT_1_1_W 4
  453. # define R300_GB_FOG_SELECT_Z 5
  454. # define R300_GB_DEPTH_SELECT_Z 0
  455. # define R300_GB_DEPTH_SELECT_1_1_W (1<<3)
  456. # define R300_GB_W_SELECT_1_W 0
  457. # define R300_GB_W_SELECT_1 (1<<4)
  458. #define R300_GB_AA_CONFIG 0x4020
  459. # define R300_AA_DISABLE 0x00
  460. # define R300_AA_ENABLE 0x01
  461. # define R300_AA_SUBSAMPLES_2 0
  462. # define R300_AA_SUBSAMPLES_3 (1<<1)
  463. # define R300_AA_SUBSAMPLES_4 (2<<1)
  464. # define R300_AA_SUBSAMPLES_6 (3<<1)
  465. /* gap */
  466. /* Zero to flush caches. */
  467. #define R300_TX_INVALTAGS 0x4100
  468. #define R300_TX_FLUSH 0x0
  469. /* The upper enable bits are guessed, based on fglrx reported limits. */
  470. #define R300_TX_ENABLE 0x4104
  471. # define R300_TX_ENABLE_0 (1 << 0)
  472. # define R300_TX_ENABLE_1 (1 << 1)
  473. # define R300_TX_ENABLE_2 (1 << 2)
  474. # define R300_TX_ENABLE_3 (1 << 3)
  475. # define R300_TX_ENABLE_4 (1 << 4)
  476. # define R300_TX_ENABLE_5 (1 << 5)
  477. # define R300_TX_ENABLE_6 (1 << 6)
  478. # define R300_TX_ENABLE_7 (1 << 7)
  479. # define R300_TX_ENABLE_8 (1 << 8)
  480. # define R300_TX_ENABLE_9 (1 << 9)
  481. # define R300_TX_ENABLE_10 (1 << 10)
  482. # define R300_TX_ENABLE_11 (1 << 11)
  483. # define R300_TX_ENABLE_12 (1 << 12)
  484. # define R300_TX_ENABLE_13 (1 << 13)
  485. # define R300_TX_ENABLE_14 (1 << 14)
  486. # define R300_TX_ENABLE_15 (1 << 15)
  487. /* The pointsize is given in multiples of 6. The pointsize can be
  488. * enormous: Clear() renders a single point that fills the entire
  489. * framebuffer.
  490. */
  491. #define R300_RE_POINTSIZE 0x421C
  492. # define R300_POINTSIZE_Y_SHIFT 0
  493. # define R300_POINTSIZE_Y_MASK (0xFFFF << 0) /* GUESS */
  494. # define R300_POINTSIZE_X_SHIFT 16
  495. # define R300_POINTSIZE_X_MASK (0xFFFF << 16) /* GUESS */
  496. # define R300_POINTSIZE_MAX (R300_POINTSIZE_Y_MASK / 6)
  497. /* The line width is given in multiples of 6.
  498. * In default mode lines are classified as vertical lines.
  499. * HO: horizontal
  500. * VE: vertical or horizontal
  501. * HO & VE: no classification
  502. */
  503. #define R300_RE_LINE_CNT 0x4234
  504. # define R300_LINESIZE_SHIFT 0
  505. # define R300_LINESIZE_MASK (0xFFFF << 0) /* GUESS */
  506. # define R300_LINESIZE_MAX (R300_LINESIZE_MASK / 6)
  507. # define R300_LINE_CNT_HO (1 << 16)
  508. # define R300_LINE_CNT_VE (1 << 17)
  509. /* Some sort of scale or clamp value for texcoordless textures. */
  510. #define R300_RE_UNK4238 0x4238
  511. /* Something shade related */
  512. #define R300_RE_SHADE 0x4274
  513. #define R300_RE_SHADE_MODEL 0x4278
  514. # define R300_RE_SHADE_MODEL_SMOOTH 0x3aaaa
  515. # define R300_RE_SHADE_MODEL_FLAT 0x39595
  516. /* Dangerous */
  517. #define R300_RE_POLYGON_MODE 0x4288
  518. # define R300_PM_ENABLED (1 << 0)
  519. # define R300_PM_FRONT_POINT (0 << 0)
  520. # define R300_PM_BACK_POINT (0 << 0)
  521. # define R300_PM_FRONT_LINE (1 << 4)
  522. # define R300_PM_FRONT_FILL (1 << 5)
  523. # define R300_PM_BACK_LINE (1 << 7)
  524. # define R300_PM_BACK_FILL (1 << 8)
  525. /* Fog parameters */
  526. #define R300_RE_FOG_SCALE 0x4294
  527. #define R300_RE_FOG_START 0x4298
  528. /* Not sure why there are duplicate of factor and constant values.
  529. * My best guess so far is that there are separate zbiases for test and write.
  530. * Ordering might be wrong.
  531. * Some of the tests indicate that fgl has a fallback implementation of zbias
  532. * via pixel shaders.
  533. */
  534. #define R300_RE_ZBIAS_CNTL 0x42A0 /* GUESS */
  535. #define R300_RE_ZBIAS_T_FACTOR 0x42A4
  536. #define R300_RE_ZBIAS_T_CONSTANT 0x42A8
  537. #define R300_RE_ZBIAS_W_FACTOR 0x42AC
  538. #define R300_RE_ZBIAS_W_CONSTANT 0x42B0
  539. /* This register needs to be set to (1<<1) for RV350 to correctly
  540. * perform depth test (see --vb-triangles in r300_demo)
  541. * Don't know about other chips. - Vladimir
  542. * This is set to 3 when GL_POLYGON_OFFSET_FILL is on.
  543. * My guess is that there are two bits for each zbias primitive
  544. * (FILL, LINE, POINT).
  545. * One to enable depth test and one for depth write.
  546. * Yet this doesn't explain why depth writes work ...
  547. */
  548. #define R300_RE_OCCLUSION_CNTL 0x42B4
  549. # define R300_OCCLUSION_ON (1<<1)
  550. #define R300_RE_CULL_CNTL 0x42B8
  551. # define R300_CULL_FRONT (1 << 0)
  552. # define R300_CULL_BACK (1 << 1)
  553. # define R300_FRONT_FACE_CCW (0 << 2)
  554. # define R300_FRONT_FACE_CW (1 << 2)
  555. /* BEGIN: Rasterization / Interpolators - many guesses */
  556. /* 0_UNKNOWN_18 has always been set except for clear operations.
  557. * TC_CNT is the number of incoming texture coordinate sets (i.e. it depends
  558. * on the vertex program, *not* the fragment program)
  559. */
  560. #define R300_RS_CNTL_0 0x4300
  561. # define R300_RS_CNTL_TC_CNT_SHIFT 2
  562. # define R300_RS_CNTL_TC_CNT_MASK (7 << 2)
  563. /* number of color interpolators used */
  564. # define R300_RS_CNTL_CI_CNT_SHIFT 7
  565. # define R300_RS_CNTL_0_UNKNOWN_18 (1 << 18)
  566. /* Guess: RS_CNTL_1 holds the index of the highest used RS_ROUTE_n
  567. register. */
  568. #define R300_RS_CNTL_1 0x4304
  569. /* gap */
  570. /* Only used for texture coordinates.
  571. * Use the source field to route texture coordinate input from the
  572. * vertex program to the desired interpolator. Note that the source
  573. * field is relative to the outputs the vertex program *actually*
  574. * writes. If a vertex program only writes texcoord[1], this will
  575. * be source index 0.
  576. * Set INTERP_USED on all interpolators that produce data used by
  577. * the fragment program. INTERP_USED looks like a swizzling mask,
  578. * but I haven't seen it used that way.
  579. *
  580. * Note: The _UNKNOWN constants are always set in their respective
  581. * register. I don't know if this is necessary.
  582. */
  583. #define R300_RS_INTERP_0 0x4310
  584. #define R300_RS_INTERP_1 0x4314
  585. # define R300_RS_INTERP_1_UNKNOWN 0x40
  586. #define R300_RS_INTERP_2 0x4318
  587. # define R300_RS_INTERP_2_UNKNOWN 0x80
  588. #define R300_RS_INTERP_3 0x431C
  589. # define R300_RS_INTERP_3_UNKNOWN 0xC0
  590. #define R300_RS_INTERP_4 0x4320
  591. #define R300_RS_INTERP_5 0x4324
  592. #define R300_RS_INTERP_6 0x4328
  593. #define R300_RS_INTERP_7 0x432C
  594. # define R300_RS_INTERP_SRC_SHIFT 2
  595. # define R300_RS_INTERP_SRC_MASK (7 << 2)
  596. # define R300_RS_INTERP_USED 0x00D10000
  597. /* These DWORDs control how vertex data is routed into fragment program
  598. * registers, after interpolators.
  599. */
  600. #define R300_RS_ROUTE_0 0x4330
  601. #define R300_RS_ROUTE_1 0x4334
  602. #define R300_RS_ROUTE_2 0x4338
  603. #define R300_RS_ROUTE_3 0x433C /* GUESS */
  604. #define R300_RS_ROUTE_4 0x4340 /* GUESS */
  605. #define R300_RS_ROUTE_5 0x4344 /* GUESS */
  606. #define R300_RS_ROUTE_6 0x4348 /* GUESS */
  607. #define R300_RS_ROUTE_7 0x434C /* GUESS */
  608. # define R300_RS_ROUTE_SOURCE_INTERP_0 0
  609. # define R300_RS_ROUTE_SOURCE_INTERP_1 1
  610. # define R300_RS_ROUTE_SOURCE_INTERP_2 2
  611. # define R300_RS_ROUTE_SOURCE_INTERP_3 3
  612. # define R300_RS_ROUTE_SOURCE_INTERP_4 4
  613. # define R300_RS_ROUTE_SOURCE_INTERP_5 5 /* GUESS */
  614. # define R300_RS_ROUTE_SOURCE_INTERP_6 6 /* GUESS */
  615. # define R300_RS_ROUTE_SOURCE_INTERP_7 7 /* GUESS */
  616. # define R300_RS_ROUTE_ENABLE (1 << 3) /* GUESS */
  617. # define R300_RS_ROUTE_DEST_SHIFT 6
  618. # define R300_RS_ROUTE_DEST_MASK (31 << 6) /* GUESS */
  619. /* Special handling for color: When the fragment program uses color,
  620. * the ROUTE_0_COLOR bit is set and ROUTE_0_COLOR_DEST contains the
  621. * color register index.
  622. *
  623. * Apperently you may set the R300_RS_ROUTE_0_COLOR bit, but not provide any
  624. * R300_RS_ROUTE_0_COLOR_DEST value; this setup is used for clearing the state.
  625. * See r300_ioctl.c:r300EmitClearState. I'm not sure if this setup is strictly
  626. * correct or not. - Oliver.
  627. */
  628. # define R300_RS_ROUTE_0_COLOR (1 << 14)
  629. # define R300_RS_ROUTE_0_COLOR_DEST_SHIFT 17
  630. # define R300_RS_ROUTE_0_COLOR_DEST_MASK (31 << 17) /* GUESS */
  631. /* As above, but for secondary color */
  632. # define R300_RS_ROUTE_1_COLOR1 (1 << 14)
  633. # define R300_RS_ROUTE_1_COLOR1_DEST_SHIFT 17
  634. # define R300_RS_ROUTE_1_COLOR1_DEST_MASK (31 << 17)
  635. # define R300_RS_ROUTE_1_UNKNOWN11 (1 << 11)
  636. /* END: Rasterization / Interpolators - many guesses */
  637. /* Hierarchical Z Enable */
  638. #define R300_SC_HYPERZ 0x43a4
  639. # define R300_SC_HYPERZ_DISABLE (0 << 0)
  640. # define R300_SC_HYPERZ_ENABLE (1 << 0)
  641. # define R300_SC_HYPERZ_MIN (0 << 1)
  642. # define R300_SC_HYPERZ_MAX (1 << 1)
  643. # define R300_SC_HYPERZ_ADJ_256 (0 << 2)
  644. # define R300_SC_HYPERZ_ADJ_128 (1 << 2)
  645. # define R300_SC_HYPERZ_ADJ_64 (2 << 2)
  646. # define R300_SC_HYPERZ_ADJ_32 (3 << 2)
  647. # define R300_SC_HYPERZ_ADJ_16 (4 << 2)
  648. # define R300_SC_HYPERZ_ADJ_8 (5 << 2)
  649. # define R300_SC_HYPERZ_ADJ_4 (6 << 2)
  650. # define R300_SC_HYPERZ_ADJ_2 (7 << 2)
  651. # define R300_SC_HYPERZ_HZ_Z0MIN_NO (0 << 5)
  652. # define R300_SC_HYPERZ_HZ_Z0MIN (1 << 5)
  653. # define R300_SC_HYPERZ_HZ_Z0MAX_NO (0 << 6)
  654. # define R300_SC_HYPERZ_HZ_Z0MAX (1 << 6)
  655. #define R300_SC_EDGERULE 0x43a8
  656. /* BEGIN: Scissors and cliprects */
  657. /* There are four clipping rectangles. Their corner coordinates are inclusive.
  658. * Every pixel is assigned a number from 0 and 15 by setting bits 0-3 depending
  659. * on whether the pixel is inside cliprects 0-3, respectively. For example,
  660. * if a pixel is inside cliprects 0 and 1, but outside 2 and 3, it is assigned
  661. * the number 3 (binary 0011).
  662. * Iff the bit corresponding to the pixel's number in RE_CLIPRECT_CNTL is set,
  663. * the pixel is rasterized.
  664. *
  665. * In addition to this, there is a scissors rectangle. Only pixels inside the
  666. * scissors rectangle are drawn. (coordinates are inclusive)
  667. *
  668. * For some reason, the top-left corner of the framebuffer is at (1440, 1440)
  669. * for the purpose of clipping and scissors.
  670. */
  671. #define R300_RE_CLIPRECT_TL_0 0x43B0
  672. #define R300_RE_CLIPRECT_BR_0 0x43B4
  673. #define R300_RE_CLIPRECT_TL_1 0x43B8
  674. #define R300_RE_CLIPRECT_BR_1 0x43BC
  675. #define R300_RE_CLIPRECT_TL_2 0x43C0
  676. #define R300_RE_CLIPRECT_BR_2 0x43C4
  677. #define R300_RE_CLIPRECT_TL_3 0x43C8
  678. #define R300_RE_CLIPRECT_BR_3 0x43CC
  679. # define R300_CLIPRECT_OFFSET 1440
  680. # define R300_CLIPRECT_MASK 0x1FFF
  681. # define R300_CLIPRECT_X_SHIFT 0
  682. # define R300_CLIPRECT_X_MASK (0x1FFF << 0)
  683. # define R300_CLIPRECT_Y_SHIFT 13
  684. # define R300_CLIPRECT_Y_MASK (0x1FFF << 13)
  685. #define R300_RE_CLIPRECT_CNTL 0x43D0
  686. # define R300_CLIP_OUT (1 << 0)
  687. # define R300_CLIP_0 (1 << 1)
  688. # define R300_CLIP_1 (1 << 2)
  689. # define R300_CLIP_10 (1 << 3)
  690. # define R300_CLIP_2 (1 << 4)
  691. # define R300_CLIP_20 (1 << 5)
  692. # define R300_CLIP_21 (1 << 6)
  693. # define R300_CLIP_210 (1 << 7)
  694. # define R300_CLIP_3 (1 << 8)
  695. # define R300_CLIP_30 (1 << 9)
  696. # define R300_CLIP_31 (1 << 10)
  697. # define R300_CLIP_310 (1 << 11)
  698. # define R300_CLIP_32 (1 << 12)
  699. # define R300_CLIP_320 (1 << 13)
  700. # define R300_CLIP_321 (1 << 14)
  701. # define R300_CLIP_3210 (1 << 15)
  702. /* gap */
  703. #define R300_RE_SCISSORS_TL 0x43E0
  704. #define R300_RE_SCISSORS_BR 0x43E4
  705. # define R300_SCISSORS_OFFSET 1440
  706. # define R300_SCISSORS_X_SHIFT 0
  707. # define R300_SCISSORS_X_MASK (0x1FFF << 0)
  708. # define R300_SCISSORS_Y_SHIFT 13
  709. # define R300_SCISSORS_Y_MASK (0x1FFF << 13)
  710. /* END: Scissors and cliprects */
  711. /* BEGIN: Texture specification */
  712. /*
  713. * The texture specification dwords are grouped by meaning and not by texture
  714. * unit. This means that e.g. the offset for texture image unit N is found in
  715. * register TX_OFFSET_0 + (4*N)
  716. */
  717. #define R300_TX_FILTER_0 0x4400
  718. # define R300_TX_REPEAT 0
  719. # define R300_TX_MIRRORED 1
  720. # define R300_TX_CLAMP 4
  721. # define R300_TX_CLAMP_TO_EDGE 2
  722. # define R300_TX_CLAMP_TO_BORDER 6
  723. # define R300_TX_WRAP_S_SHIFT 0
  724. # define R300_TX_WRAP_S_MASK (7 << 0)
  725. # define R300_TX_WRAP_T_SHIFT 3
  726. # define R300_TX_WRAP_T_MASK (7 << 3)
  727. # define R300_TX_WRAP_Q_SHIFT 6
  728. # define R300_TX_WRAP_Q_MASK (7 << 6)
  729. # define R300_TX_MAG_FILTER_NEAREST (1 << 9)
  730. # define R300_TX_MAG_FILTER_LINEAR (2 << 9)
  731. # define R300_TX_MAG_FILTER_MASK (3 << 9)
  732. # define R300_TX_MIN_FILTER_NEAREST (1 << 11)
  733. # define R300_TX_MIN_FILTER_LINEAR (2 << 11)
  734. # define R300_TX_MIN_FILTER_NEAREST_MIP_NEAREST (5 << 11)
  735. # define R300_TX_MIN_FILTER_NEAREST_MIP_LINEAR (9 << 11)
  736. # define R300_TX_MIN_FILTER_LINEAR_MIP_NEAREST (6 << 11)
  737. # define R300_TX_MIN_FILTER_LINEAR_MIP_LINEAR (10 << 11)
  738. /* NOTE: NEAREST doesn't seem to exist.
  739. * Im not seting MAG_FILTER_MASK and (3 << 11) on for all
  740. * anisotropy modes because that would void selected mag filter
  741. */
  742. # define R300_TX_MIN_FILTER_ANISO_NEAREST (0 << 13)
  743. # define R300_TX_MIN_FILTER_ANISO_LINEAR (0 << 13)
  744. # define R300_TX_MIN_FILTER_ANISO_NEAREST_MIP_NEAREST (1 << 13)
  745. # define R300_TX_MIN_FILTER_ANISO_NEAREST_MIP_LINEAR (2 << 13)
  746. # define R300_TX_MIN_FILTER_MASK ( (15 << 11) | (3 << 13) )
  747. # define R300_TX_MAX_ANISO_1_TO_1 (0 << 21)
  748. # define R300_TX_MAX_ANISO_2_TO_1 (2 << 21)
  749. # define R300_TX_MAX_ANISO_4_TO_1 (4 << 21)
  750. # define R300_TX_MAX_ANISO_8_TO_1 (6 << 21)
  751. # define R300_TX_MAX_ANISO_16_TO_1 (8 << 21)
  752. # define R300_TX_MAX_ANISO_MASK (14 << 21)
  753. #define R300_TX_FILTER1_0 0x4440
  754. # define R300_CHROMA_KEY_MODE_DISABLE 0
  755. # define R300_CHROMA_KEY_FORCE 1
  756. # define R300_CHROMA_KEY_BLEND 2
  757. # define R300_MC_ROUND_NORMAL (0<<2)
  758. # define R300_MC_ROUND_MPEG4 (1<<2)
  759. # define R300_LOD_BIAS_MASK 0x1fff
  760. # define R300_EDGE_ANISO_EDGE_DIAG (0<<13)
  761. # define R300_EDGE_ANISO_EDGE_ONLY (1<<13)
  762. # define R300_MC_COORD_TRUNCATE_DISABLE (0<<14)
  763. # define R300_MC_COORD_TRUNCATE_MPEG (1<<14)
  764. # define R300_TX_TRI_PERF_0_8 (0<<15)
  765. # define R300_TX_TRI_PERF_1_8 (1<<15)
  766. # define R300_TX_TRI_PERF_1_4 (2<<15)
  767. # define R300_TX_TRI_PERF_3_8 (3<<15)
  768. # define R300_ANISO_THRESHOLD_MASK (7<<17)
  769. #define R300_TX_SIZE_0 0x4480
  770. # define R300_TX_WIDTHMASK_SHIFT 0
  771. # define R300_TX_WIDTHMASK_MASK (2047 << 0)
  772. # define R300_TX_HEIGHTMASK_SHIFT 11
  773. # define R300_TX_HEIGHTMASK_MASK (2047 << 11)
  774. # define R300_TX_UNK23 (1 << 23)
  775. # define R300_TX_MAX_MIP_LEVEL_SHIFT 26
  776. # define R300_TX_MAX_MIP_LEVEL_MASK (0xf << 26)
  777. # define R300_TX_SIZE_PROJECTED (1<<30)
  778. # define R300_TX_SIZE_TXPITCH_EN (1<<31)
  779. #define R300_TX_FORMAT_0 0x44C0
  780. /* The interpretation of the format word by Wladimir van der Laan */
  781. /* The X, Y, Z and W refer to the layout of the components.
  782. They are given meanings as R, G, B and Alpha by the swizzle
  783. specification */
  784. # define R300_TX_FORMAT_X8 0x0
  785. # define R300_TX_FORMAT_X16 0x1
  786. # define R300_TX_FORMAT_Y4X4 0x2
  787. # define R300_TX_FORMAT_Y8X8 0x3
  788. # define R300_TX_FORMAT_Y16X16 0x4
  789. # define R300_TX_FORMAT_Z3Y3X2 0x5
  790. # define R300_TX_FORMAT_Z5Y6X5 0x6
  791. # define R300_TX_FORMAT_Z6Y5X5 0x7
  792. # define R300_TX_FORMAT_Z11Y11X10 0x8
  793. # define R300_TX_FORMAT_Z10Y11X11 0x9
  794. # define R300_TX_FORMAT_W4Z4Y4X4 0xA
  795. # define R300_TX_FORMAT_W1Z5Y5X5 0xB
  796. # define R300_TX_FORMAT_W8Z8Y8X8 0xC
  797. # define R300_TX_FORMAT_W2Z10Y10X10 0xD
  798. # define R300_TX_FORMAT_W16Z16Y16X16 0xE
  799. # define R300_TX_FORMAT_DXT1 0xF
  800. # define R300_TX_FORMAT_DXT3 0x10
  801. # define R300_TX_FORMAT_DXT5 0x11
  802. # define R300_TX_FORMAT_D3DMFT_CxV8U8 0x12 /* no swizzle */
  803. # define R300_TX_FORMAT_A8R8G8B8 0x13 /* no swizzle */
  804. # define R300_TX_FORMAT_B8G8_B8G8 0x14 /* no swizzle */
  805. # define R300_TX_FORMAT_G8R8_G8B8 0x15 /* no swizzle */
  806. /* 0x16 - some 16 bit green format.. ?? */
  807. # define R300_TX_FORMAT_UNK25 (1 << 25) /* no swizzle */
  808. # define R300_TX_FORMAT_CUBIC_MAP (1 << 26)
  809. /* gap */
  810. /* Floating point formats */
  811. /* Note - hardware supports both 16 and 32 bit floating point */
  812. # define R300_TX_FORMAT_FL_I16 0x18
  813. # define R300_TX_FORMAT_FL_I16A16 0x19
  814. # define R300_TX_FORMAT_FL_R16G16B16A16 0x1A
  815. # define R300_TX_FORMAT_FL_I32 0x1B
  816. # define R300_TX_FORMAT_FL_I32A32 0x1C
  817. # define R300_TX_FORMAT_FL_R32G32B32A32 0x1D
  818. # define R300_TX_FORMAT_ATI2N 0x1F
  819. /* alpha modes, convenience mostly */
  820. /* if you have alpha, pick constant appropriate to the
  821. number of channels (1 for I8, 2 for I8A8, 4 for R8G8B8A8, etc */
  822. # define R300_TX_FORMAT_ALPHA_1CH 0x000
  823. # define R300_TX_FORMAT_ALPHA_2CH 0x200
  824. # define R300_TX_FORMAT_ALPHA_4CH 0x600
  825. # define R300_TX_FORMAT_ALPHA_NONE 0xA00
  826. /* Swizzling */
  827. /* constants */
  828. # define R300_TX_FORMAT_X 0
  829. # define R300_TX_FORMAT_Y 1
  830. # define R300_TX_FORMAT_Z 2
  831. # define R300_TX_FORMAT_W 3
  832. # define R300_TX_FORMAT_ZERO 4
  833. # define R300_TX_FORMAT_ONE 5
  834. /* 2.0*Z, everything above 1.0 is set to 0.0 */
  835. # define R300_TX_FORMAT_CUT_Z 6
  836. /* 2.0*W, everything above 1.0 is set to 0.0 */
  837. # define R300_TX_FORMAT_CUT_W 7
  838. # define R300_TX_FORMAT_B_SHIFT 18
  839. # define R300_TX_FORMAT_G_SHIFT 15
  840. # define R300_TX_FORMAT_R_SHIFT 12
  841. # define R300_TX_FORMAT_A_SHIFT 9
  842. /* Convenience macro to take care of layout and swizzling */
  843. # define R300_EASY_TX_FORMAT(B, G, R, A, FMT) ( \
  844. ((R300_TX_FORMAT_##B)<<R300_TX_FORMAT_B_SHIFT) \
  845. | ((R300_TX_FORMAT_##G)<<R300_TX_FORMAT_G_SHIFT) \
  846. | ((R300_TX_FORMAT_##R)<<R300_TX_FORMAT_R_SHIFT) \
  847. | ((R300_TX_FORMAT_##A)<<R300_TX_FORMAT_A_SHIFT) \
  848. | (R300_TX_FORMAT_##FMT) \
  849. )
  850. /* These can be ORed with result of R300_EASY_TX_FORMAT()
  851. We don't really know what they do. Take values from a
  852. constant color ? */
  853. # define R300_TX_FORMAT_CONST_X (1<<5)
  854. # define R300_TX_FORMAT_CONST_Y (2<<5)
  855. # define R300_TX_FORMAT_CONST_Z (4<<5)
  856. # define R300_TX_FORMAT_CONST_W (8<<5)
  857. # define R300_TX_FORMAT_YUV_MODE 0x00800000
  858. #define R300_TX_PITCH_0 0x4500 /* obvious missing in gap */
  859. #define R300_TX_OFFSET_0 0x4540
  860. /* BEGIN: Guess from R200 */
  861. # define R300_TXO_ENDIAN_NO_SWAP (0 << 0)
  862. # define R300_TXO_ENDIAN_BYTE_SWAP (1 << 0)
  863. # define R300_TXO_ENDIAN_WORD_SWAP (2 << 0)
  864. # define R300_TXO_ENDIAN_HALFDW_SWAP (3 << 0)
  865. # define R300_TXO_MACRO_TILE (1 << 2)
  866. # define R300_TXO_MICRO_TILE (1 << 3)
  867. # define R300_TXO_MICRO_TILE_SQUARE (2 << 3)
  868. # define R300_TXO_OFFSET_MASK 0xffffffe0
  869. # define R300_TXO_OFFSET_SHIFT 5
  870. /* END: Guess from R200 */
  871. /* 32 bit chroma key */
  872. #define R300_TX_CHROMA_KEY_0 0x4580
  873. /* ff00ff00 == { 0, 1.0, 0, 1.0 } */
  874. #define R300_TX_BORDER_COLOR_0 0x45C0
  875. /* END: Texture specification */
  876. /* BEGIN: Fragment program instruction set */
  877. /* Fragment programs are written directly into register space.
  878. * There are separate instruction streams for texture instructions and ALU
  879. * instructions.
  880. * In order to synchronize these streams, the program is divided into up
  881. * to 4 nodes. Each node begins with a number of TEX operations, followed
  882. * by a number of ALU operations.
  883. * The first node can have zero TEX ops, all subsequent nodes must have at
  884. * least
  885. * one TEX ops.
  886. * All nodes must have at least one ALU op.
  887. *
  888. * The index of the last node is stored in PFS_CNTL_0: A value of 0 means
  889. * 1 node, a value of 3 means 4 nodes.
  890. * The total amount of instructions is defined in PFS_CNTL_2. The offsets are
  891. * offsets into the respective instruction streams, while *_END points to the
  892. * last instruction relative to this offset.
  893. */
  894. #define R300_PFS_CNTL_0 0x4600
  895. # define R300_PFS_CNTL_LAST_NODES_SHIFT 0
  896. # define R300_PFS_CNTL_LAST_NODES_MASK (3 << 0)
  897. # define R300_PFS_CNTL_FIRST_NODE_HAS_TEX (1 << 3)
  898. #define R300_PFS_CNTL_1 0x4604
  899. /* There is an unshifted value here which has so far always been equal to the
  900. * index of the highest used temporary register.
  901. */
  902. #define R300_PFS_CNTL_2 0x4608
  903. # define R300_PFS_CNTL_ALU_OFFSET_SHIFT 0
  904. # define R300_PFS_CNTL_ALU_OFFSET_MASK (63 << 0)
  905. # define R300_PFS_CNTL_ALU_END_SHIFT 6
  906. # define R300_PFS_CNTL_ALU_END_MASK (63 << 6)
  907. # define R300_PFS_CNTL_TEX_OFFSET_SHIFT 12
  908. # define R300_PFS_CNTL_TEX_OFFSET_MASK (31 << 12) /* GUESS */
  909. # define R300_PFS_CNTL_TEX_END_SHIFT 18
  910. # define R300_PFS_CNTL_TEX_END_MASK (31 << 18) /* GUESS */
  911. /* gap */
  912. /* Nodes are stored backwards. The last active node is always stored in
  913. * PFS_NODE_3.
  914. * Example: In a 2-node program, NODE_0 and NODE_1 are set to 0. The
  915. * first node is stored in NODE_2, the second node is stored in NODE_3.
  916. *
  917. * Offsets are relative to the master offset from PFS_CNTL_2.
  918. */
  919. #define R300_PFS_NODE_0 0x4610
  920. #define R300_PFS_NODE_1 0x4614
  921. #define R300_PFS_NODE_2 0x4618
  922. #define R300_PFS_NODE_3 0x461C
  923. # define R300_PFS_NODE_ALU_OFFSET_SHIFT 0
  924. # define R300_PFS_NODE_ALU_OFFSET_MASK (63 << 0)
  925. # define R300_PFS_NODE_ALU_END_SHIFT 6
  926. # define R300_PFS_NODE_ALU_END_MASK (63 << 6)
  927. # define R300_PFS_NODE_TEX_OFFSET_SHIFT 12
  928. # define R300_PFS_NODE_TEX_OFFSET_MASK (31 << 12)
  929. # define R300_PFS_NODE_TEX_END_SHIFT 17
  930. # define R300_PFS_NODE_TEX_END_MASK (31 << 17)
  931. # define R300_PFS_NODE_OUTPUT_COLOR (1 << 22)
  932. # define R300_PFS_NODE_OUTPUT_DEPTH (1 << 23)
  933. /* TEX
  934. * As far as I can tell, texture instructions cannot write into output
  935. * registers directly. A subsequent ALU instruction is always necessary,
  936. * even if it's just MAD o0, r0, 1, 0
  937. */
  938. #define R300_PFS_TEXI_0 0x4620
  939. # define R300_FPITX_SRC_SHIFT 0
  940. # define R300_FPITX_SRC_MASK (31 << 0)
  941. /* GUESS */
  942. # define R300_FPITX_SRC_CONST (1 << 5)
  943. # define R300_FPITX_DST_SHIFT 6
  944. # define R300_FPITX_DST_MASK (31 << 6)
  945. # define R300_FPITX_IMAGE_SHIFT 11
  946. /* GUESS based on layout and native limits */
  947. # define R300_FPITX_IMAGE_MASK (15 << 11)
  948. /* Unsure if these are opcodes, or some kind of bitfield, but this is how
  949. * they were set when I checked
  950. */
  951. # define R300_FPITX_OPCODE_SHIFT 15
  952. # define R300_FPITX_OP_TEX 1
  953. # define R300_FPITX_OP_KIL 2
  954. # define R300_FPITX_OP_TXP 3
  955. # define R300_FPITX_OP_TXB 4
  956. # define R300_FPITX_OPCODE_MASK (7 << 15)
  957. /* ALU
  958. * The ALU instructions register blocks are enumerated according to the order
  959. * in which fglrx. I assume there is space for 64 instructions, since
  960. * each block has space for a maximum of 64 DWORDs, and this matches reported
  961. * native limits.
  962. *
  963. * The basic functional block seems to be one MAD for each color and alpha,
  964. * and an adder that adds all components after the MUL.
  965. * - ADD, MUL, MAD etc.: use MAD with appropriate neutral operands
  966. * - DP4: Use OUTC_DP4, OUTA_DP4
  967. * - DP3: Use OUTC_DP3, OUTA_DP4, appropriate alpha operands
  968. * - DPH: Use OUTC_DP4, OUTA_DP4, appropriate alpha operands
  969. * - CMPH: If ARG2 > 0.5, return ARG0, else return ARG1
  970. * - CMP: If ARG2 < 0, return ARG1, else return ARG0
  971. * - FLR: use FRC+MAD
  972. * - XPD: use MAD+MAD
  973. * - SGE, SLT: use MAD+CMP
  974. * - RSQ: use ABS modifier for argument
  975. * - Use OUTC_REPL_ALPHA to write results of an alpha-only operation
  976. * (e.g. RCP) into color register
  977. * - apparently, there's no quick DST operation
  978. * - fglrx set FPI2_UNKNOWN_31 on a "MAD fragment.color, tmp0, tmp1, tmp2"
  979. * - fglrx set FPI2_UNKNOWN_31 on a "MAX r2, r1, c0"
  980. * - fglrx once set FPI0_UNKNOWN_31 on a "FRC r1, r1"
  981. *
  982. * Operand selection
  983. * First stage selects three sources from the available registers and
  984. * constant parameters. This is defined in INSTR1 (color) and INSTR3 (alpha).
  985. * fglrx sorts the three source fields: Registers before constants,
  986. * lower indices before higher indices; I do not know whether this is
  987. * necessary.
  988. *
  989. * fglrx fills unused sources with "read constant 0"
  990. * According to specs, you cannot select more than two different constants.
  991. *
  992. * Second stage selects the operands from the sources. This is defined in
  993. * INSTR0 (color) and INSTR2 (alpha). You can also select the special constants
  994. * zero and one.
  995. * Swizzling and negation happens in this stage, as well.
  996. *
  997. * Important: Color and alpha seem to be mostly separate, i.e. their sources
  998. * selection appears to be fully independent (the register storage is probably
  999. * physically split into a color and an alpha section).
  1000. * However (because of the apparent physical split), there is some interaction
  1001. * WRT swizzling. If, for example, you want to load an R component into an
  1002. * Alpha operand, this R component is taken from a *color* source, not from
  1003. * an alpha source. The corresponding register doesn't even have to appear in
  1004. * the alpha sources list. (I hope this all makes sense to you)
  1005. *
  1006. * Destination selection
  1007. * The destination register index is in FPI1 (color) and FPI3 (alpha)
  1008. * together with enable bits.
  1009. * There are separate enable bits for writing into temporary registers
  1010. * (DSTC_REG_* /DSTA_REG) and and program output registers (DSTC_OUTPUT_*
  1011. * /DSTA_OUTPUT). You can write to both at once, or not write at all (the
  1012. * same index must be used for both).
  1013. *
  1014. * Note: There is a special form for LRP
  1015. * - Argument order is the same as in ARB_fragment_program.
  1016. * - Operation is MAD
  1017. * - ARG1 is set to ARGC_SRC1C_LRP/ARGC_SRC1A_LRP
  1018. * - Set FPI0/FPI2_SPECIAL_LRP
  1019. * Arbitrary LRP (including support for swizzling) requires vanilla MAD+MAD
  1020. */
  1021. #define R300_PFS_INSTR1_0 0x46C0
  1022. # define R300_FPI1_SRC0C_SHIFT 0
  1023. # define R300_FPI1_SRC0C_MASK (31 << 0)
  1024. # define R300_FPI1_SRC0C_CONST (1 << 5)
  1025. # define R300_FPI1_SRC1C_SHIFT 6
  1026. # define R300_FPI1_SRC1C_MASK (31 << 6)
  1027. # define R300_FPI1_SRC1C_CONST (1 << 11)
  1028. # define R300_FPI1_SRC2C_SHIFT 12
  1029. # define R300_FPI1_SRC2C_MASK (31 << 12)
  1030. # define R300_FPI1_SRC2C_CONST (1 << 17)
  1031. # define R300_FPI1_SRC_MASK 0x0003ffff
  1032. # define R300_FPI1_DSTC_SHIFT 18
  1033. # define R300_FPI1_DSTC_MASK (31 << 18)
  1034. # define R300_FPI1_DSTC_REG_MASK_SHIFT 23
  1035. # define R300_FPI1_DSTC_REG_X (1 << 23)
  1036. # define R300_FPI1_DSTC_REG_Y (1 << 24)
  1037. # define R300_FPI1_DSTC_REG_Z (1 << 25)
  1038. # define R300_FPI1_DSTC_OUTPUT_MASK_SHIFT 26
  1039. # define R300_FPI1_DSTC_OUTPUT_X (1 << 26)
  1040. # define R300_FPI1_DSTC_OUTPUT_Y (1 << 27)
  1041. # define R300_FPI1_DSTC_OUTPUT_Z (1 << 28)
  1042. #define R300_PFS_INSTR3_0 0x47C0
  1043. # define R300_FPI3_SRC0A_SHIFT 0
  1044. # define R300_FPI3_SRC0A_MASK (31 << 0)
  1045. # define R300_FPI3_SRC0A_CONST (1 << 5)
  1046. # define R300_FPI3_SRC1A_SHIFT 6
  1047. # define R300_FPI3_SRC1A_MASK (31 << 6)
  1048. # define R300_FPI3_SRC1A_CONST (1 << 11)
  1049. # define R300_FPI3_SRC2A_SHIFT 12
  1050. # define R300_FPI3_SRC2A_MASK (31 << 12)
  1051. # define R300_FPI3_SRC2A_CONST (1 << 17)
  1052. # define R300_FPI3_SRC_MASK 0x0003ffff
  1053. # define R300_FPI3_DSTA_SHIFT 18
  1054. # define R300_FPI3_DSTA_MASK (31 << 18)
  1055. # define R300_FPI3_DSTA_REG (1 << 23)
  1056. # define R300_FPI3_DSTA_OUTPUT (1 << 24)
  1057. # define R300_FPI3_DSTA_DEPTH (1 << 27)
  1058. #define R300_PFS_INSTR0_0 0x48C0
  1059. # define R300_FPI0_ARGC_SRC0C_XYZ 0
  1060. # define R300_FPI0_ARGC_SRC0C_XXX 1
  1061. # define R300_FPI0_ARGC_SRC0C_YYY 2
  1062. # define R300_FPI0_ARGC_SRC0C_ZZZ 3
  1063. # define R300_FPI0_ARGC_SRC1C_XYZ 4
  1064. # define R300_FPI0_ARGC_SRC1C_XXX 5
  1065. # define R300_FPI0_ARGC_SRC1C_YYY 6
  1066. # define R300_FPI0_ARGC_SRC1C_ZZZ 7
  1067. # define R300_FPI0_ARGC_SRC2C_XYZ 8
  1068. # define R300_FPI0_ARGC_SRC2C_XXX 9
  1069. # define R300_FPI0_ARGC_SRC2C_YYY 10
  1070. # define R300_FPI0_ARGC_SRC2C_ZZZ 11
  1071. # define R300_FPI0_ARGC_SRC0A 12
  1072. # define R300_FPI0_ARGC_SRC1A 13
  1073. # define R300_FPI0_ARGC_SRC2A 14
  1074. # define R300_FPI0_ARGC_SRC1C_LRP 15
  1075. # define R300_FPI0_ARGC_ZERO 20
  1076. # define R300_FPI0_ARGC_ONE 21
  1077. /* GUESS */
  1078. # define R300_FPI0_ARGC_HALF 22
  1079. # define R300_FPI0_ARGC_SRC0C_YZX 23
  1080. # define R300_FPI0_ARGC_SRC1C_YZX 24
  1081. # define R300_FPI0_ARGC_SRC2C_YZX 25
  1082. # define R300_FPI0_ARGC_SRC0C_ZXY 26
  1083. # define R300_FPI0_ARGC_SRC1C_ZXY 27
  1084. # define R300_FPI0_ARGC_SRC2C_ZXY 28
  1085. # define R300_FPI0_ARGC_SRC0CA_WZY 29
  1086. # define R300_FPI0_ARGC_SRC1CA_WZY 30
  1087. # define R300_FPI0_ARGC_SRC2CA_WZY 31
  1088. # define R300_FPI0_ARG0C_SHIFT 0
  1089. # define R300_FPI0_ARG0C_MASK (31 << 0)
  1090. # define R300_FPI0_ARG0C_NEG (1 << 5)
  1091. # define R300_FPI0_ARG0C_ABS (1 << 6)
  1092. # define R300_FPI0_ARG1C_SHIFT 7
  1093. # define R300_FPI0_ARG1C_MASK (31 << 7)
  1094. # define R300_FPI0_ARG1C_NEG (1 << 12)
  1095. # define R300_FPI0_ARG1C_ABS (1 << 13)
  1096. # define R300_FPI0_ARG2C_SHIFT 14
  1097. # define R300_FPI0_ARG2C_MASK (31 << 14)
  1098. # define R300_FPI0_ARG2C_NEG (1 << 19)
  1099. # define R300_FPI0_ARG2C_ABS (1 << 20)
  1100. # define R300_FPI0_SPECIAL_LRP (1 << 21)
  1101. # define R300_FPI0_OUTC_MAD (0 << 23)
  1102. # define R300_FPI0_OUTC_DP3 (1 << 23)
  1103. # define R300_FPI0_OUTC_DP4 (2 << 23)
  1104. # define R300_FPI0_OUTC_MIN (4 << 23)
  1105. # define R300_FPI0_OUTC_MAX (5 << 23)
  1106. # define R300_FPI0_OUTC_CMPH (7 << 23)
  1107. # define R300_FPI0_OUTC_CMP (8 << 23)
  1108. # define R300_FPI0_OUTC_FRC (9 << 23)
  1109. # define R300_FPI0_OUTC_REPL_ALPHA (10 << 23)
  1110. # define R300_FPI0_OUTC_SAT (1 << 30)
  1111. # define R300_FPI0_INSERT_NOP (1 << 31)
  1112. #define R300_PFS_INSTR2_0 0x49C0
  1113. # define R300_FPI2_ARGA_SRC0C_X 0
  1114. # define R300_FPI2_ARGA_SRC0C_Y 1
  1115. # define R300_FPI2_ARGA_SRC0C_Z 2
  1116. # define R300_FPI2_ARGA_SRC1C_X 3
  1117. # define R300_FPI2_ARGA_SRC1C_Y 4
  1118. # define R300_FPI2_ARGA_SRC1C_Z 5
  1119. # define R300_FPI2_ARGA_SRC2C_X 6
  1120. # define R300_FPI2_ARGA_SRC2C_Y 7
  1121. # define R300_FPI2_ARGA_SRC2C_Z 8
  1122. # define R300_FPI2_ARGA_SRC0A 9
  1123. # define R300_FPI2_ARGA_SRC1A 10
  1124. # define R300_FPI2_ARGA_SRC2A 11
  1125. # define R300_FPI2_ARGA_SRC1A_LRP 15
  1126. # define R300_FPI2_ARGA_ZERO 16
  1127. # define R300_FPI2_ARGA_ONE 17
  1128. /* GUESS */
  1129. # define R300_FPI2_ARGA_HALF 18
  1130. # define R300_FPI2_ARG0A_SHIFT 0
  1131. # define R300_FPI2_ARG0A_MASK (31 << 0)
  1132. # define R300_FPI2_ARG0A_NEG (1 << 5)
  1133. /* GUESS */
  1134. # define R300_FPI2_ARG0A_ABS (1 << 6)
  1135. # define R300_FPI2_ARG1A_SHIFT 7
  1136. # define R300_FPI2_ARG1A_MASK (31 << 7)
  1137. # define R300_FPI2_ARG1A_NEG (1 << 12)
  1138. /* GUESS */
  1139. # define R300_FPI2_ARG1A_ABS (1 << 13)
  1140. # define R300_FPI2_ARG2A_SHIFT 14
  1141. # define R300_FPI2_ARG2A_MASK (31 << 14)
  1142. # define R300_FPI2_ARG2A_NEG (1 << 19)
  1143. /* GUESS */
  1144. # define R300_FPI2_ARG2A_ABS (1 << 20)
  1145. # define R300_FPI2_SPECIAL_LRP (1 << 21)
  1146. # define R300_FPI2_OUTA_MAD (0 << 23)
  1147. # define R300_FPI2_OUTA_DP4 (1 << 23)
  1148. # define R300_FPI2_OUTA_MIN (2 << 23)
  1149. # define R300_FPI2_OUTA_MAX (3 << 23)
  1150. # define R300_FPI2_OUTA_CMP (6 << 23)
  1151. # define R300_FPI2_OUTA_FRC (7 << 23)
  1152. # define R300_FPI2_OUTA_EX2 (8 << 23)
  1153. # define R300_FPI2_OUTA_LG2 (9 << 23)
  1154. # define R300_FPI2_OUTA_RCP (10 << 23)
  1155. # define R300_FPI2_OUTA_RSQ (11 << 23)
  1156. # define R300_FPI2_OUTA_SAT (1 << 30)
  1157. # define R300_FPI2_UNKNOWN_31 (1 << 31)
  1158. /* END: Fragment program instruction set */
  1159. /* Fog state and color */
  1160. #define R300_RE_FOG_STATE 0x4BC0
  1161. # define R300_FOG_ENABLE (1 << 0)
  1162. # define R300_FOG_MODE_LINEAR (0 << 1)
  1163. # define R300_FOG_MODE_EXP (1 << 1)
  1164. # define R300_FOG_MODE_EXP2 (2 << 1)
  1165. # define R300_FOG_MODE_MASK (3 << 1)
  1166. #define R300_FOG_COLOR_R 0x4BC8
  1167. #define R300_FOG_COLOR_G 0x4BCC
  1168. #define R300_FOG_COLOR_B 0x4BD0
  1169. #define R300_PP_ALPHA_TEST 0x4BD4
  1170. # define R300_REF_ALPHA_MASK 0x000000ff
  1171. # define R300_ALPHA_TEST_FAIL (0 << 8)
  1172. # define R300_ALPHA_TEST_LESS (1 << 8)
  1173. # define R300_ALPHA_TEST_LEQUAL (3 << 8)
  1174. # define R300_ALPHA_TEST_EQUAL (2 << 8)
  1175. # define R300_ALPHA_TEST_GEQUAL (6 << 8)
  1176. # define R300_ALPHA_TEST_GREATER (4 << 8)
  1177. # define R300_ALPHA_TEST_NEQUAL (5 << 8)
  1178. # define R300_ALPHA_TEST_PASS (7 << 8)
  1179. # define R300_ALPHA_TEST_OP_MASK (7 << 8)
  1180. # define R300_ALPHA_TEST_ENABLE (1 << 11)
  1181. /* gap */
  1182. /* Fragment program parameters in 7.16 floating point */
  1183. #define R300_PFS_PARAM_0_X 0x4C00
  1184. #define R300_PFS_PARAM_0_Y 0x4C04
  1185. #define R300_PFS_PARAM_0_Z 0x4C08
  1186. #define R300_PFS_PARAM_0_W 0x4C0C
  1187. /* GUESS: PARAM_31 is last, based on native limits reported by fglrx */
  1188. #define R300_PFS_PARAM_31_X 0x4DF0
  1189. #define R300_PFS_PARAM_31_Y 0x4DF4
  1190. #define R300_PFS_PARAM_31_Z 0x4DF8
  1191. #define R300_PFS_PARAM_31_W 0x4DFC
  1192. /* Notes:
  1193. * - AFAIK fglrx always sets BLEND_UNKNOWN when blending is used in
  1194. * the application
  1195. * - AFAIK fglrx always sets BLEND_NO_SEPARATE when CBLEND and ABLEND
  1196. * are set to the same
  1197. * function (both registers are always set up completely in any case)
  1198. * - Most blend flags are simply copied from R200 and not tested yet
  1199. */
  1200. #define R300_RB3D_CBLEND 0x4E04
  1201. #define R300_RB3D_ABLEND 0x4E08
  1202. /* the following only appear in CBLEND */
  1203. # define R300_BLEND_ENABLE (1 << 0)
  1204. # define R300_BLEND_UNKNOWN (3 << 1)
  1205. # define R300_BLEND_NO_SEPARATE (1 << 3)
  1206. /* the following are shared between CBLEND and ABLEND */
  1207. # define R300_FCN_MASK (3 << 12)
  1208. # define R300_COMB_FCN_ADD_CLAMP (0 << 12)
  1209. # define R300_COMB_FCN_ADD_NOCLAMP (1 << 12)
  1210. # define R300_COMB_FCN_SUB_CLAMP (2 << 12)
  1211. # define R300_COMB_FCN_SUB_NOCLAMP (3 << 12)
  1212. # define R300_COMB_FCN_MIN (4 << 12)
  1213. # define R300_COMB_FCN_MAX (5 << 12)
  1214. # define R300_COMB_FCN_RSUB_CLAMP (6 << 12)
  1215. # define R300_COMB_FCN_RSUB_NOCLAMP (7 << 12)
  1216. # define R300_BLEND_GL_ZERO (32)
  1217. # define R300_BLEND_GL_ONE (33)
  1218. # define R300_BLEND_GL_SRC_COLOR (34)
  1219. # define R300_BLEND_GL_ONE_MINUS_SRC_COLOR (35)
  1220. # define R300_BLEND_GL_DST_COLOR (36)
  1221. # define R300_BLEND_GL_ONE_MINUS_DST_COLOR (37)
  1222. # define R300_BLEND_GL_SRC_ALPHA (38)
  1223. # define R300_BLEND_GL_ONE_MINUS_SRC_ALPHA (39)
  1224. # define R300_BLEND_GL_DST_ALPHA (40)
  1225. # define R300_BLEND_GL_ONE_MINUS_DST_ALPHA (41)
  1226. # define R300_BLEND_GL_SRC_ALPHA_SATURATE (42)
  1227. # define R300_BLEND_GL_CONST_COLOR (43)
  1228. # define R300_BLEND_GL_ONE_MINUS_CONST_COLOR (44)
  1229. # define R300_BLEND_GL_CONST_ALPHA (45)
  1230. # define R300_BLEND_GL_ONE_MINUS_CONST_ALPHA (46)
  1231. # define R300_BLEND_MASK (63)
  1232. # define R300_SRC_BLEND_SHIFT (16)
  1233. # define R300_DST_BLEND_SHIFT (24)
  1234. #define R300_RB3D_BLEND_COLOR 0x4E10
  1235. #define R300_RB3D_COLORMASK 0x4E0C
  1236. # define R300_COLORMASK0_B (1<<0)
  1237. # define R300_COLORMASK0_G (1<<1)
  1238. # define R300_COLORMASK0_R (1<<2)
  1239. # define R300_COLORMASK0_A (1<<3)
  1240. /* gap */
  1241. #define R300_RB3D_COLOROFFSET0 0x4E28
  1242. # define R300_COLOROFFSET_MASK 0xFFFFFFF0 /* GUESS */
  1243. #define R300_RB3D_COLOROFFSET1 0x4E2C /* GUESS */
  1244. #define R300_RB3D_COLOROFFSET2 0x4E30 /* GUESS */
  1245. #define R300_RB3D_COLOROFFSET3 0x4E34 /* GUESS */
  1246. /* gap */
  1247. /* Bit 16: Larger tiles
  1248. * Bit 17: 4x2 tiles
  1249. * Bit 18: Extremely weird tile like, but some pixels duplicated?
  1250. */
  1251. #define R300_RB3D_COLORPITCH0 0x4E38
  1252. # define R300_COLORPITCH_MASK 0x00001FF8 /* GUESS */
  1253. # define R300_COLOR_TILE_ENABLE (1 << 16) /* GUESS */
  1254. # define R300_COLOR_MICROTILE_ENABLE (1 << 17) /* GUESS */
  1255. # define R300_COLOR_MICROTILE_SQUARE_ENABLE (2 << 17)
  1256. # define R300_COLOR_ENDIAN_NO_SWAP (0 << 18) /* GUESS */
  1257. # define R300_COLOR_ENDIAN_WORD_SWAP (1 << 18) /* GUESS */
  1258. # define R300_COLOR_ENDIAN_DWORD_SWAP (2 << 18) /* GUESS */
  1259. # define R300_COLOR_FORMAT_RGB565 (2 << 22)
  1260. # define R300_COLOR_FORMAT_ARGB8888 (3 << 22)
  1261. #define R300_RB3D_COLORPITCH1 0x4E3C /* GUESS */
  1262. #define R300_RB3D_COLORPITCH2 0x4E40 /* GUESS */
  1263. #define R300_RB3D_COLORPITCH3 0x4E44 /* GUESS */
  1264. #define R300_RB3D_AARESOLVE_OFFSET 0x4E80
  1265. #define R300_RB3D_AARESOLVE_PITCH 0x4E84
  1266. #define R300_RB3D_AARESOLVE_CTL 0x4E88
  1267. /* gap */
  1268. /* Guess by Vladimir.
  1269. * Set to 0A before 3D operations, set to 02 afterwards.
  1270. */
  1271. /*#define R300_RB3D_DSTCACHE_CTLSTAT 0x4E4C*/
  1272. # define R300_RB3D_DSTCACHE_UNKNOWN_02 0x00000002
  1273. # define R300_RB3D_DSTCACHE_UNKNOWN_0A 0x0000000A
  1274. /* gap */
  1275. /* There seems to be no "write only" setting, so use Z-test = ALWAYS
  1276. * for this.
  1277. * Bit (1<<8) is the "test" bit. so plain write is 6 - vd
  1278. */
  1279. #define R300_ZB_CNTL 0x4F00
  1280. # define R300_STENCIL_ENABLE (1 << 0)
  1281. # define R300_Z_ENABLE (1 << 1)
  1282. # define R300_Z_WRITE_ENABLE (1 << 2)
  1283. # define R300_Z_SIGNED_COMPARE (1 << 3)
  1284. # define R300_STENCIL_FRONT_BACK (1 << 4)
  1285. #define R300_ZB_ZSTENCILCNTL 0x4f04
  1286. /* functions */
  1287. # define R300_ZS_NEVER 0
  1288. # define R300_ZS_LESS 1
  1289. # define R300_ZS_LEQUAL 2
  1290. # define R300_ZS_EQUAL 3
  1291. # define R300_ZS_GEQUAL 4
  1292. # define R300_ZS_GREATER 5
  1293. # define R300_ZS_NOTEQUAL 6
  1294. # define R300_ZS_ALWAYS 7
  1295. # define R300_ZS_MASK 7
  1296. /* operations */
  1297. # define R300_ZS_KEEP 0
  1298. # define R300_ZS_ZERO 1
  1299. # define R300_ZS_REPLACE 2
  1300. # define R300_ZS_INCR 3
  1301. # define R300_ZS_DECR 4
  1302. # define R300_ZS_INVERT 5
  1303. # define R300_ZS_INCR_WRAP 6
  1304. # define R300_ZS_DECR_WRAP 7
  1305. # define R300_Z_FUNC_SHIFT 0
  1306. /* front and back refer to operations done for front
  1307. and back faces, i.e. separate stencil function support */
  1308. # define R300_S_FRONT_FUNC_SHIFT 3
  1309. # define R300_S_FRONT_SFAIL_OP_SHIFT 6
  1310. # define R300_S_FRONT_ZPASS_OP_SHIFT 9
  1311. # define R300_S_FRONT_ZFAIL_OP_SHIFT 12
  1312. # define R300_S_BACK_FUNC_SHIFT 15
  1313. # define R300_S_BACK_SFAIL_OP_SHIFT 18
  1314. # define R300_S_BACK_ZPASS_OP_SHIFT 21
  1315. # define R300_S_BACK_ZFAIL_OP_SHIFT 24
  1316. #define R300_ZB_STENCILREFMASK 0x4f08
  1317. # define R300_STENCILREF_SHIFT 0
  1318. # define R300_STENCILREF_MASK 0x000000ff
  1319. # define R300_STENCILMASK_SHIFT 8
  1320. # define R300_STENCILMASK_MASK 0x0000ff00
  1321. # define R300_STENCILWRITEMASK_SHIFT 16
  1322. # define R300_STENCILWRITEMASK_MASK 0x00ff0000
  1323. /* gap */
  1324. #define R300_ZB_FORMAT 0x4f10
  1325. # define R300_DEPTHFORMAT_16BIT_INT_Z (0 << 0)
  1326. # define R300_DEPTHFORMAT_16BIT_13E3 (1 << 0)
  1327. # define R300_DEPTHFORMAT_24BIT_INT_Z_8BIT_STENCIL (2 << 0)
  1328. /* reserved up to (15 << 0) */
  1329. # define R300_INVERT_13E3_LEADING_ONES (0 << 4)
  1330. # define R300_INVERT_13E3_LEADING_ZEROS (1 << 4)
  1331. #define R300_ZB_ZTOP 0x4F14
  1332. # define R300_ZTOP_DISABLE (0 << 0)
  1333. # define R300_ZTOP_ENABLE (1 << 0)
  1334. /* gap */
  1335. #define R300_ZB_ZCACHE_CTLSTAT 0x4f18
  1336. # define R300_ZB_ZCACHE_CTLSTAT_ZC_FLUSH_NO_EFFECT (0 << 0)
  1337. # define R300_ZB_ZCACHE_CTLSTAT_ZC_FLUSH_FLUSH_AND_FREE (1 << 0)
  1338. # define R300_ZB_ZCACHE_CTLSTAT_ZC_FREE_NO_EFFECT (0 << 1)
  1339. # define R300_ZB_ZCACHE_CTLSTAT_ZC_FREE_FREE (1 << 1)
  1340. # define R300_ZB_ZCACHE_CTLSTAT_ZC_BUSY_IDLE (0 << 31)
  1341. # define R300_ZB_ZCACHE_CTLSTAT_ZC_BUSY_BUSY (1 << 31)
  1342. #define R300_ZB_BW_CNTL 0x4f1c
  1343. # define R300_HIZ_DISABLE (0 << 0)
  1344. # define R300_HIZ_ENABLE (1 << 0)
  1345. # define R300_HIZ_MIN (0 << 1)
  1346. # define R300_HIZ_MAX (1 << 1)
  1347. # define R300_FAST_FILL_DISABLE (0 << 2)
  1348. # define R300_FAST_FILL_ENABLE (1 << 2)
  1349. # define R300_RD_COMP_DISABLE (0 << 3)
  1350. # define R300_RD_COMP_ENABLE (1 << 3)
  1351. # define R300_WR_COMP_DISABLE (0 << 4)
  1352. # define R300_WR_COMP_ENABLE (1 << 4)
  1353. # define R300_ZB_CB_CLEAR_RMW (0 << 5)
  1354. # define R300_ZB_CB_CLEAR_CACHE_LINEAR (1 << 5)
  1355. # define R300_FORCE_COMPRESSED_STENCIL_VALUE_DISABLE (0 << 6)
  1356. # define R300_FORCE_COMPRESSED_STENCIL_VALUE_ENABLE (1 << 6)
  1357. # define R500_ZEQUAL_OPTIMIZE_ENABLE (0 << 7)
  1358. # define R500_ZEQUAL_OPTIMIZE_DISABLE (1 << 7)
  1359. # define R500_SEQUAL_OPTIMIZE_ENABLE (0 << 8)
  1360. # define R500_SEQUAL_OPTIMIZE_DISABLE (1 << 8)
  1361. # define R500_BMASK_ENABLE (0 << 10)
  1362. # define R500_BMASK_DISABLE (1 << 10)
  1363. # define R500_HIZ_EQUAL_REJECT_DISABLE (0 << 11)
  1364. # define R500_HIZ_EQUAL_REJECT_ENABLE (1 << 11)
  1365. # define R500_HIZ_FP_EXP_BITS_DISABLE (0 << 12)
  1366. # define R500_HIZ_FP_EXP_BITS_1 (1 << 12)
  1367. # define R500_HIZ_FP_EXP_BITS_2 (2 << 12)
  1368. # define R500_HIZ_FP_EXP_BITS_3 (3 << 12)
  1369. # define R500_HIZ_FP_EXP_BITS_4 (4 << 12)
  1370. # define R500_HIZ_FP_EXP_BITS_5 (5 << 12)
  1371. # define R500_HIZ_FP_INVERT_LEADING_ONES (0 << 15)
  1372. # define R500_HIZ_FP_INVERT_LEADING_ZEROS (1 << 15)
  1373. # define R500_TILE_OVERWRITE_RECOMPRESSION_ENABLE (0 << 16)
  1374. # define R500_TILE_OVERWRITE_RECOMPRESSION_DISABLE (1 << 16)
  1375. # define R500_CONTIGUOUS_6XAA_SAMPLES_ENABLE (0 << 17)
  1376. # define R500_CONTIGUOUS_6XAA_SAMPLES_DISABLE (1 << 17)
  1377. # define R500_PEQ_PACKING_DISABLE (0 << 18)
  1378. # define R500_PEQ_PACKING_ENABLE (1 << 18)
  1379. # define R500_COVERED_PTR_MASKING_DISABLE (0 << 18)
  1380. # define R500_COVERED_PTR_MASKING_ENABLE (1 << 18)
  1381. /* gap */
  1382. /* Z Buffer Address Offset.
  1383. * Bits 31 to 5 are used for aligned Z buffer address offset for macro tiles.
  1384. */
  1385. #define R300_ZB_DEPTHOFFSET 0x4f20
  1386. /* Z Buffer Pitch and Endian Control */
  1387. #define R300_ZB_DEPTHPITCH 0x4f24
  1388. # define R300_DEPTHPITCH_MASK 0x00003FFC
  1389. # define R300_DEPTHMACROTILE_DISABLE (0 << 16)
  1390. # define R300_DEPTHMACROTILE_ENABLE (1 << 16)
  1391. # define R300_DEPTHMICROTILE_LINEAR (0 << 17)
  1392. # define R300_DEPTHMICROTILE_TILED (1 << 17)
  1393. # define R300_DEPTHMICROTILE_TILED_SQUARE (2 << 17)
  1394. # define R300_DEPTHENDIAN_NO_SWAP (0 << 18)
  1395. # define R300_DEPTHENDIAN_WORD_SWAP (1 << 18)
  1396. # define R300_DEPTHENDIAN_DWORD_SWAP (2 << 18)
  1397. # define R300_DEPTHENDIAN_HALF_DWORD_SWAP (3 << 18)
  1398. /* Z Buffer Clear Value */
  1399. #define R300_ZB_DEPTHCLEARVALUE 0x4f28
  1400. #define R300_ZB_ZMASK_OFFSET 0x4f30
  1401. #define R300_ZB_ZMASK_PITCH 0x4f34
  1402. #define R300_ZB_ZMASK_WRINDEX 0x4f38
  1403. #define R300_ZB_ZMASK_DWORD 0x4f3c
  1404. #define R300_ZB_ZMASK_RDINDEX 0x4f40
  1405. /* Hierarchical Z Memory Offset */
  1406. #define R300_ZB_HIZ_OFFSET 0x4f44
  1407. /* Hierarchical Z Write Index */
  1408. #define R300_ZB_HIZ_WRINDEX 0x4f48
  1409. /* Hierarchical Z Data */
  1410. #define R300_ZB_HIZ_DWORD 0x4f4c
  1411. /* Hierarchical Z Read Index */
  1412. #define R300_ZB_HIZ_RDINDEX 0x4f50
  1413. /* Hierarchical Z Pitch */
  1414. #define R300_ZB_HIZ_PITCH 0x4f54
  1415. /* Z Buffer Z Pass Counter Data */
  1416. #define R300_ZB_ZPASS_DATA 0x4f58
  1417. /* Z Buffer Z Pass Counter Address */
  1418. #define R300_ZB_ZPASS_ADDR 0x4f5c
  1419. /* Depth buffer X and Y coordinate offset */
  1420. #define R300_ZB_DEPTHXY_OFFSET 0x4f60
  1421. # define R300_DEPTHX_OFFSET_SHIFT 1
  1422. # define R300_DEPTHX_OFFSET_MASK 0x000007FE
  1423. # define R300_DEPTHY_OFFSET_SHIFT 17
  1424. # define R300_DEPTHY_OFFSET_MASK 0x07FE0000
  1425. /* Sets the fifo sizes */
  1426. #define R500_ZB_FIFO_SIZE 0x4fd0
  1427. # define R500_OP_FIFO_SIZE_FULL (0 << 0)
  1428. # define R500_OP_FIFO_SIZE_HALF (1 << 0)
  1429. # define R500_OP_FIFO_SIZE_QUATER (2 << 0)
  1430. # define R500_OP_FIFO_SIZE_EIGTHS (4 << 0)
  1431. /* Stencil Reference Value and Mask for backfacing quads */
  1432. /* R300_ZB_STENCILREFMASK handles front face */
  1433. #define R500_ZB_STENCILREFMASK_BF 0x4fd4
  1434. # define R500_STENCILREF_SHIFT 0
  1435. # define R500_STENCILREF_MASK 0x000000ff
  1436. # define R500_STENCILMASK_SHIFT 8
  1437. # define R500_STENCILMASK_MASK 0x0000ff00
  1438. # define R500_STENCILWRITEMASK_SHIFT 16
  1439. # define R500_STENCILWRITEMASK_MASK 0x00ff0000
  1440. /* BEGIN: Vertex program instruction set */
  1441. /* Every instruction is four dwords long:
  1442. * DWORD 0: output and opcode
  1443. * DWORD 1: first argument
  1444. * DWORD 2: second argument
  1445. * DWORD 3: third argument
  1446. *
  1447. * Notes:
  1448. * - ABS r, a is implemented as MAX r, a, -a
  1449. * - MOV is implemented as ADD to zero
  1450. * - XPD is implemented as MUL + MAD
  1451. * - FLR is implemented as FRC + ADD
  1452. * - apparently, fglrx tries to schedule instructions so that there is at
  1453. * least one instruction between the write to a temporary and the first
  1454. * read from said temporary; however, violations of this scheduling are
  1455. * allowed
  1456. * - register indices seem to be unrelated with OpenGL aliasing to
  1457. * conventional state
  1458. * - only one attribute and one parameter can be loaded at a time; however,
  1459. * the same attribute/parameter can be used for more than one argument
  1460. * - the second software argument for POW is the third hardware argument
  1461. * (no idea why)
  1462. * - MAD with only temporaries as input seems to use VPI_OUT_SELECT_MAD_2
  1463. *
  1464. * There is some magic surrounding LIT:
  1465. * The single argument is replicated across all three inputs, but swizzled:
  1466. * First argument: xyzy
  1467. * Second argument: xyzx
  1468. * Third argument: xyzw
  1469. * Whenever the result is used later in the fragment program, fglrx forces
  1470. * x and w to be 1.0 in the input selection; I don't know whether this is
  1471. * strictly necessary
  1472. */
  1473. #define R300_VPI_OUT_OP_DOT (1 << 0)
  1474. #define R300_VPI_OUT_OP_MUL (2 << 0)
  1475. #define R300_VPI_OUT_OP_ADD (3 << 0)
  1476. #define R300_VPI_OUT_OP_MAD (4 << 0)
  1477. #define R300_VPI_OUT_OP_DST (5 << 0)
  1478. #define R300_VPI_OUT_OP_FRC (6 << 0)
  1479. #define R300_VPI_OUT_OP_MAX (7 << 0)
  1480. #define R300_VPI_OUT_OP_MIN (8 << 0)
  1481. #define R300_VPI_OUT_OP_SGE (9 << 0)
  1482. #define R300_VPI_OUT_OP_SLT (10 << 0)
  1483. /* Used in GL_POINT_DISTANCE_ATTENUATION_ARB, vector(scalar, vector) */
  1484. #define R300_VPI_OUT_OP_UNK12 (12 << 0)
  1485. #define R300_VPI_OUT_OP_ARL (13 << 0)
  1486. #define R300_VPI_OUT_OP_EXP (65 << 0)
  1487. #define R300_VPI_OUT_OP_LOG (66 << 0)
  1488. /* Used in fog computations, scalar(scalar) */
  1489. #define R300_VPI_OUT_OP_UNK67 (67 << 0)
  1490. #define R300_VPI_OUT_OP_LIT (68 << 0)
  1491. #define R300_VPI_OUT_OP_POW (69 << 0)
  1492. #define R300_VPI_OUT_OP_RCP (70 << 0)
  1493. #define R300_VPI_OUT_OP_RSQ (72 << 0)
  1494. /* Used in GL_POINT_DISTANCE_ATTENUATION_ARB, scalar(scalar) */
  1495. #define R300_VPI_OUT_OP_UNK73 (73 << 0)
  1496. #define R300_VPI_OUT_OP_EX2 (75 << 0)
  1497. #define R300_VPI_OUT_OP_LG2 (76 << 0)
  1498. #define R300_VPI_OUT_OP_MAD_2 (128 << 0)
  1499. /* all temps, vector(scalar, vector, vector) */
  1500. #define R300_VPI_OUT_OP_UNK129 (129 << 0)
  1501. #define R300_VPI_OUT_REG_CLASS_TEMPORARY (0 << 8)
  1502. #define R300_VPI_OUT_REG_CLASS_ADDR (1 << 8)
  1503. #define R300_VPI_OUT_REG_CLASS_RESULT (2 << 8)
  1504. #define R300_VPI_OUT_REG_CLASS_MASK (31 << 8)
  1505. #define R300_VPI_OUT_REG_INDEX_SHIFT 13
  1506. /* GUESS based on fglrx native limits */
  1507. #define R300_VPI_OUT_REG_INDEX_MASK (31 << 13)
  1508. #define R300_VPI_OUT_WRITE_X (1 << 20)
  1509. #define R300_VPI_OUT_WRITE_Y (1 << 21)
  1510. #define R300_VPI_OUT_WRITE_Z (1 << 22)
  1511. #define R300_VPI_OUT_WRITE_W (1 << 23)
  1512. #define R300_VPI_IN_REG_CLASS_TEMPORARY (0 << 0)
  1513. #define R300_VPI_IN_REG_CLASS_ATTRIBUTE (1 << 0)
  1514. #define R300_VPI_IN_REG_CLASS_PARAMETER (2 << 0)
  1515. #define R300_VPI_IN_REG_CLASS_NONE (9 << 0)
  1516. #define R300_VPI_IN_REG_CLASS_MASK (31 << 0)
  1517. #define R300_VPI_IN_REG_INDEX_SHIFT 5
  1518. /* GUESS based on fglrx native limits */
  1519. #define R300_VPI_IN_REG_INDEX_MASK (255 << 5)
  1520. /* The R300 can select components from the input register arbitrarily.
  1521. * Use the following constants, shifted by the component shift you
  1522. * want to select
  1523. */
  1524. #define R300_VPI_IN_SELECT_X 0
  1525. #define R300_VPI_IN_SELECT_Y 1
  1526. #define R300_VPI_IN_SELECT_Z 2
  1527. #define R300_VPI_IN_SELECT_W 3
  1528. #define R300_VPI_IN_SELECT_ZERO 4
  1529. #define R300_VPI_IN_SELECT_ONE 5
  1530. #define R300_VPI_IN_SELECT_MASK 7
  1531. #define R300_VPI_IN_X_SHIFT 13
  1532. #define R300_VPI_IN_Y_SHIFT 16
  1533. #define R300_VPI_IN_Z_SHIFT 19
  1534. #define R300_VPI_IN_W_SHIFT 22
  1535. #define R300_VPI_IN_NEG_X (1 << 25)
  1536. #define R300_VPI_IN_NEG_Y (1 << 26)
  1537. #define R300_VPI_IN_NEG_Z (1 << 27)
  1538. #define R300_VPI_IN_NEG_W (1 << 28)
  1539. /* END: Vertex program instruction set */
  1540. /* BEGIN: Packet 3 commands */
  1541. /* A primitive emission dword. */
  1542. #define R300_PRIM_TYPE_NONE (0 << 0)
  1543. #define R300_PRIM_TYPE_POINT (1 << 0)
  1544. #define R300_PRIM_TYPE_LINE (2 << 0)
  1545. #define R300_PRIM_TYPE_LINE_STRIP (3 << 0)
  1546. #define R300_PRIM_TYPE_TRI_LIST (4 << 0)
  1547. #define R300_PRIM_TYPE_TRI_FAN (5 << 0)
  1548. #define R300_PRIM_TYPE_TRI_STRIP (6 << 0)
  1549. #define R300_PRIM_TYPE_TRI_TYPE2 (7 << 0)
  1550. #define R300_PRIM_TYPE_RECT_LIST (8 << 0)
  1551. #define R300_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
  1552. #define R300_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
  1553. /* GUESS (based on r200) */
  1554. #define R300_PRIM_TYPE_POINT_SPRITES (11 << 0)
  1555. #define R300_PRIM_TYPE_LINE_LOOP (12 << 0)
  1556. #define R300_PRIM_TYPE_QUADS (13 << 0)
  1557. #define R300_PRIM_TYPE_QUAD_STRIP (14 << 0)
  1558. #define R300_PRIM_TYPE_POLYGON (15 << 0)
  1559. #define R300_PRIM_TYPE_MASK 0xF
  1560. #define R300_PRIM_WALK_IND (1 << 4)
  1561. #define R300_PRIM_WALK_LIST (2 << 4)
  1562. #define R300_PRIM_WALK_RING (3 << 4)
  1563. #define R300_PRIM_WALK_MASK (3 << 4)
  1564. /* GUESS (based on r200) */
  1565. #define R300_PRIM_COLOR_ORDER_BGRA (0 << 6)
  1566. #define R300_PRIM_COLOR_ORDER_RGBA (1 << 6)
  1567. #define R300_PRIM_NUM_VERTICES_SHIFT 16
  1568. #define R300_PRIM_NUM_VERTICES_MASK 0xffff
  1569. /* Draw a primitive from vertex data in arrays loaded via 3D_LOAD_VBPNTR.
  1570. * Two parameter dwords:
  1571. * 0. The first parameter appears to be always 0
  1572. * 1. The second parameter is a standard primitive emission dword.
  1573. */
  1574. #define R300_PACKET3_3D_DRAW_VBUF 0x00002800
  1575. /* Specify the full set of vertex arrays as (address, stride).
  1576. * The first parameter is the number of vertex arrays specified.
  1577. * The rest of the command is a variable length list of blocks, where
  1578. * each block is three dwords long and specifies two arrays.
  1579. * The first dword of a block is split into two words, the lower significant
  1580. * word refers to the first array, the more significant word to the second
  1581. * array in the block.
  1582. * The low byte of each word contains the size of an array entry in dwords,
  1583. * the high byte contains the stride of the array.
  1584. * The second dword of a block contains the pointer to the first array,
  1585. * the third dword of a block contains the pointer to the second array.
  1586. * Note that if the total number of arrays is odd, the third dword of
  1587. * the last block is omitted.
  1588. */
  1589. #define R300_PACKET3_3D_LOAD_VBPNTR 0x00002F00
  1590. #define R300_PACKET3_INDX_BUFFER 0x00003300
  1591. # define R300_EB_UNK1_SHIFT 24
  1592. # define R300_EB_UNK1 (0x80<<24)
  1593. # define R300_EB_UNK2 0x0810
  1594. #define R300_PACKET3_3D_DRAW_VBUF_2 0x00003400
  1595. #define R300_PACKET3_3D_DRAW_INDX_2 0x00003600
  1596. /* END: Packet 3 commands */
  1597. /* Color formats for 2d packets
  1598. */
  1599. #define R300_CP_COLOR_FORMAT_CI8 2
  1600. #define R300_CP_COLOR_FORMAT_ARGB1555 3
  1601. #define R300_CP_COLOR_FORMAT_RGB565 4
  1602. #define R300_CP_COLOR_FORMAT_ARGB8888 6
  1603. #define R300_CP_COLOR_FORMAT_RGB332 7
  1604. #define R300_CP_COLOR_FORMAT_RGB8 9
  1605. #define R300_CP_COLOR_FORMAT_ARGB4444 15
  1606. /*
  1607. * CP type-3 packets
  1608. */
  1609. #define R300_CP_CMD_BITBLT_MULTI 0xC0009B00
  1610. #define R500_VAP_INDEX_OFFSET 0x208c
  1611. #define R500_GA_US_VECTOR_INDEX 0x4250
  1612. #define R500_GA_US_VECTOR_DATA 0x4254
  1613. #define R500_RS_IP_0 0x4074
  1614. #define R500_RS_INST_0 0x4320
  1615. #define R500_US_CONFIG 0x4600
  1616. #define R500_US_FC_CTRL 0x4624
  1617. #define R500_US_CODE_ADDR 0x4630
  1618. #define R500_RB3D_COLOR_CLEAR_VALUE_AR 0x46c0
  1619. #define R500_RB3D_CONSTANT_COLOR_AR 0x4ef8
  1620. #define R300_SU_REG_DEST 0x42c8
  1621. #define RV530_FG_ZBREG_DEST 0x4be8
  1622. #define R300_ZB_ZPASS_DATA 0x4f58
  1623. #define R300_ZB_ZPASS_ADDR 0x4f5c
  1624. #endif /* _R300_REG_H */