123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535 |
- /*
- * Copyright 2008 Advanced Micro Devices, Inc.
- * Copyright 2008 Red Hat Inc.
- * Copyright 2009 Christian König.
- *
- * Permission is hereby granted, free of charge, to any person obtaining a
- * copy of this software and associated documentation files (the "Software"),
- * to deal in the Software without restriction, including without limitation
- * the rights to use, copy, modify, merge, publish, distribute, sublicense,
- * and/or sell copies of the Software, and to permit persons to whom the
- * Software is furnished to do so, subject to the following conditions:
- *
- * The above copyright notice and this permission notice shall be included in
- * all copies or substantial portions of the Software.
- *
- * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
- * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
- * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
- * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
- * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
- * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
- * OTHER DEALINGS IN THE SOFTWARE.
- *
- * Authors: Christian König
- */
- #include <linux/hdmi.h>
- #include <linux/gcd.h>
- #include <drm/drmP.h>
- #include <drm/radeon_drm.h>
- #include "radeon.h"
- #include "radeon_asic.h"
- #include "radeon_audio.h"
- #include "r600d.h"
- #include "atom.h"
- /*
- * HDMI color format
- */
- enum r600_hdmi_color_format {
- RGB = 0,
- YCC_422 = 1,
- YCC_444 = 2
- };
- /*
- * IEC60958 status bits
- */
- enum r600_hdmi_iec_status_bits {
- AUDIO_STATUS_DIG_ENABLE = 0x01,
- AUDIO_STATUS_V = 0x02,
- AUDIO_STATUS_VCFG = 0x04,
- AUDIO_STATUS_EMPHASIS = 0x08,
- AUDIO_STATUS_COPYRIGHT = 0x10,
- AUDIO_STATUS_NONAUDIO = 0x20,
- AUDIO_STATUS_PROFESSIONAL = 0x40,
- AUDIO_STATUS_LEVEL = 0x80
- };
- static struct r600_audio_pin r600_audio_status(struct radeon_device *rdev)
- {
- struct r600_audio_pin status;
- uint32_t value;
- value = RREG32(R600_AUDIO_RATE_BPS_CHANNEL);
- /* number of channels */
- status.channels = (value & 0x7) + 1;
- /* bits per sample */
- switch ((value & 0xF0) >> 4) {
- case 0x0:
- status.bits_per_sample = 8;
- break;
- case 0x1:
- status.bits_per_sample = 16;
- break;
- case 0x2:
- status.bits_per_sample = 20;
- break;
- case 0x3:
- status.bits_per_sample = 24;
- break;
- case 0x4:
- status.bits_per_sample = 32;
- break;
- default:
- dev_err(rdev->dev, "Unknown bits per sample 0x%x, using 16\n",
- (int)value);
- status.bits_per_sample = 16;
- }
- /* current sampling rate in HZ */
- if (value & 0x4000)
- status.rate = 44100;
- else
- status.rate = 48000;
- status.rate *= ((value >> 11) & 0x7) + 1;
- status.rate /= ((value >> 8) & 0x7) + 1;
- value = RREG32(R600_AUDIO_STATUS_BITS);
- /* iec 60958 status bits */
- status.status_bits = value & 0xff;
- /* iec 60958 category code */
- status.category_code = (value >> 8) & 0xff;
- return status;
- }
- /*
- * update all hdmi interfaces with current audio parameters
- */
- void r600_audio_update_hdmi(struct work_struct *work)
- {
- struct radeon_device *rdev = container_of(work, struct radeon_device,
- audio_work);
- struct drm_device *dev = rdev->ddev;
- struct r600_audio_pin audio_status = r600_audio_status(rdev);
- struct drm_encoder *encoder;
- bool changed = false;
- if (rdev->audio.pin[0].channels != audio_status.channels ||
- rdev->audio.pin[0].rate != audio_status.rate ||
- rdev->audio.pin[0].bits_per_sample != audio_status.bits_per_sample ||
- rdev->audio.pin[0].status_bits != audio_status.status_bits ||
- rdev->audio.pin[0].category_code != audio_status.category_code) {
- rdev->audio.pin[0] = audio_status;
- changed = true;
- }
- list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
- if (!radeon_encoder_is_digital(encoder))
- continue;
- if (changed || r600_hdmi_buffer_status_changed(encoder))
- r600_hdmi_update_audio_settings(encoder);
- }
- }
- /* enable the audio stream */
- void r600_audio_enable(struct radeon_device *rdev,
- struct r600_audio_pin *pin,
- u8 enable_mask)
- {
- u32 tmp = RREG32(AZ_HOT_PLUG_CONTROL);
- if (!pin)
- return;
- if (enable_mask) {
- tmp |= AUDIO_ENABLED;
- if (enable_mask & 1)
- tmp |= PIN0_AUDIO_ENABLED;
- if (enable_mask & 2)
- tmp |= PIN1_AUDIO_ENABLED;
- if (enable_mask & 4)
- tmp |= PIN2_AUDIO_ENABLED;
- if (enable_mask & 8)
- tmp |= PIN3_AUDIO_ENABLED;
- } else {
- tmp &= ~(AUDIO_ENABLED |
- PIN0_AUDIO_ENABLED |
- PIN1_AUDIO_ENABLED |
- PIN2_AUDIO_ENABLED |
- PIN3_AUDIO_ENABLED);
- }
- WREG32(AZ_HOT_PLUG_CONTROL, tmp);
- }
- struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev)
- {
- /* only one pin on 6xx-NI */
- return &rdev->audio.pin[0];
- }
- void r600_hdmi_update_acr(struct drm_encoder *encoder, long offset,
- const struct radeon_hdmi_acr *acr)
- {
- struct drm_device *dev = encoder->dev;
- struct radeon_device *rdev = dev->dev_private;
- /* DCE 3.0 uses register that's normally for CRC_CONTROL */
- uint32_t acr_ctl = ASIC_IS_DCE3(rdev) ? DCE3_HDMI0_ACR_PACKET_CONTROL :
- HDMI0_ACR_PACKET_CONTROL;
- WREG32_P(acr_ctl + offset,
- HDMI0_ACR_SOURCE | /* select SW CTS value */
- HDMI0_ACR_AUTO_SEND, /* allow hw to sent ACR packets when required */
- ~(HDMI0_ACR_SOURCE |
- HDMI0_ACR_AUTO_SEND));
- WREG32_P(HDMI0_ACR_32_0 + offset,
- HDMI0_ACR_CTS_32(acr->cts_32khz),
- ~HDMI0_ACR_CTS_32_MASK);
- WREG32_P(HDMI0_ACR_32_1 + offset,
- HDMI0_ACR_N_32(acr->n_32khz),
- ~HDMI0_ACR_N_32_MASK);
- WREG32_P(HDMI0_ACR_44_0 + offset,
- HDMI0_ACR_CTS_44(acr->cts_44_1khz),
- ~HDMI0_ACR_CTS_44_MASK);
- WREG32_P(HDMI0_ACR_44_1 + offset,
- HDMI0_ACR_N_44(acr->n_44_1khz),
- ~HDMI0_ACR_N_44_MASK);
- WREG32_P(HDMI0_ACR_48_0 + offset,
- HDMI0_ACR_CTS_48(acr->cts_48khz),
- ~HDMI0_ACR_CTS_48_MASK);
- WREG32_P(HDMI0_ACR_48_1 + offset,
- HDMI0_ACR_N_48(acr->n_48khz),
- ~HDMI0_ACR_N_48_MASK);
- }
- /*
- * build a HDMI Video Info Frame
- */
- void r600_set_avi_packet(struct radeon_device *rdev, u32 offset,
- unsigned char *buffer, size_t size)
- {
- uint8_t *frame = buffer + 3;
- WREG32(HDMI0_AVI_INFO0 + offset,
- frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
- WREG32(HDMI0_AVI_INFO1 + offset,
- frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
- WREG32(HDMI0_AVI_INFO2 + offset,
- frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
- WREG32(HDMI0_AVI_INFO3 + offset,
- frame[0xC] | (frame[0xD] << 8) | (buffer[1] << 24));
- WREG32_OR(HDMI0_INFOFRAME_CONTROL1 + offset,
- HDMI0_AVI_INFO_LINE(2)); /* anything other than 0 */
- WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
- HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
- HDMI0_AVI_INFO_CONT); /* send AVI info frames every frame/field */
- }
- /*
- * build a Audio Info Frame
- */
- static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
- const void *buffer, size_t size)
- {
- struct drm_device *dev = encoder->dev;
- struct radeon_device *rdev = dev->dev_private;
- struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
- struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
- uint32_t offset = dig->afmt->offset;
- const u8 *frame = buffer + 3;
- WREG32(HDMI0_AUDIO_INFO0 + offset,
- frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
- WREG32(HDMI0_AUDIO_INFO1 + offset,
- frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
- }
- /*
- * test if audio buffer is filled enough to start playing
- */
- static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
- {
- struct drm_device *dev = encoder->dev;
- struct radeon_device *rdev = dev->dev_private;
- struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
- struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
- uint32_t offset = dig->afmt->offset;
- return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
- }
- /*
- * have buffer status changed since last call?
- */
- int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
- {
- struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
- struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
- int status, result;
- if (!dig->afmt || !dig->afmt->enabled)
- return 0;
- status = r600_hdmi_is_audio_buffer_filled(encoder);
- result = dig->afmt->last_buffer_filled_status != status;
- dig->afmt->last_buffer_filled_status = status;
- return result;
- }
- /*
- * write the audio workaround status to the hardware
- */
- void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
- {
- struct drm_device *dev = encoder->dev;
- struct radeon_device *rdev = dev->dev_private;
- struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
- struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
- uint32_t offset = dig->afmt->offset;
- bool hdmi_audio_workaround = false; /* FIXME */
- u32 value;
- if (!hdmi_audio_workaround ||
- r600_hdmi_is_audio_buffer_filled(encoder))
- value = 0; /* disable workaround */
- else
- value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
- WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
- value, ~HDMI0_AUDIO_TEST_EN);
- }
- void r600_hdmi_audio_set_dto(struct radeon_device *rdev,
- struct radeon_crtc *crtc, unsigned int clock)
- {
- struct radeon_encoder *radeon_encoder;
- struct radeon_encoder_atom_dig *dig;
- if (!crtc)
- return;
- radeon_encoder = to_radeon_encoder(crtc->encoder);
- dig = radeon_encoder->enc_priv;
- if (!dig)
- return;
- if (dig->dig_encoder == 0) {
- WREG32(DCCG_AUDIO_DTO0_PHASE, 24000 * 100);
- WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
- WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
- } else {
- WREG32(DCCG_AUDIO_DTO1_PHASE, 24000 * 100);
- WREG32(DCCG_AUDIO_DTO1_MODULE, clock * 100);
- WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
- }
- }
- void r600_set_vbi_packet(struct drm_encoder *encoder, u32 offset)
- {
- struct drm_device *dev = encoder->dev;
- struct radeon_device *rdev = dev->dev_private;
- WREG32_OR(HDMI0_VBI_PACKET_CONTROL + offset,
- HDMI0_NULL_SEND | /* send null packets when required */
- HDMI0_GC_SEND | /* send general control packets */
- HDMI0_GC_CONT); /* send general control packets every frame */
- }
- void r600_set_audio_packet(struct drm_encoder *encoder, u32 offset)
- {
- struct drm_device *dev = encoder->dev;
- struct radeon_device *rdev = dev->dev_private;
- WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
- HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
- HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
- HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
- HDMI0_60958_CS_UPDATE, /* allow 60958 channel status fields to be updated */
- ~(HDMI0_AUDIO_SAMPLE_SEND |
- HDMI0_AUDIO_DELAY_EN_MASK |
- HDMI0_AUDIO_PACKETS_PER_LINE_MASK |
- HDMI0_60958_CS_UPDATE));
- WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
- HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
- HDMI0_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
- WREG32_P(HDMI0_INFOFRAME_CONTROL1 + offset,
- HDMI0_AUDIO_INFO_LINE(2), /* anything other than 0 */
- ~HDMI0_AUDIO_INFO_LINE_MASK);
- WREG32_AND(HDMI0_GENERIC_PACKET_CONTROL + offset,
- ~(HDMI0_GENERIC0_SEND |
- HDMI0_GENERIC0_CONT |
- HDMI0_GENERIC0_UPDATE |
- HDMI0_GENERIC1_SEND |
- HDMI0_GENERIC1_CONT |
- HDMI0_GENERIC0_LINE_MASK |
- HDMI0_GENERIC1_LINE_MASK));
- WREG32_P(HDMI0_60958_0 + offset,
- HDMI0_60958_CS_CHANNEL_NUMBER_L(1),
- ~(HDMI0_60958_CS_CHANNEL_NUMBER_L_MASK |
- HDMI0_60958_CS_CLOCK_ACCURACY_MASK));
- WREG32_P(HDMI0_60958_1 + offset,
- HDMI0_60958_CS_CHANNEL_NUMBER_R(2),
- ~HDMI0_60958_CS_CHANNEL_NUMBER_R_MASK);
- }
- void r600_set_mute(struct drm_encoder *encoder, u32 offset, bool mute)
- {
- struct drm_device *dev = encoder->dev;
- struct radeon_device *rdev = dev->dev_private;
- if (mute)
- WREG32_OR(HDMI0_GC + offset, HDMI0_GC_AVMUTE);
- else
- WREG32_AND(HDMI0_GC + offset, ~HDMI0_GC_AVMUTE);
- }
- /**
- * r600_hdmi_update_audio_settings - Update audio infoframe
- *
- * @encoder: drm encoder
- *
- * Gets info about current audio stream and updates audio infoframe.
- */
- void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
- {
- struct drm_device *dev = encoder->dev;
- struct radeon_device *rdev = dev->dev_private;
- struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
- struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
- struct r600_audio_pin audio = r600_audio_status(rdev);
- uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
- struct hdmi_audio_infoframe frame;
- uint32_t offset;
- uint32_t value;
- ssize_t err;
- if (!dig->afmt || !dig->afmt->enabled)
- return;
- offset = dig->afmt->offset;
- DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
- r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
- audio.channels, audio.rate, audio.bits_per_sample);
- DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
- (int)audio.status_bits, (int)audio.category_code);
- err = hdmi_audio_infoframe_init(&frame);
- if (err < 0) {
- DRM_ERROR("failed to setup audio infoframe\n");
- return;
- }
- frame.channels = audio.channels;
- err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
- if (err < 0) {
- DRM_ERROR("failed to pack audio infoframe\n");
- return;
- }
- value = RREG32(HDMI0_AUDIO_PACKET_CONTROL + offset);
- if (value & HDMI0_AUDIO_TEST_EN)
- WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
- value & ~HDMI0_AUDIO_TEST_EN);
- WREG32_OR(HDMI0_CONTROL + offset,
- HDMI0_ERROR_ACK);
- WREG32_AND(HDMI0_INFOFRAME_CONTROL0 + offset,
- ~HDMI0_AUDIO_INFO_SOURCE);
- r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
- WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
- HDMI0_AUDIO_INFO_CONT |
- HDMI0_AUDIO_INFO_UPDATE);
- }
- /*
- * enable the HDMI engine
- */
- void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
- {
- struct drm_device *dev = encoder->dev;
- struct radeon_device *rdev = dev->dev_private;
- struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
- struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
- u32 hdmi = HDMI0_ERROR_ACK;
- if (!dig || !dig->afmt)
- return;
- /* Older chipsets require setting HDMI and routing manually */
- if (!ASIC_IS_DCE3(rdev)) {
- if (enable)
- hdmi |= HDMI0_ENABLE;
- switch (radeon_encoder->encoder_id) {
- case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
- if (enable) {
- WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
- hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
- } else {
- WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
- }
- break;
- case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
- if (enable) {
- WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
- hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
- } else {
- WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
- }
- break;
- case ENCODER_OBJECT_ID_INTERNAL_DDI:
- if (enable) {
- WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
- hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
- } else {
- WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
- }
- break;
- case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
- if (enable)
- hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
- break;
- default:
- dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
- radeon_encoder->encoder_id);
- break;
- }
- WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
- }
- if (rdev->irq.installed) {
- /* if irq is available use it */
- /* XXX: shouldn't need this on any asics. Double check DCE2/3 */
- if (enable)
- radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
- else
- radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
- }
- dig->afmt->enabled = enable;
- DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
- enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
- }
|