r600_reg.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __R600_REG_H__
  29. #define __R600_REG_H__
  30. #define R600_PCIE_PORT_INDEX 0x0038
  31. #define R600_PCIE_PORT_DATA 0x003c
  32. #define R600_RCU_INDEX 0x0100
  33. #define R600_RCU_DATA 0x0104
  34. #define R600_UVD_CTX_INDEX 0xf4a0
  35. #define R600_UVD_CTX_DATA 0xf4a4
  36. #define R600_MC_VM_FB_LOCATION 0x2180
  37. #define R600_MC_FB_BASE_MASK 0x0000FFFF
  38. #define R600_MC_FB_BASE_SHIFT 0
  39. #define R600_MC_FB_TOP_MASK 0xFFFF0000
  40. #define R600_MC_FB_TOP_SHIFT 16
  41. #define R600_MC_VM_AGP_TOP 0x2184
  42. #define R600_MC_AGP_TOP_MASK 0x0003FFFF
  43. #define R600_MC_AGP_TOP_SHIFT 0
  44. #define R600_MC_VM_AGP_BOT 0x2188
  45. #define R600_MC_AGP_BOT_MASK 0x0003FFFF
  46. #define R600_MC_AGP_BOT_SHIFT 0
  47. #define R600_MC_VM_AGP_BASE 0x218c
  48. #define R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190
  49. #define R600_LOGICAL_PAGE_NUMBER_MASK 0x000FFFFF
  50. #define R600_LOGICAL_PAGE_NUMBER_SHIFT 0
  51. #define R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194
  52. #define R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198
  53. #define R700_MC_VM_FB_LOCATION 0x2024
  54. #define R700_MC_FB_BASE_MASK 0x0000FFFF
  55. #define R700_MC_FB_BASE_SHIFT 0
  56. #define R700_MC_FB_TOP_MASK 0xFFFF0000
  57. #define R700_MC_FB_TOP_SHIFT 16
  58. #define R700_MC_VM_AGP_TOP 0x2028
  59. #define R700_MC_AGP_TOP_MASK 0x0003FFFF
  60. #define R700_MC_AGP_TOP_SHIFT 0
  61. #define R700_MC_VM_AGP_BOT 0x202c
  62. #define R700_MC_AGP_BOT_MASK 0x0003FFFF
  63. #define R700_MC_AGP_BOT_SHIFT 0
  64. #define R700_MC_VM_AGP_BASE 0x2030
  65. #define R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  66. #define R700_LOGICAL_PAGE_NUMBER_MASK 0x000FFFFF
  67. #define R700_LOGICAL_PAGE_NUMBER_SHIFT 0
  68. #define R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  69. #define R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203c
  70. #define R600_RAMCFG 0x2408
  71. # define R600_CHANSIZE (1 << 7)
  72. # define R600_CHANSIZE_OVERRIDE (1 << 10)
  73. #define R600_GENERAL_PWRMGT 0x618
  74. # define R600_OPEN_DRAIN_PADS (1 << 11)
  75. #define R600_LOWER_GPIO_ENABLE 0x710
  76. #define R600_CTXSW_VID_LOWER_GPIO_CNTL 0x718
  77. #define R600_HIGH_VID_LOWER_GPIO_CNTL 0x71c
  78. #define R600_MEDIUM_VID_LOWER_GPIO_CNTL 0x720
  79. #define R600_LOW_VID_LOWER_GPIO_CNTL 0x724
  80. #define R600_D1GRPH_SWAP_CONTROL 0x610C
  81. # define R600_D1GRPH_SWAP_ENDIAN_NONE (0 << 0)
  82. # define R600_D1GRPH_SWAP_ENDIAN_16BIT (1 << 0)
  83. # define R600_D1GRPH_SWAP_ENDIAN_32BIT (2 << 0)
  84. # define R600_D1GRPH_SWAP_ENDIAN_64BIT (3 << 0)
  85. #define R600_HDP_NONSURFACE_BASE 0x2c04
  86. #define R600_BUS_CNTL 0x5420
  87. # define R600_BIOS_ROM_DIS (1 << 1)
  88. #define R600_CONFIG_CNTL 0x5424
  89. #define R600_CONFIG_MEMSIZE 0x5428
  90. #define R600_CONFIG_F0_BASE 0x542C
  91. #define R600_CONFIG_APER_SIZE 0x5430
  92. #define R600_BIF_FB_EN 0x5490
  93. #define R600_FB_READ_EN (1 << 0)
  94. #define R600_FB_WRITE_EN (1 << 1)
  95. #define R600_CITF_CNTL 0x200c
  96. #define R600_BLACKOUT_MASK 0x00000003
  97. #define R700_MC_CITF_CNTL 0x25c0
  98. #define R600_ROM_CNTL 0x1600
  99. # define R600_SCK_OVERWRITE (1 << 1)
  100. # define R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT 28
  101. # define R600_SCK_PRESCALE_CRYSTAL_CLK_MASK (0xf << 28)
  102. #define R600_CG_SPLL_FUNC_CNTL 0x600
  103. # define R600_SPLL_BYPASS_EN (1 << 3)
  104. #define R600_CG_SPLL_STATUS 0x60c
  105. # define R600_SPLL_CHG_STATUS (1 << 1)
  106. #define R600_BIOS_0_SCRATCH 0x1724
  107. #define R600_BIOS_1_SCRATCH 0x1728
  108. #define R600_BIOS_2_SCRATCH 0x172c
  109. #define R600_BIOS_3_SCRATCH 0x1730
  110. #define R600_BIOS_4_SCRATCH 0x1734
  111. #define R600_BIOS_5_SCRATCH 0x1738
  112. #define R600_BIOS_6_SCRATCH 0x173c
  113. #define R600_BIOS_7_SCRATCH 0x1740
  114. /* Audio, these regs were reverse enginered,
  115. * so the chance is high that the naming is wrong
  116. * R6xx+ ??? */
  117. /* Audio clocks */
  118. #define R600_AUDIO_PLL1_MUL 0x0514
  119. #define R600_AUDIO_PLL1_DIV 0x0518
  120. #define R600_AUDIO_PLL2_MUL 0x0524
  121. #define R600_AUDIO_PLL2_DIV 0x0528
  122. #define R600_AUDIO_CLK_SRCSEL 0x0534
  123. /* Audio general */
  124. #define R600_AUDIO_ENABLE 0x7300
  125. #define R600_AUDIO_TIMING 0x7344
  126. /* Audio params */
  127. #define R600_AUDIO_VENDOR_ID 0x7380
  128. #define R600_AUDIO_REVISION_ID 0x7384
  129. #define R600_AUDIO_ROOT_NODE_COUNT 0x7388
  130. #define R600_AUDIO_NID1_NODE_COUNT 0x738c
  131. #define R600_AUDIO_NID1_TYPE 0x7390
  132. #define R600_AUDIO_SUPPORTED_SIZE_RATE 0x7394
  133. #define R600_AUDIO_SUPPORTED_CODEC 0x7398
  134. #define R600_AUDIO_SUPPORTED_POWER_STATES 0x739c
  135. #define R600_AUDIO_NID2_CAPS 0x73a0
  136. #define R600_AUDIO_NID3_CAPS 0x73a4
  137. #define R600_AUDIO_NID3_PIN_CAPS 0x73a8
  138. /* Audio conn list */
  139. #define R600_AUDIO_CONN_LIST_LEN 0x73ac
  140. #define R600_AUDIO_CONN_LIST 0x73b0
  141. /* Audio verbs */
  142. #define R600_AUDIO_RATE_BPS_CHANNEL 0x73c0
  143. #define R600_AUDIO_PLAYING 0x73c4
  144. #define R600_AUDIO_IMPLEMENTATION_ID 0x73c8
  145. #define R600_AUDIO_CONFIG_DEFAULT 0x73cc
  146. #define R600_AUDIO_PIN_SENSE 0x73d0
  147. #define R600_AUDIO_PIN_WIDGET_CNTL 0x73d4
  148. #define R600_AUDIO_STATUS_BITS 0x73d8
  149. #define DCE2_HDMI_OFFSET0 (0x7400 - 0x7400)
  150. #define DCE2_HDMI_OFFSET1 (0x7700 - 0x7400)
  151. /* DCE3.2 second instance starts at 0x7800 */
  152. #define DCE3_HDMI_OFFSET0 (0x7400 - 0x7400)
  153. #define DCE3_HDMI_OFFSET1 (0x7800 - 0x7400)
  154. #endif