sid.h 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef SI_H
  25. #define SI_H
  26. #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2
  27. #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003
  28. #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002
  29. #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001
  30. #define SI_MAX_SH_GPRS 256
  31. #define SI_MAX_TEMP_GPRS 16
  32. #define SI_MAX_SH_THREADS 256
  33. #define SI_MAX_SH_STACK_ENTRIES 4096
  34. #define SI_MAX_FRC_EOV_CNT 16384
  35. #define SI_MAX_BACKENDS 8
  36. #define SI_MAX_BACKENDS_MASK 0xFF
  37. #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
  38. #define SI_MAX_SIMDS 12
  39. #define SI_MAX_SIMDS_MASK 0x0FFF
  40. #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
  41. #define SI_MAX_PIPES 8
  42. #define SI_MAX_PIPES_MASK 0xFF
  43. #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
  44. #define SI_MAX_LDS_NUM 0xFFFF
  45. #define SI_MAX_TCC 16
  46. #define SI_MAX_TCC_MASK 0xFFFF
  47. /* SMC IND accessor regs */
  48. #define SMC_IND_INDEX_0 0x200
  49. #define SMC_IND_DATA_0 0x204
  50. #define SMC_IND_ACCESS_CNTL 0x228
  51. # define AUTO_INCREMENT_IND_0 (1 << 0)
  52. #define SMC_MESSAGE_0 0x22c
  53. #define SMC_RESP_0 0x230
  54. /* CG IND registers are accessed via SMC indirect space + SMC_CG_IND_START */
  55. #define SMC_CG_IND_START 0xc0030000
  56. #define SMC_CG_IND_END 0xc0040000
  57. #define CG_CGTT_LOCAL_0 0x400
  58. #define CG_CGTT_LOCAL_1 0x401
  59. /* SMC IND registers */
  60. #define SMC_SYSCON_RESET_CNTL 0x80000000
  61. # define RST_REG (1 << 0)
  62. #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004
  63. # define CK_DISABLE (1 << 0)
  64. # define CKEN (1 << 24)
  65. #define VGA_HDP_CONTROL 0x328
  66. #define VGA_MEMORY_DISABLE (1 << 4)
  67. #define DCCG_DISP_SLOW_SELECT_REG 0x4fc
  68. #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0)
  69. #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0)
  70. #define DCCG_DISP1_SLOW_SELECT_SHIFT 0
  71. #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4)
  72. #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4)
  73. #define DCCG_DISP2_SLOW_SELECT_SHIFT 4
  74. #define CG_SPLL_FUNC_CNTL 0x600
  75. #define SPLL_RESET (1 << 0)
  76. #define SPLL_SLEEP (1 << 1)
  77. #define SPLL_BYPASS_EN (1 << 3)
  78. #define SPLL_REF_DIV(x) ((x) << 4)
  79. #define SPLL_REF_DIV_MASK (0x3f << 4)
  80. #define SPLL_PDIV_A(x) ((x) << 20)
  81. #define SPLL_PDIV_A_MASK (0x7f << 20)
  82. #define SPLL_PDIV_A_SHIFT 20
  83. #define CG_SPLL_FUNC_CNTL_2 0x604
  84. #define SCLK_MUX_SEL(x) ((x) << 0)
  85. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  86. #define SPLL_CTLREQ_CHG (1 << 23)
  87. #define SCLK_MUX_UPDATE (1 << 26)
  88. #define CG_SPLL_FUNC_CNTL_3 0x608
  89. #define SPLL_FB_DIV(x) ((x) << 0)
  90. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  91. #define SPLL_FB_DIV_SHIFT 0
  92. #define SPLL_DITHEN (1 << 28)
  93. #define CG_SPLL_FUNC_CNTL_4 0x60c
  94. #define SPLL_STATUS 0x614
  95. #define SPLL_CHG_STATUS (1 << 1)
  96. #define SPLL_CNTL_MODE 0x618
  97. #define SPLL_SW_DIR_CONTROL (1 << 0)
  98. # define SPLL_REFCLK_SEL(x) ((x) << 26)
  99. # define SPLL_REFCLK_SEL_MASK (3 << 26)
  100. #define CG_SPLL_SPREAD_SPECTRUM 0x620
  101. #define SSEN (1 << 0)
  102. #define CLK_S(x) ((x) << 4)
  103. #define CLK_S_MASK (0xfff << 4)
  104. #define CLK_S_SHIFT 4
  105. #define CG_SPLL_SPREAD_SPECTRUM_2 0x624
  106. #define CLK_V(x) ((x) << 0)
  107. #define CLK_V_MASK (0x3ffffff << 0)
  108. #define CLK_V_SHIFT 0
  109. #define CG_SPLL_AUTOSCALE_CNTL 0x62c
  110. # define AUTOSCALE_ON_SS_CLEAR (1 << 9)
  111. /* discrete uvd clocks */
  112. #define CG_UPLL_FUNC_CNTL 0x634
  113. # define UPLL_RESET_MASK 0x00000001
  114. # define UPLL_SLEEP_MASK 0x00000002
  115. # define UPLL_BYPASS_EN_MASK 0x00000004
  116. # define UPLL_CTLREQ_MASK 0x00000008
  117. # define UPLL_VCO_MODE_MASK 0x00000600
  118. # define UPLL_REF_DIV_MASK 0x003F0000
  119. # define UPLL_CTLACK_MASK 0x40000000
  120. # define UPLL_CTLACK2_MASK 0x80000000
  121. #define CG_UPLL_FUNC_CNTL_2 0x638
  122. # define UPLL_PDIV_A(x) ((x) << 0)
  123. # define UPLL_PDIV_A_MASK 0x0000007F
  124. # define UPLL_PDIV_B(x) ((x) << 8)
  125. # define UPLL_PDIV_B_MASK 0x00007F00
  126. # define VCLK_SRC_SEL(x) ((x) << 20)
  127. # define VCLK_SRC_SEL_MASK 0x01F00000
  128. # define DCLK_SRC_SEL(x) ((x) << 25)
  129. # define DCLK_SRC_SEL_MASK 0x3E000000
  130. #define CG_UPLL_FUNC_CNTL_3 0x63C
  131. # define UPLL_FB_DIV(x) ((x) << 0)
  132. # define UPLL_FB_DIV_MASK 0x01FFFFFF
  133. #define CG_UPLL_FUNC_CNTL_4 0x644
  134. # define UPLL_SPARE_ISPARE9 0x00020000
  135. #define CG_UPLL_FUNC_CNTL_5 0x648
  136. # define RESET_ANTI_MUX_MASK 0x00000200
  137. #define CG_UPLL_SPREAD_SPECTRUM 0x650
  138. # define SSEN_MASK 0x00000001
  139. #define MPLL_BYPASSCLK_SEL 0x65c
  140. # define MPLL_CLKOUT_SEL(x) ((x) << 8)
  141. # define MPLL_CLKOUT_SEL_MASK 0xFF00
  142. #define CG_CLKPIN_CNTL 0x660
  143. # define XTALIN_DIVIDE (1 << 1)
  144. # define BCLK_AS_XCLK (1 << 2)
  145. #define CG_CLKPIN_CNTL_2 0x664
  146. # define FORCE_BIF_REFCLK_EN (1 << 3)
  147. # define MUX_TCLK_TO_XCLK (1 << 8)
  148. #define THM_CLK_CNTL 0x66c
  149. # define CMON_CLK_SEL(x) ((x) << 0)
  150. # define CMON_CLK_SEL_MASK 0xFF
  151. # define TMON_CLK_SEL(x) ((x) << 8)
  152. # define TMON_CLK_SEL_MASK 0xFF00
  153. #define MISC_CLK_CNTL 0x670
  154. # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
  155. # define DEEP_SLEEP_CLK_SEL_MASK 0xFF
  156. # define ZCLK_SEL(x) ((x) << 8)
  157. # define ZCLK_SEL_MASK 0xFF00
  158. #define CG_THERMAL_CTRL 0x700
  159. #define DPM_EVENT_SRC(x) ((x) << 0)
  160. #define DPM_EVENT_SRC_MASK (7 << 0)
  161. #define DIG_THERM_DPM(x) ((x) << 14)
  162. #define DIG_THERM_DPM_MASK 0x003FC000
  163. #define DIG_THERM_DPM_SHIFT 14
  164. #define CG_THERMAL_STATUS 0x704
  165. #define FDO_PWM_DUTY(x) ((x) << 9)
  166. #define FDO_PWM_DUTY_MASK (0xff << 9)
  167. #define FDO_PWM_DUTY_SHIFT 9
  168. #define CG_THERMAL_INT 0x708
  169. #define DIG_THERM_INTH(x) ((x) << 8)
  170. #define DIG_THERM_INTH_MASK 0x0000FF00
  171. #define DIG_THERM_INTH_SHIFT 8
  172. #define DIG_THERM_INTL(x) ((x) << 16)
  173. #define DIG_THERM_INTL_MASK 0x00FF0000
  174. #define DIG_THERM_INTL_SHIFT 16
  175. #define THERM_INT_MASK_HIGH (1 << 24)
  176. #define THERM_INT_MASK_LOW (1 << 25)
  177. #define CG_MULT_THERMAL_CTRL 0x710
  178. #define TEMP_SEL(x) ((x) << 20)
  179. #define TEMP_SEL_MASK (0xff << 20)
  180. #define TEMP_SEL_SHIFT 20
  181. #define CG_MULT_THERMAL_STATUS 0x714
  182. #define ASIC_MAX_TEMP(x) ((x) << 0)
  183. #define ASIC_MAX_TEMP_MASK 0x000001ff
  184. #define ASIC_MAX_TEMP_SHIFT 0
  185. #define CTF_TEMP(x) ((x) << 9)
  186. #define CTF_TEMP_MASK 0x0003fe00
  187. #define CTF_TEMP_SHIFT 9
  188. #define CG_FDO_CTRL0 0x754
  189. #define FDO_STATIC_DUTY(x) ((x) << 0)
  190. #define FDO_STATIC_DUTY_MASK 0x000000FF
  191. #define FDO_STATIC_DUTY_SHIFT 0
  192. #define CG_FDO_CTRL1 0x758
  193. #define FMAX_DUTY100(x) ((x) << 0)
  194. #define FMAX_DUTY100_MASK 0x000000FF
  195. #define FMAX_DUTY100_SHIFT 0
  196. #define CG_FDO_CTRL2 0x75C
  197. #define TMIN(x) ((x) << 0)
  198. #define TMIN_MASK 0x000000FF
  199. #define TMIN_SHIFT 0
  200. #define FDO_PWM_MODE(x) ((x) << 11)
  201. #define FDO_PWM_MODE_MASK (7 << 11)
  202. #define FDO_PWM_MODE_SHIFT 11
  203. #define TACH_PWM_RESP_RATE(x) ((x) << 25)
  204. #define TACH_PWM_RESP_RATE_MASK (0x7f << 25)
  205. #define TACH_PWM_RESP_RATE_SHIFT 25
  206. #define CG_TACH_CTRL 0x770
  207. # define EDGE_PER_REV(x) ((x) << 0)
  208. # define EDGE_PER_REV_MASK (0x7 << 0)
  209. # define EDGE_PER_REV_SHIFT 0
  210. # define TARGET_PERIOD(x) ((x) << 3)
  211. # define TARGET_PERIOD_MASK 0xfffffff8
  212. # define TARGET_PERIOD_SHIFT 3
  213. #define CG_TACH_STATUS 0x774
  214. # define TACH_PERIOD(x) ((x) << 0)
  215. # define TACH_PERIOD_MASK 0xffffffff
  216. # define TACH_PERIOD_SHIFT 0
  217. #define GENERAL_PWRMGT 0x780
  218. # define GLOBAL_PWRMGT_EN (1 << 0)
  219. # define STATIC_PM_EN (1 << 1)
  220. # define THERMAL_PROTECTION_DIS (1 << 2)
  221. # define THERMAL_PROTECTION_TYPE (1 << 3)
  222. # define SW_SMIO_INDEX(x) ((x) << 6)
  223. # define SW_SMIO_INDEX_MASK (1 << 6)
  224. # define SW_SMIO_INDEX_SHIFT 6
  225. # define VOLT_PWRMGT_EN (1 << 10)
  226. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  227. #define CG_TPC 0x784
  228. #define SCLK_PWRMGT_CNTL 0x788
  229. # define SCLK_PWRMGT_OFF (1 << 0)
  230. # define SCLK_LOW_D1 (1 << 1)
  231. # define FIR_RESET (1 << 4)
  232. # define FIR_FORCE_TREND_SEL (1 << 5)
  233. # define FIR_TREND_MODE (1 << 6)
  234. # define DYN_GFX_CLK_OFF_EN (1 << 7)
  235. # define GFX_CLK_FORCE_ON (1 << 8)
  236. # define GFX_CLK_REQUEST_OFF (1 << 9)
  237. # define GFX_CLK_FORCE_OFF (1 << 10)
  238. # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
  239. # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
  240. # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
  241. # define DYN_LIGHT_SLEEP_EN (1 << 14)
  242. #define TARGET_AND_CURRENT_PROFILE_INDEX 0x798
  243. # define CURRENT_STATE_INDEX_MASK (0xf << 4)
  244. # define CURRENT_STATE_INDEX_SHIFT 4
  245. #define CG_FTV 0x7bc
  246. #define CG_FFCT_0 0x7c0
  247. # define UTC_0(x) ((x) << 0)
  248. # define UTC_0_MASK (0x3ff << 0)
  249. # define DTC_0(x) ((x) << 10)
  250. # define DTC_0_MASK (0x3ff << 10)
  251. #define CG_BSP 0x7fc
  252. # define BSP(x) ((x) << 0)
  253. # define BSP_MASK (0xffff << 0)
  254. # define BSU(x) ((x) << 16)
  255. # define BSU_MASK (0xf << 16)
  256. #define CG_AT 0x800
  257. # define CG_R(x) ((x) << 0)
  258. # define CG_R_MASK (0xffff << 0)
  259. # define CG_L(x) ((x) << 16)
  260. # define CG_L_MASK (0xffff << 16)
  261. #define CG_GIT 0x804
  262. # define CG_GICST(x) ((x) << 0)
  263. # define CG_GICST_MASK (0xffff << 0)
  264. # define CG_GIPOT(x) ((x) << 16)
  265. # define CG_GIPOT_MASK (0xffff << 16)
  266. #define CG_SSP 0x80c
  267. # define SST(x) ((x) << 0)
  268. # define SST_MASK (0xffff << 0)
  269. # define SSTU(x) ((x) << 16)
  270. # define SSTU_MASK (0xf << 16)
  271. #define CG_DISPLAY_GAP_CNTL 0x828
  272. # define DISP1_GAP(x) ((x) << 0)
  273. # define DISP1_GAP_MASK (3 << 0)
  274. # define DISP2_GAP(x) ((x) << 2)
  275. # define DISP2_GAP_MASK (3 << 2)
  276. # define VBI_TIMER_COUNT(x) ((x) << 4)
  277. # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
  278. # define VBI_TIMER_UNIT(x) ((x) << 20)
  279. # define VBI_TIMER_UNIT_MASK (7 << 20)
  280. # define DISP1_GAP_MCHG(x) ((x) << 24)
  281. # define DISP1_GAP_MCHG_MASK (3 << 24)
  282. # define DISP2_GAP_MCHG(x) ((x) << 26)
  283. # define DISP2_GAP_MCHG_MASK (3 << 26)
  284. #define CG_ULV_CONTROL 0x878
  285. #define CG_ULV_PARAMETER 0x87c
  286. #define SMC_SCRATCH0 0x884
  287. #define CG_CAC_CTRL 0x8b8
  288. # define CAC_WINDOW(x) ((x) << 0)
  289. # define CAC_WINDOW_MASK 0x00ffffff
  290. #define DMIF_ADDR_CONFIG 0xBD4
  291. #define DMIF_ADDR_CALC 0xC00
  292. #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0
  293. # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0)
  294. # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4)
  295. #define SRBM_STATUS 0xE50
  296. #define GRBM_RQ_PENDING (1 << 5)
  297. #define VMC_BUSY (1 << 8)
  298. #define MCB_BUSY (1 << 9)
  299. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  300. #define MCC_BUSY (1 << 11)
  301. #define MCD_BUSY (1 << 12)
  302. #define SEM_BUSY (1 << 14)
  303. #define IH_BUSY (1 << 17)
  304. #define SRBM_SOFT_RESET 0x0E60
  305. #define SOFT_RESET_BIF (1 << 1)
  306. #define SOFT_RESET_DC (1 << 5)
  307. #define SOFT_RESET_DMA1 (1 << 6)
  308. #define SOFT_RESET_GRBM (1 << 8)
  309. #define SOFT_RESET_HDP (1 << 9)
  310. #define SOFT_RESET_IH (1 << 10)
  311. #define SOFT_RESET_MC (1 << 11)
  312. #define SOFT_RESET_ROM (1 << 14)
  313. #define SOFT_RESET_SEM (1 << 15)
  314. #define SOFT_RESET_VMC (1 << 17)
  315. #define SOFT_RESET_DMA (1 << 20)
  316. #define SOFT_RESET_TST (1 << 21)
  317. #define SOFT_RESET_REGBB (1 << 22)
  318. #define SOFT_RESET_ORB (1 << 23)
  319. #define CC_SYS_RB_BACKEND_DISABLE 0xe80
  320. #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
  321. #define SRBM_READ_ERROR 0xE98
  322. #define SRBM_INT_CNTL 0xEA0
  323. #define SRBM_INT_ACK 0xEA8
  324. #define SRBM_STATUS2 0x0EC4
  325. #define DMA_BUSY (1 << 5)
  326. #define DMA1_BUSY (1 << 6)
  327. #define VM_L2_CNTL 0x1400
  328. #define ENABLE_L2_CACHE (1 << 0)
  329. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  330. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  331. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  332. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  333. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  334. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  335. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  336. #define VM_L2_CNTL2 0x1404
  337. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  338. #define INVALIDATE_L2_CACHE (1 << 1)
  339. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  340. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  341. #define INVALIDATE_ONLY_PTE_CACHES 1
  342. #define INVALIDATE_ONLY_PDE_CACHES 2
  343. #define VM_L2_CNTL3 0x1408
  344. #define BANK_SELECT(x) ((x) << 0)
  345. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  346. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  347. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  348. #define VM_L2_STATUS 0x140C
  349. #define L2_BUSY (1 << 0)
  350. #define VM_CONTEXT0_CNTL 0x1410
  351. #define ENABLE_CONTEXT (1 << 0)
  352. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  353. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  354. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  355. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  356. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  357. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  358. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  359. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  360. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  361. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  362. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  363. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  364. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  365. #define PAGE_TABLE_BLOCK_SIZE(x) (((x) & 0xF) << 24)
  366. #define VM_CONTEXT1_CNTL 0x1414
  367. #define VM_CONTEXT0_CNTL2 0x1430
  368. #define VM_CONTEXT1_CNTL2 0x1434
  369. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  370. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  371. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  372. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  373. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  374. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  375. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  376. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  377. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  378. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  379. #define PROTECTIONS_MASK (0xf << 0)
  380. #define PROTECTIONS_SHIFT 0
  381. /* bit 0: range
  382. * bit 1: pde0
  383. * bit 2: valid
  384. * bit 3: read
  385. * bit 4: write
  386. */
  387. #define MEMORY_CLIENT_ID_MASK (0xff << 12)
  388. #define MEMORY_CLIENT_ID_SHIFT 12
  389. #define MEMORY_CLIENT_RW_MASK (1 << 24)
  390. #define MEMORY_CLIENT_RW_SHIFT 24
  391. #define FAULT_VMID_MASK (0xf << 25)
  392. #define FAULT_VMID_SHIFT 25
  393. #define VM_INVALIDATE_REQUEST 0x1478
  394. #define VM_INVALIDATE_RESPONSE 0x147c
  395. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  396. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  397. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  398. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  399. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  400. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  401. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  402. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  403. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  404. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  405. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  406. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  407. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  408. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  409. #define VM_L2_CG 0x15c0
  410. #define MC_CG_ENABLE (1 << 18)
  411. #define MC_LS_ENABLE (1 << 19)
  412. #define MC_SHARED_CHMAP 0x2004
  413. #define NOOFCHAN_SHIFT 12
  414. #define NOOFCHAN_MASK 0x0000f000
  415. #define MC_SHARED_CHREMAP 0x2008
  416. #define MC_VM_FB_LOCATION 0x2024
  417. #define MC_VM_AGP_TOP 0x2028
  418. #define MC_VM_AGP_BOT 0x202C
  419. #define MC_VM_AGP_BASE 0x2030
  420. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  421. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  422. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  423. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  424. #define ENABLE_L1_TLB (1 << 0)
  425. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  426. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  427. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  428. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  429. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  430. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  431. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  432. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  433. #define MC_HUB_MISC_HUB_CG 0x20b8
  434. #define MC_HUB_MISC_VM_CG 0x20bc
  435. #define MC_HUB_MISC_SIP_CG 0x20c0
  436. #define MC_XPB_CLK_GAT 0x2478
  437. #define MC_CITF_MISC_RD_CG 0x2648
  438. #define MC_CITF_MISC_WR_CG 0x264c
  439. #define MC_CITF_MISC_VM_CG 0x2650
  440. #define MC_ARB_RAMCFG 0x2760
  441. #define NOOFBANK_SHIFT 0
  442. #define NOOFBANK_MASK 0x00000003
  443. #define NOOFRANK_SHIFT 2
  444. #define NOOFRANK_MASK 0x00000004
  445. #define NOOFROWS_SHIFT 3
  446. #define NOOFROWS_MASK 0x00000038
  447. #define NOOFCOLS_SHIFT 6
  448. #define NOOFCOLS_MASK 0x000000C0
  449. #define CHANSIZE_SHIFT 8
  450. #define CHANSIZE_MASK 0x00000100
  451. #define CHANSIZE_OVERRIDE (1 << 11)
  452. #define NOOFGROUPS_SHIFT 12
  453. #define NOOFGROUPS_MASK 0x00001000
  454. #define MC_ARB_DRAM_TIMING 0x2774
  455. #define MC_ARB_DRAM_TIMING2 0x2778
  456. #define MC_ARB_BURST_TIME 0x2808
  457. #define STATE0(x) ((x) << 0)
  458. #define STATE0_MASK (0x1f << 0)
  459. #define STATE0_SHIFT 0
  460. #define STATE1(x) ((x) << 5)
  461. #define STATE1_MASK (0x1f << 5)
  462. #define STATE1_SHIFT 5
  463. #define STATE2(x) ((x) << 10)
  464. #define STATE2_MASK (0x1f << 10)
  465. #define STATE2_SHIFT 10
  466. #define STATE3(x) ((x) << 15)
  467. #define STATE3_MASK (0x1f << 15)
  468. #define STATE3_SHIFT 15
  469. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
  470. #define TRAIN_DONE_D0 (1 << 30)
  471. #define TRAIN_DONE_D1 (1 << 31)
  472. #define MC_SEQ_SUP_CNTL 0x28c8
  473. #define RUN_MASK (1 << 0)
  474. #define MC_SEQ_SUP_PGM 0x28cc
  475. #define MC_PMG_AUTO_CMD 0x28d0
  476. #define MC_IO_PAD_CNTL_D0 0x29d0
  477. #define MEM_FALL_OUT_CMD (1 << 8)
  478. #define MC_SEQ_RAS_TIMING 0x28a0
  479. #define MC_SEQ_CAS_TIMING 0x28a4
  480. #define MC_SEQ_MISC_TIMING 0x28a8
  481. #define MC_SEQ_MISC_TIMING2 0x28ac
  482. #define MC_SEQ_PMG_TIMING 0x28b0
  483. #define MC_SEQ_RD_CTL_D0 0x28b4
  484. #define MC_SEQ_RD_CTL_D1 0x28b8
  485. #define MC_SEQ_WR_CTL_D0 0x28bc
  486. #define MC_SEQ_WR_CTL_D1 0x28c0
  487. #define MC_SEQ_MISC0 0x2a00
  488. #define MC_SEQ_MISC0_VEN_ID_SHIFT 8
  489. #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00
  490. #define MC_SEQ_MISC0_VEN_ID_VALUE 3
  491. #define MC_SEQ_MISC0_REV_ID_SHIFT 12
  492. #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000
  493. #define MC_SEQ_MISC0_REV_ID_VALUE 1
  494. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  495. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  496. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  497. #define MC_SEQ_MISC1 0x2a04
  498. #define MC_SEQ_RESERVE_M 0x2a08
  499. #define MC_PMG_CMD_EMRS 0x2a0c
  500. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  501. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  502. #define MC_SEQ_MISC5 0x2a54
  503. #define MC_SEQ_MISC6 0x2a58
  504. #define MC_SEQ_MISC7 0x2a64
  505. #define MC_SEQ_RAS_TIMING_LP 0x2a6c
  506. #define MC_SEQ_CAS_TIMING_LP 0x2a70
  507. #define MC_SEQ_MISC_TIMING_LP 0x2a74
  508. #define MC_SEQ_MISC_TIMING2_LP 0x2a78
  509. #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
  510. #define MC_SEQ_WR_CTL_D1_LP 0x2a80
  511. #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
  512. #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
  513. #define MC_PMG_CMD_MRS 0x2aac
  514. #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
  515. #define MC_SEQ_RD_CTL_D1_LP 0x2b20
  516. #define MC_PMG_CMD_MRS1 0x2b44
  517. #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
  518. #define MC_SEQ_PMG_TIMING_LP 0x2b4c
  519. #define MC_SEQ_WR_CTL_2 0x2b54
  520. #define MC_SEQ_WR_CTL_2_LP 0x2b58
  521. #define MC_PMG_CMD_MRS2 0x2b5c
  522. #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
  523. #define MCLK_PWRMGT_CNTL 0x2ba0
  524. # define DLL_SPEED(x) ((x) << 0)
  525. # define DLL_SPEED_MASK (0x1f << 0)
  526. # define DLL_READY (1 << 6)
  527. # define MC_INT_CNTL (1 << 7)
  528. # define MRDCK0_PDNB (1 << 8)
  529. # define MRDCK1_PDNB (1 << 9)
  530. # define MRDCK0_RESET (1 << 16)
  531. # define MRDCK1_RESET (1 << 17)
  532. # define DLL_READY_READ (1 << 24)
  533. #define DLL_CNTL 0x2ba4
  534. # define MRDCK0_BYPASS (1 << 24)
  535. # define MRDCK1_BYPASS (1 << 25)
  536. #define MPLL_CNTL_MODE 0x2bb0
  537. # define MPLL_MCLK_SEL (1 << 11)
  538. #define MPLL_FUNC_CNTL 0x2bb4
  539. #define BWCTRL(x) ((x) << 20)
  540. #define BWCTRL_MASK (0xff << 20)
  541. #define MPLL_FUNC_CNTL_1 0x2bb8
  542. #define VCO_MODE(x) ((x) << 0)
  543. #define VCO_MODE_MASK (3 << 0)
  544. #define CLKFRAC(x) ((x) << 4)
  545. #define CLKFRAC_MASK (0xfff << 4)
  546. #define CLKF(x) ((x) << 16)
  547. #define CLKF_MASK (0xfff << 16)
  548. #define MPLL_FUNC_CNTL_2 0x2bbc
  549. #define MPLL_AD_FUNC_CNTL 0x2bc0
  550. #define YCLK_POST_DIV(x) ((x) << 0)
  551. #define YCLK_POST_DIV_MASK (7 << 0)
  552. #define MPLL_DQ_FUNC_CNTL 0x2bc4
  553. #define YCLK_SEL(x) ((x) << 4)
  554. #define YCLK_SEL_MASK (1 << 4)
  555. #define MPLL_SS1 0x2bcc
  556. #define CLKV(x) ((x) << 0)
  557. #define CLKV_MASK (0x3ffffff << 0)
  558. #define MPLL_SS2 0x2bd0
  559. #define CLKS(x) ((x) << 0)
  560. #define CLKS_MASK (0xfff << 0)
  561. #define HDP_HOST_PATH_CNTL 0x2C00
  562. #define CLOCK_GATING_DIS (1 << 23)
  563. #define HDP_NONSURFACE_BASE 0x2C04
  564. #define HDP_NONSURFACE_INFO 0x2C08
  565. #define HDP_NONSURFACE_SIZE 0x2C0C
  566. #define HDP_ADDR_CONFIG 0x2F48
  567. #define HDP_MISC_CNTL 0x2F4C
  568. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  569. #define HDP_MEM_POWER_LS 0x2F50
  570. #define HDP_LS_ENABLE (1 << 0)
  571. #define ATC_MISC_CG 0x3350
  572. #define IH_RB_CNTL 0x3e00
  573. # define IH_RB_ENABLE (1 << 0)
  574. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  575. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  576. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  577. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  578. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  579. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  580. #define IH_RB_BASE 0x3e04
  581. #define IH_RB_RPTR 0x3e08
  582. #define IH_RB_WPTR 0x3e0c
  583. # define RB_OVERFLOW (1 << 0)
  584. # define WPTR_OFFSET_MASK 0x3fffc
  585. #define IH_RB_WPTR_ADDR_HI 0x3e10
  586. #define IH_RB_WPTR_ADDR_LO 0x3e14
  587. #define IH_CNTL 0x3e18
  588. # define ENABLE_INTR (1 << 0)
  589. # define IH_MC_SWAP(x) ((x) << 1)
  590. # define IH_MC_SWAP_NONE 0
  591. # define IH_MC_SWAP_16BIT 1
  592. # define IH_MC_SWAP_32BIT 2
  593. # define IH_MC_SWAP_64BIT 3
  594. # define RPTR_REARM (1 << 4)
  595. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  596. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  597. # define MC_VMID(x) ((x) << 25)
  598. #define CONFIG_MEMSIZE 0x5428
  599. #define INTERRUPT_CNTL 0x5468
  600. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  601. # define IH_DUMMY_RD_EN (1 << 1)
  602. # define IH_REQ_NONSNOOP_EN (1 << 3)
  603. # define GEN_IH_INT_EN (1 << 8)
  604. #define INTERRUPT_CNTL2 0x546c
  605. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  606. #define BIF_FB_EN 0x5490
  607. #define FB_READ_EN (1 << 0)
  608. #define FB_WRITE_EN (1 << 1)
  609. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  610. /* DCE6 ELD audio interface */
  611. #define AZ_F0_CODEC_ENDPOINT_INDEX 0x5E00
  612. # define AZ_ENDPOINT_REG_INDEX(x) (((x) & 0xff) << 0)
  613. # define AZ_ENDPOINT_REG_WRITE_EN (1 << 8)
  614. #define AZ_F0_CODEC_ENDPOINT_DATA 0x5E04
  615. #define AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER 0x25
  616. #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0)
  617. #define SPEAKER_ALLOCATION_MASK (0x7f << 0)
  618. #define SPEAKER_ALLOCATION_SHIFT 0
  619. #define HDMI_CONNECTION (1 << 16)
  620. #define DP_CONNECTION (1 << 17)
  621. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0 0x28 /* LPCM */
  622. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1 0x29 /* AC3 */
  623. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2 0x2A /* MPEG1 */
  624. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3 0x2B /* MP3 */
  625. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4 0x2C /* MPEG2 */
  626. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5 0x2D /* AAC */
  627. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6 0x2E /* DTS */
  628. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7 0x2F /* ATRAC */
  629. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8 0x30 /* one bit audio - leave at 0 (default) */
  630. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9 0x31 /* Dolby Digital */
  631. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10 0x32 /* DTS-HD */
  632. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11 0x33 /* MAT-MLP */
  633. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12 0x34 /* DTS */
  634. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13 0x35 /* WMA Pro */
  635. # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
  636. /* max channels minus one. 7 = 8 channels */
  637. # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
  638. # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
  639. # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
  640. /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
  641. * bit0 = 32 kHz
  642. * bit1 = 44.1 kHz
  643. * bit2 = 48 kHz
  644. * bit3 = 88.2 kHz
  645. * bit4 = 96 kHz
  646. * bit5 = 176.4 kHz
  647. * bit6 = 192 kHz
  648. */
  649. #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC 0x37
  650. # define VIDEO_LIPSYNC(x) (((x) & 0xff) << 0)
  651. # define AUDIO_LIPSYNC(x) (((x) & 0xff) << 8)
  652. /* VIDEO_LIPSYNC, AUDIO_LIPSYNC
  653. * 0 = invalid
  654. * x = legal delay value
  655. * 255 = sync not supported
  656. */
  657. #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_HBR 0x38
  658. # define HBR_CAPABLE (1 << 0) /* enabled by default */
  659. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO0 0x3a
  660. # define MANUFACTURER_ID(x) (((x) & 0xffff) << 0)
  661. # define PRODUCT_ID(x) (((x) & 0xffff) << 16)
  662. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO1 0x3b
  663. # define SINK_DESCRIPTION_LEN(x) (((x) & 0xff) << 0)
  664. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO2 0x3c
  665. # define PORT_ID0(x) (((x) & 0xffffffff) << 0)
  666. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO3 0x3d
  667. # define PORT_ID1(x) (((x) & 0xffffffff) << 0)
  668. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO4 0x3e
  669. # define DESCRIPTION0(x) (((x) & 0xff) << 0)
  670. # define DESCRIPTION1(x) (((x) & 0xff) << 8)
  671. # define DESCRIPTION2(x) (((x) & 0xff) << 16)
  672. # define DESCRIPTION3(x) (((x) & 0xff) << 24)
  673. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO5 0x3f
  674. # define DESCRIPTION4(x) (((x) & 0xff) << 0)
  675. # define DESCRIPTION5(x) (((x) & 0xff) << 8)
  676. # define DESCRIPTION6(x) (((x) & 0xff) << 16)
  677. # define DESCRIPTION7(x) (((x) & 0xff) << 24)
  678. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO6 0x40
  679. # define DESCRIPTION8(x) (((x) & 0xff) << 0)
  680. # define DESCRIPTION9(x) (((x) & 0xff) << 8)
  681. # define DESCRIPTION10(x) (((x) & 0xff) << 16)
  682. # define DESCRIPTION11(x) (((x) & 0xff) << 24)
  683. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO7 0x41
  684. # define DESCRIPTION12(x) (((x) & 0xff) << 0)
  685. # define DESCRIPTION13(x) (((x) & 0xff) << 8)
  686. # define DESCRIPTION14(x) (((x) & 0xff) << 16)
  687. # define DESCRIPTION15(x) (((x) & 0xff) << 24)
  688. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO8 0x42
  689. # define DESCRIPTION16(x) (((x) & 0xff) << 0)
  690. # define DESCRIPTION17(x) (((x) & 0xff) << 8)
  691. #define AZ_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL 0x54
  692. # define AUDIO_ENABLED (1 << 31)
  693. #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x56
  694. #define PORT_CONNECTIVITY_MASK (3 << 30)
  695. #define PORT_CONNECTIVITY_SHIFT 30
  696. #define DC_LB_MEMORY_SPLIT 0x6b0c
  697. #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
  698. #define PRIORITY_A_CNT 0x6b18
  699. #define PRIORITY_MARK_MASK 0x7fff
  700. #define PRIORITY_OFF (1 << 16)
  701. #define PRIORITY_ALWAYS_ON (1 << 20)
  702. #define PRIORITY_B_CNT 0x6b1c
  703. #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
  704. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  705. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  706. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  707. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  708. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  709. #define VLINE_STATUS 0x6bb8
  710. # define VLINE_OCCURRED (1 << 0)
  711. # define VLINE_ACK (1 << 4)
  712. # define VLINE_STAT (1 << 12)
  713. # define VLINE_INTERRUPT (1 << 16)
  714. # define VLINE_INTERRUPT_TYPE (1 << 17)
  715. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  716. #define VBLANK_STATUS 0x6bbc
  717. # define VBLANK_OCCURRED (1 << 0)
  718. # define VBLANK_ACK (1 << 4)
  719. # define VBLANK_STAT (1 << 12)
  720. # define VBLANK_INTERRUPT (1 << 16)
  721. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  722. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  723. #define INT_MASK 0x6b40
  724. # define VBLANK_INT_MASK (1 << 0)
  725. # define VLINE_INT_MASK (1 << 4)
  726. #define DISP_INTERRUPT_STATUS 0x60f4
  727. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  728. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  729. # define DC_HPD1_INTERRUPT (1 << 17)
  730. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  731. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  732. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  733. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  734. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  735. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  736. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  737. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  738. # define DC_HPD2_INTERRUPT (1 << 17)
  739. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  740. # define DISP_TIMER_INTERRUPT (1 << 24)
  741. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  742. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  743. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  744. # define DC_HPD3_INTERRUPT (1 << 17)
  745. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  746. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  747. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  748. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  749. # define DC_HPD4_INTERRUPT (1 << 17)
  750. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  751. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  752. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  753. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  754. # define DC_HPD5_INTERRUPT (1 << 17)
  755. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  756. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  757. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  758. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  759. # define DC_HPD6_INTERRUPT (1 << 17)
  760. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  761. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  762. #define GRPH_INT_STATUS 0x6858
  763. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  764. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  765. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  766. #define GRPH_INT_CONTROL 0x685c
  767. # define GRPH_PFLIP_INT_MASK (1 << 0)
  768. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  769. #define DAC_AUTODETECT_INT_CONTROL 0x67c8
  770. #define DC_HPD1_INT_STATUS 0x601c
  771. #define DC_HPD2_INT_STATUS 0x6028
  772. #define DC_HPD3_INT_STATUS 0x6034
  773. #define DC_HPD4_INT_STATUS 0x6040
  774. #define DC_HPD5_INT_STATUS 0x604c
  775. #define DC_HPD6_INT_STATUS 0x6058
  776. # define DC_HPDx_INT_STATUS (1 << 0)
  777. # define DC_HPDx_SENSE (1 << 1)
  778. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  779. #define DC_HPD1_INT_CONTROL 0x6020
  780. #define DC_HPD2_INT_CONTROL 0x602c
  781. #define DC_HPD3_INT_CONTROL 0x6038
  782. #define DC_HPD4_INT_CONTROL 0x6044
  783. #define DC_HPD5_INT_CONTROL 0x6050
  784. #define DC_HPD6_INT_CONTROL 0x605c
  785. # define DC_HPDx_INT_ACK (1 << 0)
  786. # define DC_HPDx_INT_POLARITY (1 << 8)
  787. # define DC_HPDx_INT_EN (1 << 16)
  788. # define DC_HPDx_RX_INT_ACK (1 << 20)
  789. # define DC_HPDx_RX_INT_EN (1 << 24)
  790. #define DC_HPD1_CONTROL 0x6024
  791. #define DC_HPD2_CONTROL 0x6030
  792. #define DC_HPD3_CONTROL 0x603c
  793. #define DC_HPD4_CONTROL 0x6048
  794. #define DC_HPD5_CONTROL 0x6054
  795. #define DC_HPD6_CONTROL 0x6060
  796. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  797. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  798. # define DC_HPDx_EN (1 << 28)
  799. #define DPG_PIPE_STUTTER_CONTROL 0x6cd4
  800. # define STUTTER_ENABLE (1 << 0)
  801. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  802. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  803. /* Audio clocks */
  804. #define DCCG_AUDIO_DTO_SOURCE 0x05ac
  805. # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */
  806. # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */
  807. #define DCCG_AUDIO_DTO0_PHASE 0x05b0
  808. #define DCCG_AUDIO_DTO0_MODULE 0x05b4
  809. #define DCCG_AUDIO_DTO1_PHASE 0x05c0
  810. #define DCCG_AUDIO_DTO1_MODULE 0x05c4
  811. #define DENTIST_DISPCLK_CNTL 0x0490
  812. # define DENTIST_DPREFCLK_WDIVIDER(x) (((x) & 0x7f) << 24)
  813. # define DENTIST_DPREFCLK_WDIVIDER_MASK (0x7f << 24)
  814. # define DENTIST_DPREFCLK_WDIVIDER_SHIFT 24
  815. #define AFMT_AUDIO_SRC_CONTROL 0x713c
  816. #define AFMT_AUDIO_SRC_SELECT(x) (((x) & 7) << 0)
  817. /* AFMT_AUDIO_SRC_SELECT
  818. * 0 = stream0
  819. * 1 = stream1
  820. * 2 = stream2
  821. * 3 = stream3
  822. * 4 = stream4
  823. * 5 = stream5
  824. */
  825. #define GRBM_CNTL 0x8000
  826. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  827. #define GRBM_STATUS2 0x8008
  828. #define RLC_RQ_PENDING (1 << 0)
  829. #define RLC_BUSY (1 << 8)
  830. #define TC_BUSY (1 << 9)
  831. #define GRBM_STATUS 0x8010
  832. #define CMDFIFO_AVAIL_MASK 0x0000000F
  833. #define RING2_RQ_PENDING (1 << 4)
  834. #define SRBM_RQ_PENDING (1 << 5)
  835. #define RING1_RQ_PENDING (1 << 6)
  836. #define CF_RQ_PENDING (1 << 7)
  837. #define PF_RQ_PENDING (1 << 8)
  838. #define GDS_DMA_RQ_PENDING (1 << 9)
  839. #define GRBM_EE_BUSY (1 << 10)
  840. #define DB_CLEAN (1 << 12)
  841. #define CB_CLEAN (1 << 13)
  842. #define TA_BUSY (1 << 14)
  843. #define GDS_BUSY (1 << 15)
  844. #define VGT_BUSY (1 << 17)
  845. #define IA_BUSY_NO_DMA (1 << 18)
  846. #define IA_BUSY (1 << 19)
  847. #define SX_BUSY (1 << 20)
  848. #define SPI_BUSY (1 << 22)
  849. #define BCI_BUSY (1 << 23)
  850. #define SC_BUSY (1 << 24)
  851. #define PA_BUSY (1 << 25)
  852. #define DB_BUSY (1 << 26)
  853. #define CP_COHERENCY_BUSY (1 << 28)
  854. #define CP_BUSY (1 << 29)
  855. #define CB_BUSY (1 << 30)
  856. #define GUI_ACTIVE (1 << 31)
  857. #define GRBM_STATUS_SE0 0x8014
  858. #define GRBM_STATUS_SE1 0x8018
  859. #define SE_DB_CLEAN (1 << 1)
  860. #define SE_CB_CLEAN (1 << 2)
  861. #define SE_BCI_BUSY (1 << 22)
  862. #define SE_VGT_BUSY (1 << 23)
  863. #define SE_PA_BUSY (1 << 24)
  864. #define SE_TA_BUSY (1 << 25)
  865. #define SE_SX_BUSY (1 << 26)
  866. #define SE_SPI_BUSY (1 << 27)
  867. #define SE_SC_BUSY (1 << 29)
  868. #define SE_DB_BUSY (1 << 30)
  869. #define SE_CB_BUSY (1 << 31)
  870. #define GRBM_SOFT_RESET 0x8020
  871. #define SOFT_RESET_CP (1 << 0)
  872. #define SOFT_RESET_CB (1 << 1)
  873. #define SOFT_RESET_RLC (1 << 2)
  874. #define SOFT_RESET_DB (1 << 3)
  875. #define SOFT_RESET_GDS (1 << 4)
  876. #define SOFT_RESET_PA (1 << 5)
  877. #define SOFT_RESET_SC (1 << 6)
  878. #define SOFT_RESET_BCI (1 << 7)
  879. #define SOFT_RESET_SPI (1 << 8)
  880. #define SOFT_RESET_SX (1 << 10)
  881. #define SOFT_RESET_TC (1 << 11)
  882. #define SOFT_RESET_TA (1 << 12)
  883. #define SOFT_RESET_VGT (1 << 14)
  884. #define SOFT_RESET_IA (1 << 15)
  885. #define GRBM_GFX_INDEX 0x802C
  886. #define INSTANCE_INDEX(x) ((x) << 0)
  887. #define SH_INDEX(x) ((x) << 8)
  888. #define SE_INDEX(x) ((x) << 16)
  889. #define SH_BROADCAST_WRITES (1 << 29)
  890. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  891. #define SE_BROADCAST_WRITES (1 << 31)
  892. #define GRBM_INT_CNTL 0x8060
  893. # define RDERR_INT_ENABLE (1 << 0)
  894. # define GUI_IDLE_INT_ENABLE (1 << 19)
  895. #define CP_STRMOUT_CNTL 0x84FC
  896. #define SCRATCH_REG0 0x8500
  897. #define SCRATCH_REG1 0x8504
  898. #define SCRATCH_REG2 0x8508
  899. #define SCRATCH_REG3 0x850C
  900. #define SCRATCH_REG4 0x8510
  901. #define SCRATCH_REG5 0x8514
  902. #define SCRATCH_REG6 0x8518
  903. #define SCRATCH_REG7 0x851C
  904. #define SCRATCH_UMSK 0x8540
  905. #define SCRATCH_ADDR 0x8544
  906. #define CP_SEM_WAIT_TIMER 0x85BC
  907. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  908. #define CP_ME_CNTL 0x86D8
  909. #define CP_CE_HALT (1 << 24)
  910. #define CP_PFP_HALT (1 << 26)
  911. #define CP_ME_HALT (1 << 28)
  912. #define CP_COHER_CNTL2 0x85E8
  913. #define CP_RB2_RPTR 0x86f8
  914. #define CP_RB1_RPTR 0x86fc
  915. #define CP_RB0_RPTR 0x8700
  916. #define CP_RB_WPTR_DELAY 0x8704
  917. #define CP_QUEUE_THRESHOLDS 0x8760
  918. #define ROQ_IB1_START(x) ((x) << 0)
  919. #define ROQ_IB2_START(x) ((x) << 8)
  920. #define CP_MEQ_THRESHOLDS 0x8764
  921. #define MEQ1_START(x) ((x) << 0)
  922. #define MEQ2_START(x) ((x) << 8)
  923. #define CP_PERFMON_CNTL 0x87FC
  924. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  925. #define VGT_CACHE_INVALIDATION 0x88C4
  926. #define CACHE_INVALIDATION(x) ((x) << 0)
  927. #define VC_ONLY 0
  928. #define TC_ONLY 1
  929. #define VC_AND_TC 2
  930. #define AUTO_INVLD_EN(x) ((x) << 6)
  931. #define NO_AUTO 0
  932. #define ES_AUTO 1
  933. #define GS_AUTO 2
  934. #define ES_AND_GS_AUTO 3
  935. #define VGT_ESGS_RING_SIZE 0x88C8
  936. #define VGT_GSVS_RING_SIZE 0x88CC
  937. #define VGT_GS_VERTEX_REUSE 0x88D4
  938. #define VGT_PRIMITIVE_TYPE 0x8958
  939. #define VGT_INDEX_TYPE 0x895C
  940. #define VGT_NUM_INDICES 0x8970
  941. #define VGT_NUM_INSTANCES 0x8974
  942. #define VGT_TF_RING_SIZE 0x8988
  943. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  944. #define VGT_TF_MEMORY_BASE 0x89B8
  945. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  946. #define INACTIVE_CUS_MASK 0xFFFF0000
  947. #define INACTIVE_CUS_SHIFT 16
  948. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  949. #define PA_CL_ENHANCE 0x8A14
  950. #define CLIP_VTX_REORDER_ENA (1 << 0)
  951. #define NUM_CLIP_SEQ(x) ((x) << 1)
  952. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  953. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  954. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  955. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  956. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  957. #define PA_SC_FIFO_SIZE 0x8BCC
  958. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  959. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  960. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  961. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  962. #define PA_SC_ENHANCE 0x8BF0
  963. #define SQ_CONFIG 0x8C00
  964. #define SQC_CACHES 0x8C08
  965. #define SQ_POWER_THROTTLE 0x8e58
  966. #define MIN_POWER(x) ((x) << 0)
  967. #define MIN_POWER_MASK (0x3fff << 0)
  968. #define MIN_POWER_SHIFT 0
  969. #define MAX_POWER(x) ((x) << 16)
  970. #define MAX_POWER_MASK (0x3fff << 16)
  971. #define MAX_POWER_SHIFT 0
  972. #define SQ_POWER_THROTTLE2 0x8e5c
  973. #define MAX_POWER_DELTA(x) ((x) << 0)
  974. #define MAX_POWER_DELTA_MASK (0x3fff << 0)
  975. #define MAX_POWER_DELTA_SHIFT 0
  976. #define STI_SIZE(x) ((x) << 16)
  977. #define STI_SIZE_MASK (0x3ff << 16)
  978. #define STI_SIZE_SHIFT 16
  979. #define LTI_RATIO(x) ((x) << 27)
  980. #define LTI_RATIO_MASK (0xf << 27)
  981. #define LTI_RATIO_SHIFT 27
  982. #define SX_DEBUG_1 0x9060
  983. #define SPI_STATIC_THREAD_MGMT_1 0x90E0
  984. #define SPI_STATIC_THREAD_MGMT_2 0x90E4
  985. #define SPI_STATIC_THREAD_MGMT_3 0x90E8
  986. #define SPI_PS_MAX_WAVE_ID 0x90EC
  987. #define SPI_CONFIG_CNTL 0x9100
  988. #define SPI_CONFIG_CNTL_1 0x913C
  989. #define VTX_DONE_DELAY(x) ((x) << 0)
  990. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  991. #define CGTS_TCC_DISABLE 0x9148
  992. #define CGTS_USER_TCC_DISABLE 0x914C
  993. #define TCC_DISABLE_MASK 0xFFFF0000
  994. #define TCC_DISABLE_SHIFT 16
  995. #define CGTS_SM_CTRL_REG 0x9150
  996. #define OVERRIDE (1 << 21)
  997. #define LS_OVERRIDE (1 << 22)
  998. #define SPI_LB_CU_MASK 0x9354
  999. #define TA_CNTL_AUX 0x9508
  1000. #define CC_RB_BACKEND_DISABLE 0x98F4
  1001. #define BACKEND_DISABLE(x) ((x) << 16)
  1002. #define GB_ADDR_CONFIG 0x98F8
  1003. #define NUM_PIPES(x) ((x) << 0)
  1004. #define NUM_PIPES_MASK 0x00000007
  1005. #define NUM_PIPES_SHIFT 0
  1006. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  1007. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  1008. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  1009. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  1010. #define NUM_SHADER_ENGINES_MASK 0x00003000
  1011. #define NUM_SHADER_ENGINES_SHIFT 12
  1012. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  1013. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  1014. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  1015. #define NUM_GPUS(x) ((x) << 20)
  1016. #define NUM_GPUS_MASK 0x00700000
  1017. #define NUM_GPUS_SHIFT 20
  1018. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  1019. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  1020. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  1021. #define ROW_SIZE(x) ((x) << 28)
  1022. #define ROW_SIZE_MASK 0x30000000
  1023. #define ROW_SIZE_SHIFT 28
  1024. #define GB_TILE_MODE0 0x9910
  1025. # define MICRO_TILE_MODE(x) ((x) << 0)
  1026. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  1027. # define ADDR_SURF_THIN_MICRO_TILING 1
  1028. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  1029. # define ARRAY_MODE(x) ((x) << 2)
  1030. # define ARRAY_LINEAR_GENERAL 0
  1031. # define ARRAY_LINEAR_ALIGNED 1
  1032. # define ARRAY_1D_TILED_THIN1 2
  1033. # define ARRAY_2D_TILED_THIN1 4
  1034. # define PIPE_CONFIG(x) ((x) << 6)
  1035. # define ADDR_SURF_P2 0
  1036. # define ADDR_SURF_P4_8x16 4
  1037. # define ADDR_SURF_P4_16x16 5
  1038. # define ADDR_SURF_P4_16x32 6
  1039. # define ADDR_SURF_P4_32x32 7
  1040. # define ADDR_SURF_P8_16x16_8x16 8
  1041. # define ADDR_SURF_P8_16x32_8x16 9
  1042. # define ADDR_SURF_P8_32x32_8x16 10
  1043. # define ADDR_SURF_P8_16x32_16x16 11
  1044. # define ADDR_SURF_P8_32x32_16x16 12
  1045. # define ADDR_SURF_P8_32x32_16x32 13
  1046. # define ADDR_SURF_P8_32x64_32x32 14
  1047. # define TILE_SPLIT(x) ((x) << 11)
  1048. # define ADDR_SURF_TILE_SPLIT_64B 0
  1049. # define ADDR_SURF_TILE_SPLIT_128B 1
  1050. # define ADDR_SURF_TILE_SPLIT_256B 2
  1051. # define ADDR_SURF_TILE_SPLIT_512B 3
  1052. # define ADDR_SURF_TILE_SPLIT_1KB 4
  1053. # define ADDR_SURF_TILE_SPLIT_2KB 5
  1054. # define ADDR_SURF_TILE_SPLIT_4KB 6
  1055. # define BANK_WIDTH(x) ((x) << 14)
  1056. # define ADDR_SURF_BANK_WIDTH_1 0
  1057. # define ADDR_SURF_BANK_WIDTH_2 1
  1058. # define ADDR_SURF_BANK_WIDTH_4 2
  1059. # define ADDR_SURF_BANK_WIDTH_8 3
  1060. # define BANK_HEIGHT(x) ((x) << 16)
  1061. # define ADDR_SURF_BANK_HEIGHT_1 0
  1062. # define ADDR_SURF_BANK_HEIGHT_2 1
  1063. # define ADDR_SURF_BANK_HEIGHT_4 2
  1064. # define ADDR_SURF_BANK_HEIGHT_8 3
  1065. # define MACRO_TILE_ASPECT(x) ((x) << 18)
  1066. # define ADDR_SURF_MACRO_ASPECT_1 0
  1067. # define ADDR_SURF_MACRO_ASPECT_2 1
  1068. # define ADDR_SURF_MACRO_ASPECT_4 2
  1069. # define ADDR_SURF_MACRO_ASPECT_8 3
  1070. # define NUM_BANKS(x) ((x) << 20)
  1071. # define ADDR_SURF_2_BANK 0
  1072. # define ADDR_SURF_4_BANK 1
  1073. # define ADDR_SURF_8_BANK 2
  1074. # define ADDR_SURF_16_BANK 3
  1075. #define CB_PERFCOUNTER0_SELECT0 0x9a20
  1076. #define CB_PERFCOUNTER0_SELECT1 0x9a24
  1077. #define CB_PERFCOUNTER1_SELECT0 0x9a28
  1078. #define CB_PERFCOUNTER1_SELECT1 0x9a2c
  1079. #define CB_PERFCOUNTER2_SELECT0 0x9a30
  1080. #define CB_PERFCOUNTER2_SELECT1 0x9a34
  1081. #define CB_PERFCOUNTER3_SELECT0 0x9a38
  1082. #define CB_PERFCOUNTER3_SELECT1 0x9a3c
  1083. #define CB_CGTT_SCLK_CTRL 0x9a60
  1084. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  1085. #define BACKEND_DISABLE_MASK 0x00FF0000
  1086. #define BACKEND_DISABLE_SHIFT 16
  1087. #define TCP_CHAN_STEER_LO 0xac0c
  1088. #define TCP_CHAN_STEER_HI 0xac10
  1089. #define CP_RB0_BASE 0xC100
  1090. #define CP_RB0_CNTL 0xC104
  1091. #define RB_BUFSZ(x) ((x) << 0)
  1092. #define RB_BLKSZ(x) ((x) << 8)
  1093. #define BUF_SWAP_32BIT (2 << 16)
  1094. #define RB_NO_UPDATE (1 << 27)
  1095. #define RB_RPTR_WR_ENA (1 << 31)
  1096. #define CP_RB0_RPTR_ADDR 0xC10C
  1097. #define CP_RB0_RPTR_ADDR_HI 0xC110
  1098. #define CP_RB0_WPTR 0xC114
  1099. #define CP_PFP_UCODE_ADDR 0xC150
  1100. #define CP_PFP_UCODE_DATA 0xC154
  1101. #define CP_ME_RAM_RADDR 0xC158
  1102. #define CP_ME_RAM_WADDR 0xC15C
  1103. #define CP_ME_RAM_DATA 0xC160
  1104. #define CP_CE_UCODE_ADDR 0xC168
  1105. #define CP_CE_UCODE_DATA 0xC16C
  1106. #define CP_RB1_BASE 0xC180
  1107. #define CP_RB1_CNTL 0xC184
  1108. #define CP_RB1_RPTR_ADDR 0xC188
  1109. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  1110. #define CP_RB1_WPTR 0xC190
  1111. #define CP_RB2_BASE 0xC194
  1112. #define CP_RB2_CNTL 0xC198
  1113. #define CP_RB2_RPTR_ADDR 0xC19C
  1114. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  1115. #define CP_RB2_WPTR 0xC1A4
  1116. #define CP_INT_CNTL_RING0 0xC1A8
  1117. #define CP_INT_CNTL_RING1 0xC1AC
  1118. #define CP_INT_CNTL_RING2 0xC1B0
  1119. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  1120. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  1121. # define WAIT_MEM_SEM_INT_ENABLE (1 << 21)
  1122. # define TIME_STAMP_INT_ENABLE (1 << 26)
  1123. # define CP_RINGID2_INT_ENABLE (1 << 29)
  1124. # define CP_RINGID1_INT_ENABLE (1 << 30)
  1125. # define CP_RINGID0_INT_ENABLE (1 << 31)
  1126. #define CP_INT_STATUS_RING0 0xC1B4
  1127. #define CP_INT_STATUS_RING1 0xC1B8
  1128. #define CP_INT_STATUS_RING2 0xC1BC
  1129. # define WAIT_MEM_SEM_INT_STAT (1 << 21)
  1130. # define TIME_STAMP_INT_STAT (1 << 26)
  1131. # define CP_RINGID2_INT_STAT (1 << 29)
  1132. # define CP_RINGID1_INT_STAT (1 << 30)
  1133. # define CP_RINGID0_INT_STAT (1 << 31)
  1134. #define CP_MEM_SLP_CNTL 0xC1E4
  1135. # define CP_MEM_LS_EN (1 << 0)
  1136. #define CP_DEBUG 0xC1FC
  1137. #define RLC_CNTL 0xC300
  1138. # define RLC_ENABLE (1 << 0)
  1139. #define RLC_RL_BASE 0xC304
  1140. #define RLC_RL_SIZE 0xC308
  1141. #define RLC_LB_CNTL 0xC30C
  1142. # define LOAD_BALANCE_ENABLE (1 << 0)
  1143. #define RLC_SAVE_AND_RESTORE_BASE 0xC310
  1144. #define RLC_LB_CNTR_MAX 0xC314
  1145. #define RLC_LB_CNTR_INIT 0xC318
  1146. #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
  1147. #define RLC_UCODE_ADDR 0xC32C
  1148. #define RLC_UCODE_DATA 0xC330
  1149. #define RLC_GPU_CLOCK_COUNT_LSB 0xC338
  1150. #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C
  1151. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340
  1152. #define RLC_MC_CNTL 0xC344
  1153. #define RLC_UCODE_CNTL 0xC348
  1154. #define RLC_STAT 0xC34C
  1155. # define RLC_BUSY_STATUS (1 << 0)
  1156. # define GFX_POWER_STATUS (1 << 1)
  1157. # define GFX_CLOCK_STATUS (1 << 2)
  1158. # define GFX_LS_STATUS (1 << 3)
  1159. #define RLC_PG_CNTL 0xC35C
  1160. # define GFX_PG_ENABLE (1 << 0)
  1161. # define GFX_PG_SRC (1 << 1)
  1162. #define RLC_CGTT_MGCG_OVERRIDE 0xC400
  1163. #define RLC_CGCG_CGLS_CTRL 0xC404
  1164. # define CGCG_EN (1 << 0)
  1165. # define CGLS_EN (1 << 1)
  1166. #define RLC_TTOP_D 0xC414
  1167. # define RLC_PUD(x) ((x) << 0)
  1168. # define RLC_PUD_MASK (0xff << 0)
  1169. # define RLC_PDD(x) ((x) << 8)
  1170. # define RLC_PDD_MASK (0xff << 8)
  1171. # define RLC_TTPD(x) ((x) << 16)
  1172. # define RLC_TTPD_MASK (0xff << 16)
  1173. # define RLC_MSD(x) ((x) << 24)
  1174. # define RLC_MSD_MASK (0xff << 24)
  1175. #define RLC_LB_INIT_CU_MASK 0xC41C
  1176. #define RLC_PG_AO_CU_MASK 0xC42C
  1177. #define RLC_MAX_PG_CU 0xC430
  1178. # define MAX_PU_CU(x) ((x) << 0)
  1179. # define MAX_PU_CU_MASK (0xff << 0)
  1180. #define RLC_AUTO_PG_CTRL 0xC434
  1181. # define AUTO_PG_EN (1 << 0)
  1182. # define GRBM_REG_SGIT(x) ((x) << 3)
  1183. # define GRBM_REG_SGIT_MASK (0xffff << 3)
  1184. # define PG_AFTER_GRBM_REG_ST(x) ((x) << 19)
  1185. # define PG_AFTER_GRBM_REG_ST_MASK (0x1fff << 19)
  1186. #define RLC_SERDES_WR_MASTER_MASK_0 0xC454
  1187. #define RLC_SERDES_WR_MASTER_MASK_1 0xC458
  1188. #define RLC_SERDES_WR_CTRL 0xC45C
  1189. #define RLC_SERDES_MASTER_BUSY_0 0xC464
  1190. #define RLC_SERDES_MASTER_BUSY_1 0xC468
  1191. #define RLC_GCPM_GENERAL_3 0xC478
  1192. #define DB_RENDER_CONTROL 0x28000
  1193. #define DB_DEPTH_INFO 0x2803c
  1194. #define PA_SC_RASTER_CONFIG 0x28350
  1195. # define RASTER_CONFIG_RB_MAP_0 0
  1196. # define RASTER_CONFIG_RB_MAP_1 1
  1197. # define RASTER_CONFIG_RB_MAP_2 2
  1198. # define RASTER_CONFIG_RB_MAP_3 3
  1199. #define VGT_EVENT_INITIATOR 0x28a90
  1200. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  1201. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  1202. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  1203. # define CACHE_FLUSH_TS (4 << 0)
  1204. # define CACHE_FLUSH (6 << 0)
  1205. # define CS_PARTIAL_FLUSH (7 << 0)
  1206. # define VGT_STREAMOUT_RESET (10 << 0)
  1207. # define END_OF_PIPE_INCR_DE (11 << 0)
  1208. # define END_OF_PIPE_IB_END (12 << 0)
  1209. # define RST_PIX_CNT (13 << 0)
  1210. # define VS_PARTIAL_FLUSH (15 << 0)
  1211. # define PS_PARTIAL_FLUSH (16 << 0)
  1212. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  1213. # define ZPASS_DONE (21 << 0)
  1214. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  1215. # define PERFCOUNTER_START (23 << 0)
  1216. # define PERFCOUNTER_STOP (24 << 0)
  1217. # define PIPELINESTAT_START (25 << 0)
  1218. # define PIPELINESTAT_STOP (26 << 0)
  1219. # define PERFCOUNTER_SAMPLE (27 << 0)
  1220. # define SAMPLE_PIPELINESTAT (30 << 0)
  1221. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  1222. # define RESET_VTX_CNT (33 << 0)
  1223. # define VGT_FLUSH (36 << 0)
  1224. # define BOTTOM_OF_PIPE_TS (40 << 0)
  1225. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  1226. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  1227. # define FLUSH_AND_INV_DB_META (44 << 0)
  1228. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  1229. # define FLUSH_AND_INV_CB_META (46 << 0)
  1230. # define CS_DONE (47 << 0)
  1231. # define PS_DONE (48 << 0)
  1232. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  1233. # define THREAD_TRACE_START (51 << 0)
  1234. # define THREAD_TRACE_STOP (52 << 0)
  1235. # define THREAD_TRACE_FLUSH (54 << 0)
  1236. # define THREAD_TRACE_FINISH (55 << 0)
  1237. /* PIF PHY0 registers idx/data 0x8/0xc */
  1238. #define PB0_PIF_CNTL 0x10
  1239. # define LS2_EXIT_TIME(x) ((x) << 17)
  1240. # define LS2_EXIT_TIME_MASK (0x7 << 17)
  1241. # define LS2_EXIT_TIME_SHIFT 17
  1242. #define PB0_PIF_PAIRING 0x11
  1243. # define MULTI_PIF (1 << 25)
  1244. #define PB0_PIF_PWRDOWN_0 0x12
  1245. # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
  1246. # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
  1247. # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
  1248. # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
  1249. # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
  1250. # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
  1251. # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
  1252. # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
  1253. # define PLL_RAMP_UP_TIME_0_SHIFT 24
  1254. #define PB0_PIF_PWRDOWN_1 0x13
  1255. # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
  1256. # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
  1257. # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
  1258. # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
  1259. # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
  1260. # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
  1261. # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
  1262. # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
  1263. # define PLL_RAMP_UP_TIME_1_SHIFT 24
  1264. #define PB0_PIF_PWRDOWN_2 0x17
  1265. # define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7)
  1266. # define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7)
  1267. # define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7
  1268. # define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10)
  1269. # define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10)
  1270. # define PLL_POWER_STATE_IN_OFF_2_SHIFT 10
  1271. # define PLL_RAMP_UP_TIME_2(x) ((x) << 24)
  1272. # define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24)
  1273. # define PLL_RAMP_UP_TIME_2_SHIFT 24
  1274. #define PB0_PIF_PWRDOWN_3 0x18
  1275. # define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7)
  1276. # define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7)
  1277. # define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7
  1278. # define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10)
  1279. # define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10)
  1280. # define PLL_POWER_STATE_IN_OFF_3_SHIFT 10
  1281. # define PLL_RAMP_UP_TIME_3(x) ((x) << 24)
  1282. # define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24)
  1283. # define PLL_RAMP_UP_TIME_3_SHIFT 24
  1284. /* PIF PHY1 registers idx/data 0x10/0x14 */
  1285. #define PB1_PIF_CNTL 0x10
  1286. #define PB1_PIF_PAIRING 0x11
  1287. #define PB1_PIF_PWRDOWN_0 0x12
  1288. #define PB1_PIF_PWRDOWN_1 0x13
  1289. #define PB1_PIF_PWRDOWN_2 0x17
  1290. #define PB1_PIF_PWRDOWN_3 0x18
  1291. /* PCIE registers idx/data 0x30/0x34 */
  1292. #define PCIE_CNTL2 0x1c /* PCIE */
  1293. # define SLV_MEM_LS_EN (1 << 16)
  1294. # define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17)
  1295. # define MST_MEM_LS_EN (1 << 18)
  1296. # define REPLAY_MEM_LS_EN (1 << 19)
  1297. #define PCIE_LC_STATUS1 0x28 /* PCIE */
  1298. # define LC_REVERSE_RCVR (1 << 0)
  1299. # define LC_REVERSE_XMIT (1 << 1)
  1300. # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
  1301. # define LC_OPERATING_LINK_WIDTH_SHIFT 2
  1302. # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
  1303. # define LC_DETECTED_LINK_WIDTH_SHIFT 5
  1304. #define PCIE_P_CNTL 0x40 /* PCIE */
  1305. # define P_IGNORE_EDB_ERR (1 << 6)
  1306. /* PCIE PORT registers idx/data 0x38/0x3c */
  1307. #define PCIE_LC_CNTL 0xa0
  1308. # define LC_L0S_INACTIVITY(x) ((x) << 8)
  1309. # define LC_L0S_INACTIVITY_MASK (0xf << 8)
  1310. # define LC_L0S_INACTIVITY_SHIFT 8
  1311. # define LC_L1_INACTIVITY(x) ((x) << 12)
  1312. # define LC_L1_INACTIVITY_MASK (0xf << 12)
  1313. # define LC_L1_INACTIVITY_SHIFT 12
  1314. # define LC_PMI_TO_L1_DIS (1 << 16)
  1315. # define LC_ASPM_TO_L1_DIS (1 << 24)
  1316. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  1317. # define LC_LINK_WIDTH_SHIFT 0
  1318. # define LC_LINK_WIDTH_MASK 0x7
  1319. # define LC_LINK_WIDTH_X0 0
  1320. # define LC_LINK_WIDTH_X1 1
  1321. # define LC_LINK_WIDTH_X2 2
  1322. # define LC_LINK_WIDTH_X4 3
  1323. # define LC_LINK_WIDTH_X8 4
  1324. # define LC_LINK_WIDTH_X16 6
  1325. # define LC_LINK_WIDTH_RD_SHIFT 4
  1326. # define LC_LINK_WIDTH_RD_MASK 0x70
  1327. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  1328. # define LC_RECONFIG_NOW (1 << 8)
  1329. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  1330. # define LC_RENEGOTIATE_EN (1 << 10)
  1331. # define LC_SHORT_RECONFIG_EN (1 << 11)
  1332. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  1333. # define LC_UPCONFIGURE_DIS (1 << 13)
  1334. # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
  1335. # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
  1336. # define LC_DYN_LANES_PWR_STATE_SHIFT 21
  1337. #define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */
  1338. # define LC_XMIT_N_FTS(x) ((x) << 0)
  1339. # define LC_XMIT_N_FTS_MASK (0xff << 0)
  1340. # define LC_XMIT_N_FTS_SHIFT 0
  1341. # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
  1342. # define LC_N_FTS_MASK (0xff << 24)
  1343. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  1344. # define LC_GEN2_EN_STRAP (1 << 0)
  1345. # define LC_GEN3_EN_STRAP (1 << 1)
  1346. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
  1347. # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
  1348. # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
  1349. # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
  1350. # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
  1351. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
  1352. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
  1353. # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
  1354. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
  1355. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
  1356. # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
  1357. # define LC_CURRENT_DATA_RATE_SHIFT 13
  1358. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
  1359. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
  1360. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
  1361. # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
  1362. # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
  1363. #define PCIE_LC_CNTL2 0xb1
  1364. # define LC_ALLOW_PDWN_IN_L1 (1 << 17)
  1365. # define LC_ALLOW_PDWN_IN_L23 (1 << 18)
  1366. #define PCIE_LC_CNTL3 0xb5 /* PCIE_P */
  1367. # define LC_GO_TO_RECOVERY (1 << 30)
  1368. #define PCIE_LC_CNTL4 0xb6 /* PCIE_P */
  1369. # define LC_REDO_EQ (1 << 5)
  1370. # define LC_SET_QUIESCE (1 << 13)
  1371. /*
  1372. * UVD
  1373. */
  1374. #define UVD_UDEC_ADDR_CONFIG 0xEF4C
  1375. #define UVD_UDEC_DB_ADDR_CONFIG 0xEF50
  1376. #define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54
  1377. #define UVD_RBC_RB_RPTR 0xF690
  1378. #define UVD_RBC_RB_WPTR 0xF694
  1379. #define UVD_STATUS 0xf6bc
  1380. #define UVD_CGC_CTRL 0xF4B0
  1381. # define DCM (1 << 0)
  1382. # define CG_DT(x) ((x) << 2)
  1383. # define CG_DT_MASK (0xf << 2)
  1384. # define CLK_OD(x) ((x) << 6)
  1385. # define CLK_OD_MASK (0x1f << 6)
  1386. /* UVD CTX indirect */
  1387. #define UVD_CGC_MEM_CTRL 0xC0
  1388. #define UVD_CGC_CTRL2 0xC1
  1389. # define DYN_OR_EN (1 << 0)
  1390. # define DYN_RR_EN (1 << 1)
  1391. # define G_DIV_ID(x) ((x) << 2)
  1392. # define G_DIV_ID_MASK (0x7 << 2)
  1393. /*
  1394. * PM4
  1395. */
  1396. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  1397. (((reg) >> 2) & 0xFFFF) | \
  1398. ((n) & 0x3FFF) << 16)
  1399. #define CP_PACKET2 0x80000000
  1400. #define PACKET2_PAD_SHIFT 0
  1401. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  1402. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  1403. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  1404. (((op) & 0xFF) << 8) | \
  1405. ((n) & 0x3FFF) << 16)
  1406. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  1407. /* Packet 3 types */
  1408. #define PACKET3_NOP 0x10
  1409. #define PACKET3_SET_BASE 0x11
  1410. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  1411. #define GDS_PARTITION_BASE 2
  1412. #define CE_PARTITION_BASE 3
  1413. #define PACKET3_CLEAR_STATE 0x12
  1414. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  1415. #define PACKET3_DISPATCH_DIRECT 0x15
  1416. #define PACKET3_DISPATCH_INDIRECT 0x16
  1417. #define PACKET3_ALLOC_GDS 0x1B
  1418. #define PACKET3_WRITE_GDS_RAM 0x1C
  1419. #define PACKET3_ATOMIC_GDS 0x1D
  1420. #define PACKET3_ATOMIC 0x1E
  1421. #define PACKET3_OCCLUSION_QUERY 0x1F
  1422. #define PACKET3_SET_PREDICATION 0x20
  1423. #define PACKET3_REG_RMW 0x21
  1424. #define PACKET3_COND_EXEC 0x22
  1425. #define PACKET3_PRED_EXEC 0x23
  1426. #define PACKET3_DRAW_INDIRECT 0x24
  1427. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  1428. #define PACKET3_INDEX_BASE 0x26
  1429. #define PACKET3_DRAW_INDEX_2 0x27
  1430. #define PACKET3_CONTEXT_CONTROL 0x28
  1431. #define PACKET3_INDEX_TYPE 0x2A
  1432. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  1433. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  1434. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  1435. #define PACKET3_NUM_INSTANCES 0x2F
  1436. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  1437. #define PACKET3_INDIRECT_BUFFER_CONST 0x31
  1438. #define PACKET3_INDIRECT_BUFFER 0x32
  1439. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  1440. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  1441. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  1442. #define PACKET3_WRITE_DATA 0x37
  1443. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  1444. /* 0 - register
  1445. * 1 - memory (sync - via GRBM)
  1446. * 2 - tc/l2
  1447. * 3 - gds
  1448. * 4 - reserved
  1449. * 5 - memory (async - direct)
  1450. */
  1451. #define WR_ONE_ADDR (1 << 16)
  1452. #define WR_CONFIRM (1 << 20)
  1453. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  1454. /* 0 - me
  1455. * 1 - pfp
  1456. * 2 - ce
  1457. */
  1458. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  1459. #define PACKET3_MEM_SEMAPHORE 0x39
  1460. #define PACKET3_MPEG_INDEX 0x3A
  1461. #define PACKET3_COPY_DW 0x3B
  1462. #define PACKET3_WAIT_REG_MEM 0x3C
  1463. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  1464. /* 0 - always
  1465. * 1 - <
  1466. * 2 - <=
  1467. * 3 - ==
  1468. * 4 - !=
  1469. * 5 - >=
  1470. * 6 - >
  1471. */
  1472. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  1473. /* 0 - reg
  1474. * 1 - mem
  1475. */
  1476. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  1477. /* 0 - me
  1478. * 1 - pfp
  1479. */
  1480. #define PACKET3_MEM_WRITE 0x3D
  1481. #define PACKET3_COPY_DATA 0x40
  1482. #define PACKET3_CP_DMA 0x41
  1483. /* 1. header
  1484. * 2. SRC_ADDR_LO or DATA [31:0]
  1485. * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
  1486. * SRC_ADDR_HI [7:0]
  1487. * 4. DST_ADDR_LO [31:0]
  1488. * 5. DST_ADDR_HI [7:0]
  1489. * 6. COMMAND [30:21] | BYTE_COUNT [20:0]
  1490. */
  1491. # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
  1492. /* 0 - DST_ADDR
  1493. * 1 - GDS
  1494. */
  1495. # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
  1496. /* 0 - ME
  1497. * 1 - PFP
  1498. */
  1499. # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
  1500. /* 0 - SRC_ADDR
  1501. * 1 - GDS
  1502. * 2 - DATA
  1503. */
  1504. # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
  1505. /* COMMAND */
  1506. # define PACKET3_CP_DMA_DIS_WC (1 << 21)
  1507. # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22)
  1508. /* 0 - none
  1509. * 1 - 8 in 16
  1510. * 2 - 8 in 32
  1511. * 3 - 8 in 64
  1512. */
  1513. # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
  1514. /* 0 - none
  1515. * 1 - 8 in 16
  1516. * 2 - 8 in 32
  1517. * 3 - 8 in 64
  1518. */
  1519. # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
  1520. /* 0 - memory
  1521. * 1 - register
  1522. */
  1523. # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
  1524. /* 0 - memory
  1525. * 1 - register
  1526. */
  1527. # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
  1528. # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
  1529. # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30)
  1530. #define PACKET3_PFP_SYNC_ME 0x42
  1531. #define PACKET3_SURFACE_SYNC 0x43
  1532. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  1533. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  1534. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1535. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1536. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1537. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1538. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1539. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1540. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1541. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1542. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1543. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  1544. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  1545. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  1546. # define PACKET3_TC_ACTION_ENA (1 << 23)
  1547. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1548. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1549. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  1550. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  1551. #define PACKET3_ME_INITIALIZE 0x44
  1552. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  1553. #define PACKET3_COND_WRITE 0x45
  1554. #define PACKET3_EVENT_WRITE 0x46
  1555. #define EVENT_TYPE(x) ((x) << 0)
  1556. #define EVENT_INDEX(x) ((x) << 8)
  1557. /* 0 - any non-TS event
  1558. * 1 - ZPASS_DONE
  1559. * 2 - SAMPLE_PIPELINESTAT
  1560. * 3 - SAMPLE_STREAMOUTSTAT*
  1561. * 4 - *S_PARTIAL_FLUSH
  1562. * 5 - EOP events
  1563. * 6 - EOS events
  1564. * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
  1565. */
  1566. #define INV_L2 (1 << 20)
  1567. /* INV TC L2 cache when EVENT_INDEX = 7 */
  1568. #define PACKET3_EVENT_WRITE_EOP 0x47
  1569. #define DATA_SEL(x) ((x) << 29)
  1570. /* 0 - discard
  1571. * 1 - send low 32bit data
  1572. * 2 - send 64bit data
  1573. * 3 - send 64bit counter value
  1574. */
  1575. #define INT_SEL(x) ((x) << 24)
  1576. /* 0 - none
  1577. * 1 - interrupt only (DATA_SEL = 0)
  1578. * 2 - interrupt when data write is confirmed
  1579. */
  1580. #define PACKET3_EVENT_WRITE_EOS 0x48
  1581. #define PACKET3_PREAMBLE_CNTL 0x4A
  1582. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1583. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1584. #define PACKET3_ONE_REG_WRITE 0x57
  1585. #define PACKET3_LOAD_CONFIG_REG 0x5F
  1586. #define PACKET3_LOAD_CONTEXT_REG 0x60
  1587. #define PACKET3_LOAD_SH_REG 0x61
  1588. #define PACKET3_SET_CONFIG_REG 0x68
  1589. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1590. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  1591. #define PACKET3_SET_CONTEXT_REG 0x69
  1592. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1593. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1594. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1595. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  1596. #define PACKET3_SET_SH_REG 0x76
  1597. #define PACKET3_SET_SH_REG_START 0x0000b000
  1598. #define PACKET3_SET_SH_REG_END 0x0000c000
  1599. #define PACKET3_SET_SH_REG_OFFSET 0x77
  1600. #define PACKET3_ME_WRITE 0x7A
  1601. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  1602. #define PACKET3_SCRATCH_RAM_READ 0x7E
  1603. #define PACKET3_CE_WRITE 0x7F
  1604. #define PACKET3_LOAD_CONST_RAM 0x80
  1605. #define PACKET3_WRITE_CONST_RAM 0x81
  1606. #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
  1607. #define PACKET3_DUMP_CONST_RAM 0x83
  1608. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  1609. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  1610. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  1611. #define PACKET3_WAIT_ON_DE_COUNTER 0x87
  1612. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  1613. #define PACKET3_SET_CE_DE_COUNTERS 0x89
  1614. #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
  1615. #define PACKET3_SWITCH_BUFFER 0x8B
  1616. /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
  1617. #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
  1618. #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
  1619. #define DMA_RB_CNTL 0xd000
  1620. # define DMA_RB_ENABLE (1 << 0)
  1621. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  1622. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  1623. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  1624. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  1625. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  1626. #define DMA_RB_BASE 0xd004
  1627. #define DMA_RB_RPTR 0xd008
  1628. #define DMA_RB_WPTR 0xd00c
  1629. #define DMA_RB_RPTR_ADDR_HI 0xd01c
  1630. #define DMA_RB_RPTR_ADDR_LO 0xd020
  1631. #define DMA_IB_CNTL 0xd024
  1632. # define DMA_IB_ENABLE (1 << 0)
  1633. # define DMA_IB_SWAP_ENABLE (1 << 4)
  1634. #define DMA_IB_RPTR 0xd028
  1635. #define DMA_CNTL 0xd02c
  1636. # define TRAP_ENABLE (1 << 0)
  1637. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1638. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1639. # define DATA_SWAP_ENABLE (1 << 3)
  1640. # define FENCE_SWAP_ENABLE (1 << 4)
  1641. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1642. #define DMA_STATUS_REG 0xd034
  1643. # define DMA_IDLE (1 << 0)
  1644. #define DMA_TILING_CONFIG 0xd0b8
  1645. #define DMA_POWER_CNTL 0xd0bc
  1646. # define MEM_POWER_OVERRIDE (1 << 8)
  1647. #define DMA_CLK_CTRL 0xd0c0
  1648. #define DMA_PG 0xd0d4
  1649. # define PG_CNTL_ENABLE (1 << 0)
  1650. #define DMA_PGFSM_CONFIG 0xd0d8
  1651. #define DMA_PGFSM_WRITE 0xd0dc
  1652. #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \
  1653. (((b) & 0x1) << 26) | \
  1654. (((t) & 0x1) << 23) | \
  1655. (((s) & 0x1) << 22) | \
  1656. (((n) & 0xFFFFF) << 0))
  1657. #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
  1658. (((vmid) & 0xF) << 20) | \
  1659. (((n) & 0xFFFFF) << 0))
  1660. #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
  1661. (1 << 26) | \
  1662. (1 << 21) | \
  1663. (((n) & 0xFFFFF) << 0))
  1664. /* async DMA Packet types */
  1665. #define DMA_PACKET_WRITE 0x2
  1666. #define DMA_PACKET_COPY 0x3
  1667. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  1668. #define DMA_PACKET_SEMAPHORE 0x5
  1669. #define DMA_PACKET_FENCE 0x6
  1670. #define DMA_PACKET_TRAP 0x7
  1671. #define DMA_PACKET_SRBM_WRITE 0x9
  1672. #define DMA_PACKET_CONSTANT_FILL 0xd
  1673. #define DMA_PACKET_POLL_REG_MEM 0xe
  1674. #define DMA_PACKET_NOP 0xf
  1675. #define VCE_STATUS 0x20004
  1676. #define VCE_VCPU_CNTL 0x20014
  1677. #define VCE_CLK_EN (1 << 0)
  1678. #define VCE_VCPU_CACHE_OFFSET0 0x20024
  1679. #define VCE_VCPU_CACHE_SIZE0 0x20028
  1680. #define VCE_VCPU_CACHE_OFFSET1 0x2002c
  1681. #define VCE_VCPU_CACHE_SIZE1 0x20030
  1682. #define VCE_VCPU_CACHE_OFFSET2 0x20034
  1683. #define VCE_VCPU_CACHE_SIZE2 0x20038
  1684. #define VCE_VCPU_SCRATCH7 0x200dc
  1685. #define VCE_SOFT_RESET 0x20120
  1686. #define VCE_ECPU_SOFT_RESET (1 << 0)
  1687. #define VCE_FME_SOFT_RESET (1 << 2)
  1688. #define VCE_RB_BASE_LO2 0x2016c
  1689. #define VCE_RB_BASE_HI2 0x20170
  1690. #define VCE_RB_SIZE2 0x20174
  1691. #define VCE_RB_RPTR2 0x20178
  1692. #define VCE_RB_WPTR2 0x2017c
  1693. #define VCE_RB_BASE_LO 0x20180
  1694. #define VCE_RB_BASE_HI 0x20184
  1695. #define VCE_RB_SIZE 0x20188
  1696. #define VCE_RB_RPTR 0x2018c
  1697. #define VCE_RB_WPTR 0x20190
  1698. #define VCE_CLOCK_GATING_A 0x202f8
  1699. # define CGC_DYN_CLOCK_MODE (1 << 16)
  1700. #define VCE_CLOCK_GATING_B 0x202fc
  1701. #define VCE_UENC_CLOCK_GATING 0x205bc
  1702. #define VCE_UENC_REG_CLOCK_GATING 0x205c0
  1703. #define VCE_FW_REG_STATUS 0x20e10
  1704. # define VCE_FW_REG_STATUS_BUSY (1 << 0)
  1705. # define VCE_FW_REG_STATUS_PASS (1 << 3)
  1706. # define VCE_FW_REG_STATUS_DONE (1 << 11)
  1707. #define VCE_LMI_FW_START_KEYSEL 0x20e18
  1708. #define VCE_LMI_FW_PERIODIC_CTRL 0x20e20
  1709. #define VCE_LMI_CTRL2 0x20e74
  1710. #define VCE_LMI_CTRL 0x20e98
  1711. #define VCE_LMI_VM_CTRL 0x20ea0
  1712. #define VCE_LMI_SWAP_CNTL 0x20eb4
  1713. #define VCE_LMI_SWAP_CNTL1 0x20eb8
  1714. #define VCE_LMI_CACHE_CTRL 0x20ef4
  1715. #define VCE_CMD_NO_OP 0x00000000
  1716. #define VCE_CMD_END 0x00000001
  1717. #define VCE_CMD_IB 0x00000002
  1718. #define VCE_CMD_FENCE 0x00000003
  1719. #define VCE_CMD_TRAP 0x00000004
  1720. #define VCE_CMD_IB_AUTO 0x00000005
  1721. #define VCE_CMD_SEMAPHORE 0x00000006
  1722. /* discrete vce clocks */
  1723. #define CG_VCEPLL_FUNC_CNTL 0xc0030600
  1724. # define VCEPLL_RESET_MASK 0x00000001
  1725. # define VCEPLL_SLEEP_MASK 0x00000002
  1726. # define VCEPLL_BYPASS_EN_MASK 0x00000004
  1727. # define VCEPLL_CTLREQ_MASK 0x00000008
  1728. # define VCEPLL_VCO_MODE_MASK 0x00000600
  1729. # define VCEPLL_REF_DIV_MASK 0x003F0000
  1730. # define VCEPLL_CTLACK_MASK 0x40000000
  1731. # define VCEPLL_CTLACK2_MASK 0x80000000
  1732. #define CG_VCEPLL_FUNC_CNTL_2 0xc0030601
  1733. # define VCEPLL_PDIV_A(x) ((x) << 0)
  1734. # define VCEPLL_PDIV_A_MASK 0x0000007F
  1735. # define VCEPLL_PDIV_B(x) ((x) << 8)
  1736. # define VCEPLL_PDIV_B_MASK 0x00007F00
  1737. # define EVCLK_SRC_SEL(x) ((x) << 20)
  1738. # define EVCLK_SRC_SEL_MASK 0x01F00000
  1739. # define ECCLK_SRC_SEL(x) ((x) << 25)
  1740. # define ECCLK_SRC_SEL_MASK 0x3E000000
  1741. #define CG_VCEPLL_FUNC_CNTL_3 0xc0030602
  1742. # define VCEPLL_FB_DIV(x) ((x) << 0)
  1743. # define VCEPLL_FB_DIV_MASK 0x01FFFFFF
  1744. #define CG_VCEPLL_FUNC_CNTL_4 0xc0030603
  1745. #define CG_VCEPLL_FUNC_CNTL_5 0xc0030604
  1746. #define CG_VCEPLL_SPREAD_SPECTRUM 0xc0030606
  1747. # define VCEPLL_SSEN_MASK 0x00000001
  1748. #endif