uvd_v4_2.c 2.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "radeon.h"
  27. #include "radeon_asic.h"
  28. #include "cikd.h"
  29. /**
  30. * uvd_v4_2_resume - memory controller programming
  31. *
  32. * @rdev: radeon_device pointer
  33. *
  34. * Let the UVD memory controller know it's offsets
  35. */
  36. int uvd_v4_2_resume(struct radeon_device *rdev)
  37. {
  38. uint64_t addr;
  39. uint32_t size;
  40. /* programm the VCPU memory controller bits 0-27 */
  41. addr = rdev->uvd.gpu_addr >> 3;
  42. size = RADEON_GPU_PAGE_ALIGN(rdev->uvd_fw->size + 4) >> 3;
  43. WREG32(UVD_VCPU_CACHE_OFFSET0, addr);
  44. WREG32(UVD_VCPU_CACHE_SIZE0, size);
  45. addr += size;
  46. size = RADEON_UVD_STACK_SIZE >> 3;
  47. WREG32(UVD_VCPU_CACHE_OFFSET1, addr);
  48. WREG32(UVD_VCPU_CACHE_SIZE1, size);
  49. addr += size;
  50. size = RADEON_UVD_HEAP_SIZE >> 3;
  51. WREG32(UVD_VCPU_CACHE_OFFSET2, addr);
  52. WREG32(UVD_VCPU_CACHE_SIZE2, size);
  53. /* bits 28-31 */
  54. addr = (rdev->uvd.gpu_addr >> 28) & 0xF;
  55. WREG32(UVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
  56. /* bits 32-39 */
  57. addr = (rdev->uvd.gpu_addr >> 32) & 0xFF;
  58. WREG32(UVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
  59. return 0;
  60. }