via_dmablit.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /* via_dmablit.h -- PCI DMA BitBlt support for the VIA Unichrome/Pro
  2. *
  3. * Copyright 2005 Thomas Hellstrom.
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  20. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  21. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  22. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  23. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Thomas Hellstrom.
  27. * Register info from Digeo Inc.
  28. */
  29. #ifndef _VIA_DMABLIT_H
  30. #define _VIA_DMABLIT_H
  31. #include <linux/dma-mapping.h>
  32. #define VIA_NUM_BLIT_ENGINES 2
  33. #define VIA_NUM_BLIT_SLOTS 8
  34. struct _drm_via_descriptor;
  35. typedef struct _drm_via_sg_info {
  36. struct page **pages;
  37. unsigned long num_pages;
  38. struct _drm_via_descriptor **desc_pages;
  39. int num_desc_pages;
  40. int num_desc;
  41. enum dma_data_direction direction;
  42. unsigned char *bounce_buffer;
  43. dma_addr_t chain_start;
  44. uint32_t free_on_sequence;
  45. unsigned int descriptors_per_page;
  46. int aborted;
  47. enum {
  48. dr_via_device_mapped,
  49. dr_via_desc_pages_alloc,
  50. dr_via_pages_locked,
  51. dr_via_pages_alloc,
  52. dr_via_sg_init
  53. } state;
  54. } drm_via_sg_info_t;
  55. typedef struct _drm_via_blitq {
  56. struct drm_device *dev;
  57. uint32_t cur_blit_handle;
  58. uint32_t done_blit_handle;
  59. unsigned serviced;
  60. unsigned head;
  61. unsigned cur;
  62. unsigned num_free;
  63. unsigned num_outstanding;
  64. unsigned long end;
  65. int aborting;
  66. int is_active;
  67. drm_via_sg_info_t *blits[VIA_NUM_BLIT_SLOTS];
  68. spinlock_t blit_lock;
  69. wait_queue_head_t blit_queue[VIA_NUM_BLIT_SLOTS];
  70. wait_queue_head_t busy_queue;
  71. struct work_struct wq;
  72. struct timer_list poll_timer;
  73. } drm_via_blitq_t;
  74. /*
  75. * PCI DMA Registers
  76. * Channels 2 & 3 don't seem to be implemented in hardware.
  77. */
  78. #define VIA_PCI_DMA_MAR0 0xE40 /* Memory Address Register of Channel 0 */
  79. #define VIA_PCI_DMA_DAR0 0xE44 /* Device Address Register of Channel 0 */
  80. #define VIA_PCI_DMA_BCR0 0xE48 /* Byte Count Register of Channel 0 */
  81. #define VIA_PCI_DMA_DPR0 0xE4C /* Descriptor Pointer Register of Channel 0 */
  82. #define VIA_PCI_DMA_MAR1 0xE50 /* Memory Address Register of Channel 1 */
  83. #define VIA_PCI_DMA_DAR1 0xE54 /* Device Address Register of Channel 1 */
  84. #define VIA_PCI_DMA_BCR1 0xE58 /* Byte Count Register of Channel 1 */
  85. #define VIA_PCI_DMA_DPR1 0xE5C /* Descriptor Pointer Register of Channel 1 */
  86. #define VIA_PCI_DMA_MAR2 0xE60 /* Memory Address Register of Channel 2 */
  87. #define VIA_PCI_DMA_DAR2 0xE64 /* Device Address Register of Channel 2 */
  88. #define VIA_PCI_DMA_BCR2 0xE68 /* Byte Count Register of Channel 2 */
  89. #define VIA_PCI_DMA_DPR2 0xE6C /* Descriptor Pointer Register of Channel 2 */
  90. #define VIA_PCI_DMA_MAR3 0xE70 /* Memory Address Register of Channel 3 */
  91. #define VIA_PCI_DMA_DAR3 0xE74 /* Device Address Register of Channel 3 */
  92. #define VIA_PCI_DMA_BCR3 0xE78 /* Byte Count Register of Channel 3 */
  93. #define VIA_PCI_DMA_DPR3 0xE7C /* Descriptor Pointer Register of Channel 3 */
  94. #define VIA_PCI_DMA_MR0 0xE80 /* Mode Register of Channel 0 */
  95. #define VIA_PCI_DMA_MR1 0xE84 /* Mode Register of Channel 1 */
  96. #define VIA_PCI_DMA_MR2 0xE88 /* Mode Register of Channel 2 */
  97. #define VIA_PCI_DMA_MR3 0xE8C /* Mode Register of Channel 3 */
  98. #define VIA_PCI_DMA_CSR0 0xE90 /* Command/Status Register of Channel 0 */
  99. #define VIA_PCI_DMA_CSR1 0xE94 /* Command/Status Register of Channel 1 */
  100. #define VIA_PCI_DMA_CSR2 0xE98 /* Command/Status Register of Channel 2 */
  101. #define VIA_PCI_DMA_CSR3 0xE9C /* Command/Status Register of Channel 3 */
  102. #define VIA_PCI_DMA_PTR 0xEA0 /* Priority Type Register */
  103. /* Define for DMA engine */
  104. /* DPR */
  105. #define VIA_DMA_DPR_EC (1<<1) /* end of chain */
  106. #define VIA_DMA_DPR_DDIE (1<<2) /* descriptor done interrupt enable */
  107. #define VIA_DMA_DPR_DT (1<<3) /* direction of transfer (RO) */
  108. /* MR */
  109. #define VIA_DMA_MR_CM (1<<0) /* chaining mode */
  110. #define VIA_DMA_MR_TDIE (1<<1) /* transfer done interrupt enable */
  111. #define VIA_DMA_MR_HENDMACMD (1<<7) /* ? */
  112. /* CSR */
  113. #define VIA_DMA_CSR_DE (1<<0) /* DMA enable */
  114. #define VIA_DMA_CSR_TS (1<<1) /* transfer start */
  115. #define VIA_DMA_CSR_TA (1<<2) /* transfer abort */
  116. #define VIA_DMA_CSR_TD (1<<3) /* transfer done */
  117. #define VIA_DMA_CSR_DD (1<<4) /* descriptor done */
  118. #define VIA_DMA_DPR_EC (1<<1) /* end of chain */
  119. #endif