ipu-csi.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742
  1. /*
  2. * Copyright (C) 2012-2014 Mentor Graphics Inc.
  3. * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. */
  15. #include <linux/export.h>
  16. #include <linux/module.h>
  17. #include <linux/types.h>
  18. #include <linux/errno.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include <linux/err.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/videodev2.h>
  24. #include <uapi/linux/v4l2-mediabus.h>
  25. #include <linux/clk.h>
  26. #include <linux/clk-provider.h>
  27. #include <linux/clkdev.h>
  28. #include "ipu-prv.h"
  29. struct ipu_csi {
  30. void __iomem *base;
  31. int id;
  32. u32 module;
  33. struct clk *clk_ipu; /* IPU bus clock */
  34. spinlock_t lock;
  35. bool inuse;
  36. struct ipu_soc *ipu;
  37. };
  38. /* CSI Register Offsets */
  39. #define CSI_SENS_CONF 0x0000
  40. #define CSI_SENS_FRM_SIZE 0x0004
  41. #define CSI_ACT_FRM_SIZE 0x0008
  42. #define CSI_OUT_FRM_CTRL 0x000c
  43. #define CSI_TST_CTRL 0x0010
  44. #define CSI_CCIR_CODE_1 0x0014
  45. #define CSI_CCIR_CODE_2 0x0018
  46. #define CSI_CCIR_CODE_3 0x001c
  47. #define CSI_MIPI_DI 0x0020
  48. #define CSI_SKIP 0x0024
  49. #define CSI_CPD_CTRL 0x0028
  50. #define CSI_CPD_RC(n) (0x002c + ((n)*4))
  51. #define CSI_CPD_RS(n) (0x004c + ((n)*4))
  52. #define CSI_CPD_GRC(n) (0x005c + ((n)*4))
  53. #define CSI_CPD_GRS(n) (0x007c + ((n)*4))
  54. #define CSI_CPD_GBC(n) (0x008c + ((n)*4))
  55. #define CSI_CPD_GBS(n) (0x00Ac + ((n)*4))
  56. #define CSI_CPD_BC(n) (0x00Bc + ((n)*4))
  57. #define CSI_CPD_BS(n) (0x00Dc + ((n)*4))
  58. #define CSI_CPD_OFFSET1 0x00ec
  59. #define CSI_CPD_OFFSET2 0x00f0
  60. /* CSI Register Fields */
  61. #define CSI_SENS_CONF_DATA_FMT_SHIFT 8
  62. #define CSI_SENS_CONF_DATA_FMT_MASK 0x00000700
  63. #define CSI_SENS_CONF_DATA_FMT_RGB_YUV444 0L
  64. #define CSI_SENS_CONF_DATA_FMT_YUV422_YUYV 1L
  65. #define CSI_SENS_CONF_DATA_FMT_YUV422_UYVY 2L
  66. #define CSI_SENS_CONF_DATA_FMT_BAYER 3L
  67. #define CSI_SENS_CONF_DATA_FMT_RGB565 4L
  68. #define CSI_SENS_CONF_DATA_FMT_RGB555 5L
  69. #define CSI_SENS_CONF_DATA_FMT_RGB444 6L
  70. #define CSI_SENS_CONF_DATA_FMT_JPEG 7L
  71. #define CSI_SENS_CONF_VSYNC_POL_SHIFT 0
  72. #define CSI_SENS_CONF_HSYNC_POL_SHIFT 1
  73. #define CSI_SENS_CONF_DATA_POL_SHIFT 2
  74. #define CSI_SENS_CONF_PIX_CLK_POL_SHIFT 3
  75. #define CSI_SENS_CONF_SENS_PRTCL_MASK 0x00000070
  76. #define CSI_SENS_CONF_SENS_PRTCL_SHIFT 4
  77. #define CSI_SENS_CONF_PACK_TIGHT_SHIFT 7
  78. #define CSI_SENS_CONF_DATA_WIDTH_SHIFT 11
  79. #define CSI_SENS_CONF_EXT_VSYNC_SHIFT 15
  80. #define CSI_SENS_CONF_DIVRATIO_SHIFT 16
  81. #define CSI_SENS_CONF_DIVRATIO_MASK 0x00ff0000
  82. #define CSI_SENS_CONF_DATA_DEST_SHIFT 24
  83. #define CSI_SENS_CONF_DATA_DEST_MASK 0x07000000
  84. #define CSI_SENS_CONF_JPEG8_EN_SHIFT 27
  85. #define CSI_SENS_CONF_JPEG_EN_SHIFT 28
  86. #define CSI_SENS_CONF_FORCE_EOF_SHIFT 29
  87. #define CSI_SENS_CONF_DATA_EN_POL_SHIFT 31
  88. #define CSI_DATA_DEST_IC 2
  89. #define CSI_DATA_DEST_IDMAC 4
  90. #define CSI_CCIR_ERR_DET_EN 0x01000000
  91. #define CSI_HORI_DOWNSIZE_EN 0x80000000
  92. #define CSI_VERT_DOWNSIZE_EN 0x40000000
  93. #define CSI_TEST_GEN_MODE_EN 0x01000000
  94. #define CSI_HSC_MASK 0x1fff0000
  95. #define CSI_HSC_SHIFT 16
  96. #define CSI_VSC_MASK 0x00000fff
  97. #define CSI_VSC_SHIFT 0
  98. #define CSI_TEST_GEN_R_MASK 0x000000ff
  99. #define CSI_TEST_GEN_R_SHIFT 0
  100. #define CSI_TEST_GEN_G_MASK 0x0000ff00
  101. #define CSI_TEST_GEN_G_SHIFT 8
  102. #define CSI_TEST_GEN_B_MASK 0x00ff0000
  103. #define CSI_TEST_GEN_B_SHIFT 16
  104. #define CSI_MAX_RATIO_SKIP_SMFC_MASK 0x00000007
  105. #define CSI_MAX_RATIO_SKIP_SMFC_SHIFT 0
  106. #define CSI_SKIP_SMFC_MASK 0x000000f8
  107. #define CSI_SKIP_SMFC_SHIFT 3
  108. #define CSI_ID_2_SKIP_MASK 0x00000300
  109. #define CSI_ID_2_SKIP_SHIFT 8
  110. #define CSI_COLOR_FIRST_ROW_MASK 0x00000002
  111. #define CSI_COLOR_FIRST_COMP_MASK 0x00000001
  112. /* MIPI CSI-2 data types */
  113. #define MIPI_DT_YUV420 0x18 /* YYY.../UYVY.... */
  114. #define MIPI_DT_YUV420_LEGACY 0x1a /* UYY.../VYY... */
  115. #define MIPI_DT_YUV422 0x1e /* UYVY... */
  116. #define MIPI_DT_RGB444 0x20
  117. #define MIPI_DT_RGB555 0x21
  118. #define MIPI_DT_RGB565 0x22
  119. #define MIPI_DT_RGB666 0x23
  120. #define MIPI_DT_RGB888 0x24
  121. #define MIPI_DT_RAW6 0x28
  122. #define MIPI_DT_RAW7 0x29
  123. #define MIPI_DT_RAW8 0x2a
  124. #define MIPI_DT_RAW10 0x2b
  125. #define MIPI_DT_RAW12 0x2c
  126. #define MIPI_DT_RAW14 0x2d
  127. /*
  128. * Bitfield of CSI bus signal polarities and modes.
  129. */
  130. struct ipu_csi_bus_config {
  131. unsigned data_width:4;
  132. unsigned clk_mode:3;
  133. unsigned ext_vsync:1;
  134. unsigned vsync_pol:1;
  135. unsigned hsync_pol:1;
  136. unsigned pixclk_pol:1;
  137. unsigned data_pol:1;
  138. unsigned sens_clksrc:1;
  139. unsigned pack_tight:1;
  140. unsigned force_eof:1;
  141. unsigned data_en_pol:1;
  142. unsigned data_fmt;
  143. unsigned mipi_dt;
  144. };
  145. /*
  146. * Enumeration of CSI data bus widths.
  147. */
  148. enum ipu_csi_data_width {
  149. IPU_CSI_DATA_WIDTH_4 = 0,
  150. IPU_CSI_DATA_WIDTH_8 = 1,
  151. IPU_CSI_DATA_WIDTH_10 = 3,
  152. IPU_CSI_DATA_WIDTH_12 = 5,
  153. IPU_CSI_DATA_WIDTH_16 = 9,
  154. };
  155. /*
  156. * Enumeration of CSI clock modes.
  157. */
  158. enum ipu_csi_clk_mode {
  159. IPU_CSI_CLK_MODE_GATED_CLK,
  160. IPU_CSI_CLK_MODE_NONGATED_CLK,
  161. IPU_CSI_CLK_MODE_CCIR656_PROGRESSIVE,
  162. IPU_CSI_CLK_MODE_CCIR656_INTERLACED,
  163. IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_DDR,
  164. IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_SDR,
  165. IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_DDR,
  166. IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_SDR,
  167. };
  168. static inline u32 ipu_csi_read(struct ipu_csi *csi, unsigned offset)
  169. {
  170. return readl(csi->base + offset);
  171. }
  172. static inline void ipu_csi_write(struct ipu_csi *csi, u32 value,
  173. unsigned offset)
  174. {
  175. writel(value, csi->base + offset);
  176. }
  177. /*
  178. * Set mclk division ratio for generating test mode mclk. Only used
  179. * for test generator.
  180. */
  181. static int ipu_csi_set_testgen_mclk(struct ipu_csi *csi, u32 pixel_clk,
  182. u32 ipu_clk)
  183. {
  184. u32 temp;
  185. int div_ratio;
  186. div_ratio = (ipu_clk / pixel_clk) - 1;
  187. if (div_ratio > 0xFF || div_ratio < 0) {
  188. dev_err(csi->ipu->dev,
  189. "value of pixel_clk extends normal range\n");
  190. return -EINVAL;
  191. }
  192. temp = ipu_csi_read(csi, CSI_SENS_CONF);
  193. temp &= ~CSI_SENS_CONF_DIVRATIO_MASK;
  194. ipu_csi_write(csi, temp | (div_ratio << CSI_SENS_CONF_DIVRATIO_SHIFT),
  195. CSI_SENS_CONF);
  196. return 0;
  197. }
  198. /*
  199. * Find the CSI data format and data width for the given V4L2 media
  200. * bus pixel format code.
  201. */
  202. static int mbus_code_to_bus_cfg(struct ipu_csi_bus_config *cfg, u32 mbus_code)
  203. {
  204. switch (mbus_code) {
  205. case MEDIA_BUS_FMT_BGR565_2X8_BE:
  206. case MEDIA_BUS_FMT_BGR565_2X8_LE:
  207. case MEDIA_BUS_FMT_RGB565_2X8_BE:
  208. case MEDIA_BUS_FMT_RGB565_2X8_LE:
  209. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_RGB565;
  210. cfg->mipi_dt = MIPI_DT_RGB565;
  211. cfg->data_width = IPU_CSI_DATA_WIDTH_8;
  212. break;
  213. case MEDIA_BUS_FMT_RGB444_2X8_PADHI_BE:
  214. case MEDIA_BUS_FMT_RGB444_2X8_PADHI_LE:
  215. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_RGB444;
  216. cfg->mipi_dt = MIPI_DT_RGB444;
  217. cfg->data_width = IPU_CSI_DATA_WIDTH_8;
  218. break;
  219. case MEDIA_BUS_FMT_RGB555_2X8_PADHI_BE:
  220. case MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE:
  221. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_RGB555;
  222. cfg->mipi_dt = MIPI_DT_RGB555;
  223. cfg->data_width = IPU_CSI_DATA_WIDTH_8;
  224. break;
  225. case MEDIA_BUS_FMT_UYVY8_2X8:
  226. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_YUV422_UYVY;
  227. cfg->mipi_dt = MIPI_DT_YUV422;
  228. cfg->data_width = IPU_CSI_DATA_WIDTH_8;
  229. break;
  230. case MEDIA_BUS_FMT_YUYV8_2X8:
  231. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_YUV422_YUYV;
  232. cfg->mipi_dt = MIPI_DT_YUV422;
  233. cfg->data_width = IPU_CSI_DATA_WIDTH_8;
  234. break;
  235. case MEDIA_BUS_FMT_UYVY8_1X16:
  236. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_YUV422_UYVY;
  237. cfg->mipi_dt = MIPI_DT_YUV422;
  238. cfg->data_width = IPU_CSI_DATA_WIDTH_16;
  239. break;
  240. case MEDIA_BUS_FMT_YUYV8_1X16:
  241. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_YUV422_YUYV;
  242. cfg->mipi_dt = MIPI_DT_YUV422;
  243. cfg->data_width = IPU_CSI_DATA_WIDTH_16;
  244. break;
  245. case MEDIA_BUS_FMT_SBGGR8_1X8:
  246. case MEDIA_BUS_FMT_SGBRG8_1X8:
  247. case MEDIA_BUS_FMT_SGRBG8_1X8:
  248. case MEDIA_BUS_FMT_SRGGB8_1X8:
  249. case MEDIA_BUS_FMT_Y8_1X8:
  250. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_BAYER;
  251. cfg->mipi_dt = MIPI_DT_RAW8;
  252. cfg->data_width = IPU_CSI_DATA_WIDTH_8;
  253. break;
  254. case MEDIA_BUS_FMT_SBGGR10_DPCM8_1X8:
  255. case MEDIA_BUS_FMT_SGBRG10_DPCM8_1X8:
  256. case MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8:
  257. case MEDIA_BUS_FMT_SRGGB10_DPCM8_1X8:
  258. case MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_BE:
  259. case MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_LE:
  260. case MEDIA_BUS_FMT_SBGGR10_2X8_PADLO_BE:
  261. case MEDIA_BUS_FMT_SBGGR10_2X8_PADLO_LE:
  262. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_BAYER;
  263. cfg->mipi_dt = MIPI_DT_RAW10;
  264. cfg->data_width = IPU_CSI_DATA_WIDTH_8;
  265. break;
  266. case MEDIA_BUS_FMT_SBGGR10_1X10:
  267. case MEDIA_BUS_FMT_SGBRG10_1X10:
  268. case MEDIA_BUS_FMT_SGRBG10_1X10:
  269. case MEDIA_BUS_FMT_SRGGB10_1X10:
  270. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_BAYER;
  271. cfg->mipi_dt = MIPI_DT_RAW10;
  272. cfg->data_width = IPU_CSI_DATA_WIDTH_10;
  273. break;
  274. case MEDIA_BUS_FMT_SBGGR12_1X12:
  275. case MEDIA_BUS_FMT_SGBRG12_1X12:
  276. case MEDIA_BUS_FMT_SGRBG12_1X12:
  277. case MEDIA_BUS_FMT_SRGGB12_1X12:
  278. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_BAYER;
  279. cfg->mipi_dt = MIPI_DT_RAW12;
  280. cfg->data_width = IPU_CSI_DATA_WIDTH_12;
  281. break;
  282. case MEDIA_BUS_FMT_JPEG_1X8:
  283. /* TODO */
  284. cfg->data_fmt = CSI_SENS_CONF_DATA_FMT_JPEG;
  285. cfg->mipi_dt = MIPI_DT_RAW8;
  286. cfg->data_width = IPU_CSI_DATA_WIDTH_8;
  287. break;
  288. default:
  289. return -EINVAL;
  290. }
  291. return 0;
  292. }
  293. /*
  294. * Fill a CSI bus config struct from mbus_config and mbus_framefmt.
  295. */
  296. static void fill_csi_bus_cfg(struct ipu_csi_bus_config *csicfg,
  297. struct v4l2_mbus_config *mbus_cfg,
  298. struct v4l2_mbus_framefmt *mbus_fmt)
  299. {
  300. memset(csicfg, 0, sizeof(*csicfg));
  301. mbus_code_to_bus_cfg(csicfg, mbus_fmt->code);
  302. switch (mbus_cfg->type) {
  303. case V4L2_MBUS_PARALLEL:
  304. csicfg->ext_vsync = 1;
  305. csicfg->vsync_pol = (mbus_cfg->flags &
  306. V4L2_MBUS_VSYNC_ACTIVE_LOW) ? 1 : 0;
  307. csicfg->hsync_pol = (mbus_cfg->flags &
  308. V4L2_MBUS_HSYNC_ACTIVE_LOW) ? 1 : 0;
  309. csicfg->pixclk_pol = (mbus_cfg->flags &
  310. V4L2_MBUS_PCLK_SAMPLE_FALLING) ? 1 : 0;
  311. csicfg->clk_mode = IPU_CSI_CLK_MODE_GATED_CLK;
  312. break;
  313. case V4L2_MBUS_BT656:
  314. csicfg->ext_vsync = 0;
  315. if (V4L2_FIELD_HAS_BOTH(mbus_fmt->field))
  316. csicfg->clk_mode = IPU_CSI_CLK_MODE_CCIR656_INTERLACED;
  317. else
  318. csicfg->clk_mode = IPU_CSI_CLK_MODE_CCIR656_PROGRESSIVE;
  319. break;
  320. case V4L2_MBUS_CSI2:
  321. /*
  322. * MIPI CSI-2 requires non gated clock mode, all other
  323. * parameters are not applicable for MIPI CSI-2 bus.
  324. */
  325. csicfg->clk_mode = IPU_CSI_CLK_MODE_NONGATED_CLK;
  326. break;
  327. default:
  328. /* will never get here, keep compiler quiet */
  329. break;
  330. }
  331. }
  332. int ipu_csi_init_interface(struct ipu_csi *csi,
  333. struct v4l2_mbus_config *mbus_cfg,
  334. struct v4l2_mbus_framefmt *mbus_fmt)
  335. {
  336. struct ipu_csi_bus_config cfg;
  337. unsigned long flags;
  338. u32 data = 0;
  339. fill_csi_bus_cfg(&cfg, mbus_cfg, mbus_fmt);
  340. /* Set the CSI_SENS_CONF register remaining fields */
  341. data |= cfg.data_width << CSI_SENS_CONF_DATA_WIDTH_SHIFT |
  342. cfg.data_fmt << CSI_SENS_CONF_DATA_FMT_SHIFT |
  343. cfg.data_pol << CSI_SENS_CONF_DATA_POL_SHIFT |
  344. cfg.vsync_pol << CSI_SENS_CONF_VSYNC_POL_SHIFT |
  345. cfg.hsync_pol << CSI_SENS_CONF_HSYNC_POL_SHIFT |
  346. cfg.pixclk_pol << CSI_SENS_CONF_PIX_CLK_POL_SHIFT |
  347. cfg.ext_vsync << CSI_SENS_CONF_EXT_VSYNC_SHIFT |
  348. cfg.clk_mode << CSI_SENS_CONF_SENS_PRTCL_SHIFT |
  349. cfg.pack_tight << CSI_SENS_CONF_PACK_TIGHT_SHIFT |
  350. cfg.force_eof << CSI_SENS_CONF_FORCE_EOF_SHIFT |
  351. cfg.data_en_pol << CSI_SENS_CONF_DATA_EN_POL_SHIFT;
  352. spin_lock_irqsave(&csi->lock, flags);
  353. ipu_csi_write(csi, data, CSI_SENS_CONF);
  354. /* Setup sensor frame size */
  355. ipu_csi_write(csi,
  356. (mbus_fmt->width - 1) | ((mbus_fmt->height - 1) << 16),
  357. CSI_SENS_FRM_SIZE);
  358. /* Set CCIR registers */
  359. switch (cfg.clk_mode) {
  360. case IPU_CSI_CLK_MODE_CCIR656_PROGRESSIVE:
  361. ipu_csi_write(csi, 0x40030, CSI_CCIR_CODE_1);
  362. ipu_csi_write(csi, 0xFF0000, CSI_CCIR_CODE_3);
  363. break;
  364. case IPU_CSI_CLK_MODE_CCIR656_INTERLACED:
  365. if (mbus_fmt->width == 720 && mbus_fmt->height == 576) {
  366. /*
  367. * PAL case
  368. *
  369. * Field0BlankEnd = 0x6, Field0BlankStart = 0x2,
  370. * Field0ActiveEnd = 0x4, Field0ActiveStart = 0
  371. * Field1BlankEnd = 0x7, Field1BlankStart = 0x3,
  372. * Field1ActiveEnd = 0x5, Field1ActiveStart = 0x1
  373. */
  374. ipu_csi_write(csi, 0x40596 | CSI_CCIR_ERR_DET_EN,
  375. CSI_CCIR_CODE_1);
  376. ipu_csi_write(csi, 0xD07DF, CSI_CCIR_CODE_2);
  377. ipu_csi_write(csi, 0xFF0000, CSI_CCIR_CODE_3);
  378. } else if (mbus_fmt->width == 720 && mbus_fmt->height == 480) {
  379. /*
  380. * NTSC case
  381. *
  382. * Field0BlankEnd = 0x7, Field0BlankStart = 0x3,
  383. * Field0ActiveEnd = 0x5, Field0ActiveStart = 0x1
  384. * Field1BlankEnd = 0x6, Field1BlankStart = 0x2,
  385. * Field1ActiveEnd = 0x4, Field1ActiveStart = 0
  386. */
  387. ipu_csi_write(csi, 0xD07DF | CSI_CCIR_ERR_DET_EN,
  388. CSI_CCIR_CODE_1);
  389. ipu_csi_write(csi, 0x40596, CSI_CCIR_CODE_2);
  390. ipu_csi_write(csi, 0xFF0000, CSI_CCIR_CODE_3);
  391. } else {
  392. dev_err(csi->ipu->dev,
  393. "Unsupported CCIR656 interlaced video mode\n");
  394. spin_unlock_irqrestore(&csi->lock, flags);
  395. return -EINVAL;
  396. }
  397. break;
  398. case IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_DDR:
  399. case IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_SDR:
  400. case IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_DDR:
  401. case IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_SDR:
  402. ipu_csi_write(csi, 0x40030 | CSI_CCIR_ERR_DET_EN,
  403. CSI_CCIR_CODE_1);
  404. ipu_csi_write(csi, 0xFF0000, CSI_CCIR_CODE_3);
  405. break;
  406. case IPU_CSI_CLK_MODE_GATED_CLK:
  407. case IPU_CSI_CLK_MODE_NONGATED_CLK:
  408. ipu_csi_write(csi, 0, CSI_CCIR_CODE_1);
  409. break;
  410. }
  411. dev_dbg(csi->ipu->dev, "CSI_SENS_CONF = 0x%08X\n",
  412. ipu_csi_read(csi, CSI_SENS_CONF));
  413. dev_dbg(csi->ipu->dev, "CSI_ACT_FRM_SIZE = 0x%08X\n",
  414. ipu_csi_read(csi, CSI_ACT_FRM_SIZE));
  415. spin_unlock_irqrestore(&csi->lock, flags);
  416. return 0;
  417. }
  418. EXPORT_SYMBOL_GPL(ipu_csi_init_interface);
  419. bool ipu_csi_is_interlaced(struct ipu_csi *csi)
  420. {
  421. unsigned long flags;
  422. u32 sensor_protocol;
  423. spin_lock_irqsave(&csi->lock, flags);
  424. sensor_protocol =
  425. (ipu_csi_read(csi, CSI_SENS_CONF) &
  426. CSI_SENS_CONF_SENS_PRTCL_MASK) >>
  427. CSI_SENS_CONF_SENS_PRTCL_SHIFT;
  428. spin_unlock_irqrestore(&csi->lock, flags);
  429. switch (sensor_protocol) {
  430. case IPU_CSI_CLK_MODE_GATED_CLK:
  431. case IPU_CSI_CLK_MODE_NONGATED_CLK:
  432. case IPU_CSI_CLK_MODE_CCIR656_PROGRESSIVE:
  433. case IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_DDR:
  434. case IPU_CSI_CLK_MODE_CCIR1120_PROGRESSIVE_SDR:
  435. return false;
  436. case IPU_CSI_CLK_MODE_CCIR656_INTERLACED:
  437. case IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_DDR:
  438. case IPU_CSI_CLK_MODE_CCIR1120_INTERLACED_SDR:
  439. return true;
  440. default:
  441. dev_err(csi->ipu->dev,
  442. "CSI %d sensor protocol unsupported\n", csi->id);
  443. return false;
  444. }
  445. }
  446. EXPORT_SYMBOL_GPL(ipu_csi_is_interlaced);
  447. void ipu_csi_get_window(struct ipu_csi *csi, struct v4l2_rect *w)
  448. {
  449. unsigned long flags;
  450. u32 reg;
  451. spin_lock_irqsave(&csi->lock, flags);
  452. reg = ipu_csi_read(csi, CSI_ACT_FRM_SIZE);
  453. w->width = (reg & 0xFFFF) + 1;
  454. w->height = (reg >> 16 & 0xFFFF) + 1;
  455. reg = ipu_csi_read(csi, CSI_OUT_FRM_CTRL);
  456. w->left = (reg & CSI_HSC_MASK) >> CSI_HSC_SHIFT;
  457. w->top = (reg & CSI_VSC_MASK) >> CSI_VSC_SHIFT;
  458. spin_unlock_irqrestore(&csi->lock, flags);
  459. }
  460. EXPORT_SYMBOL_GPL(ipu_csi_get_window);
  461. void ipu_csi_set_window(struct ipu_csi *csi, struct v4l2_rect *w)
  462. {
  463. unsigned long flags;
  464. u32 reg;
  465. spin_lock_irqsave(&csi->lock, flags);
  466. ipu_csi_write(csi, (w->width - 1) | ((w->height - 1) << 16),
  467. CSI_ACT_FRM_SIZE);
  468. reg = ipu_csi_read(csi, CSI_OUT_FRM_CTRL);
  469. reg &= ~(CSI_HSC_MASK | CSI_VSC_MASK);
  470. reg |= ((w->top << CSI_VSC_SHIFT) | (w->left << CSI_HSC_SHIFT));
  471. ipu_csi_write(csi, reg, CSI_OUT_FRM_CTRL);
  472. spin_unlock_irqrestore(&csi->lock, flags);
  473. }
  474. EXPORT_SYMBOL_GPL(ipu_csi_set_window);
  475. void ipu_csi_set_test_generator(struct ipu_csi *csi, bool active,
  476. u32 r_value, u32 g_value, u32 b_value,
  477. u32 pix_clk)
  478. {
  479. unsigned long flags;
  480. u32 ipu_clk = clk_get_rate(csi->clk_ipu);
  481. u32 temp;
  482. spin_lock_irqsave(&csi->lock, flags);
  483. temp = ipu_csi_read(csi, CSI_TST_CTRL);
  484. if (!active) {
  485. temp &= ~CSI_TEST_GEN_MODE_EN;
  486. ipu_csi_write(csi, temp, CSI_TST_CTRL);
  487. } else {
  488. /* Set sensb_mclk div_ratio */
  489. ipu_csi_set_testgen_mclk(csi, pix_clk, ipu_clk);
  490. temp &= ~(CSI_TEST_GEN_R_MASK | CSI_TEST_GEN_G_MASK |
  491. CSI_TEST_GEN_B_MASK);
  492. temp |= CSI_TEST_GEN_MODE_EN;
  493. temp |= (r_value << CSI_TEST_GEN_R_SHIFT) |
  494. (g_value << CSI_TEST_GEN_G_SHIFT) |
  495. (b_value << CSI_TEST_GEN_B_SHIFT);
  496. ipu_csi_write(csi, temp, CSI_TST_CTRL);
  497. }
  498. spin_unlock_irqrestore(&csi->lock, flags);
  499. }
  500. EXPORT_SYMBOL_GPL(ipu_csi_set_test_generator);
  501. int ipu_csi_set_mipi_datatype(struct ipu_csi *csi, u32 vc,
  502. struct v4l2_mbus_framefmt *mbus_fmt)
  503. {
  504. struct ipu_csi_bus_config cfg;
  505. unsigned long flags;
  506. u32 temp;
  507. if (vc > 3)
  508. return -EINVAL;
  509. mbus_code_to_bus_cfg(&cfg, mbus_fmt->code);
  510. spin_lock_irqsave(&csi->lock, flags);
  511. temp = ipu_csi_read(csi, CSI_MIPI_DI);
  512. temp &= ~(0xff << (vc * 8));
  513. temp |= (cfg.mipi_dt << (vc * 8));
  514. ipu_csi_write(csi, temp, CSI_MIPI_DI);
  515. spin_unlock_irqrestore(&csi->lock, flags);
  516. return 0;
  517. }
  518. EXPORT_SYMBOL_GPL(ipu_csi_set_mipi_datatype);
  519. int ipu_csi_set_skip_smfc(struct ipu_csi *csi, u32 skip,
  520. u32 max_ratio, u32 id)
  521. {
  522. unsigned long flags;
  523. u32 temp;
  524. if (max_ratio > 5 || id > 3)
  525. return -EINVAL;
  526. spin_lock_irqsave(&csi->lock, flags);
  527. temp = ipu_csi_read(csi, CSI_SKIP);
  528. temp &= ~(CSI_MAX_RATIO_SKIP_SMFC_MASK | CSI_ID_2_SKIP_MASK |
  529. CSI_SKIP_SMFC_MASK);
  530. temp |= (max_ratio << CSI_MAX_RATIO_SKIP_SMFC_SHIFT) |
  531. (id << CSI_ID_2_SKIP_SHIFT) |
  532. (skip << CSI_SKIP_SMFC_SHIFT);
  533. ipu_csi_write(csi, temp, CSI_SKIP);
  534. spin_unlock_irqrestore(&csi->lock, flags);
  535. return 0;
  536. }
  537. EXPORT_SYMBOL_GPL(ipu_csi_set_skip_smfc);
  538. int ipu_csi_set_dest(struct ipu_csi *csi, enum ipu_csi_dest csi_dest)
  539. {
  540. unsigned long flags;
  541. u32 csi_sens_conf, dest;
  542. if (csi_dest == IPU_CSI_DEST_IDMAC)
  543. dest = CSI_DATA_DEST_IDMAC;
  544. else
  545. dest = CSI_DATA_DEST_IC; /* IC or VDIC */
  546. spin_lock_irqsave(&csi->lock, flags);
  547. csi_sens_conf = ipu_csi_read(csi, CSI_SENS_CONF);
  548. csi_sens_conf &= ~CSI_SENS_CONF_DATA_DEST_MASK;
  549. csi_sens_conf |= (dest << CSI_SENS_CONF_DATA_DEST_SHIFT);
  550. ipu_csi_write(csi, csi_sens_conf, CSI_SENS_CONF);
  551. spin_unlock_irqrestore(&csi->lock, flags);
  552. return 0;
  553. }
  554. EXPORT_SYMBOL_GPL(ipu_csi_set_dest);
  555. int ipu_csi_enable(struct ipu_csi *csi)
  556. {
  557. ipu_module_enable(csi->ipu, csi->module);
  558. return 0;
  559. }
  560. EXPORT_SYMBOL_GPL(ipu_csi_enable);
  561. int ipu_csi_disable(struct ipu_csi *csi)
  562. {
  563. ipu_module_disable(csi->ipu, csi->module);
  564. return 0;
  565. }
  566. EXPORT_SYMBOL_GPL(ipu_csi_disable);
  567. struct ipu_csi *ipu_csi_get(struct ipu_soc *ipu, int id)
  568. {
  569. unsigned long flags;
  570. struct ipu_csi *csi, *ret;
  571. if (id > 1)
  572. return ERR_PTR(-EINVAL);
  573. csi = ipu->csi_priv[id];
  574. ret = csi;
  575. spin_lock_irqsave(&csi->lock, flags);
  576. if (csi->inuse) {
  577. ret = ERR_PTR(-EBUSY);
  578. goto unlock;
  579. }
  580. csi->inuse = true;
  581. unlock:
  582. spin_unlock_irqrestore(&csi->lock, flags);
  583. return ret;
  584. }
  585. EXPORT_SYMBOL_GPL(ipu_csi_get);
  586. void ipu_csi_put(struct ipu_csi *csi)
  587. {
  588. unsigned long flags;
  589. spin_lock_irqsave(&csi->lock, flags);
  590. csi->inuse = false;
  591. spin_unlock_irqrestore(&csi->lock, flags);
  592. }
  593. EXPORT_SYMBOL_GPL(ipu_csi_put);
  594. int ipu_csi_init(struct ipu_soc *ipu, struct device *dev, int id,
  595. unsigned long base, u32 module, struct clk *clk_ipu)
  596. {
  597. struct ipu_csi *csi;
  598. if (id > 1)
  599. return -ENODEV;
  600. csi = devm_kzalloc(dev, sizeof(*csi), GFP_KERNEL);
  601. if (!csi)
  602. return -ENOMEM;
  603. ipu->csi_priv[id] = csi;
  604. spin_lock_init(&csi->lock);
  605. csi->module = module;
  606. csi->id = id;
  607. csi->clk_ipu = clk_ipu;
  608. csi->base = devm_ioremap(dev, base, PAGE_SIZE);
  609. if (!csi->base)
  610. return -ENOMEM;
  611. dev_dbg(dev, "CSI%d base: 0x%08lx remapped to %p\n",
  612. id, base, csi->base);
  613. csi->ipu = ipu;
  614. return 0;
  615. }
  616. void ipu_csi_exit(struct ipu_soc *ipu, int id)
  617. {
  618. }
  619. void ipu_csi_dump(struct ipu_csi *csi)
  620. {
  621. dev_dbg(csi->ipu->dev, "CSI_SENS_CONF: %08x\n",
  622. ipu_csi_read(csi, CSI_SENS_CONF));
  623. dev_dbg(csi->ipu->dev, "CSI_SENS_FRM_SIZE: %08x\n",
  624. ipu_csi_read(csi, CSI_SENS_FRM_SIZE));
  625. dev_dbg(csi->ipu->dev, "CSI_ACT_FRM_SIZE: %08x\n",
  626. ipu_csi_read(csi, CSI_ACT_FRM_SIZE));
  627. dev_dbg(csi->ipu->dev, "CSI_OUT_FRM_CTRL: %08x\n",
  628. ipu_csi_read(csi, CSI_OUT_FRM_CTRL));
  629. dev_dbg(csi->ipu->dev, "CSI_TST_CTRL: %08x\n",
  630. ipu_csi_read(csi, CSI_TST_CTRL));
  631. dev_dbg(csi->ipu->dev, "CSI_CCIR_CODE_1: %08x\n",
  632. ipu_csi_read(csi, CSI_CCIR_CODE_1));
  633. dev_dbg(csi->ipu->dev, "CSI_CCIR_CODE_2: %08x\n",
  634. ipu_csi_read(csi, CSI_CCIR_CODE_2));
  635. dev_dbg(csi->ipu->dev, "CSI_CCIR_CODE_3: %08x\n",
  636. ipu_csi_read(csi, CSI_CCIR_CODE_3));
  637. dev_dbg(csi->ipu->dev, "CSI_MIPI_DI: %08x\n",
  638. ipu_csi_read(csi, CSI_MIPI_DI));
  639. dev_dbg(csi->ipu->dev, "CSI_SKIP: %08x\n",
  640. ipu_csi_read(csi, CSI_SKIP));
  641. }
  642. EXPORT_SYMBOL_GPL(ipu_csi_dump);