i2c-tegra.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974
  1. /*
  2. * drivers/i2c/busses/i2c-tegra.c
  3. *
  4. * Copyright (C) 2010 Google, Inc.
  5. * Author: Colin Cross <ccross@android.com>
  6. *
  7. * This software is licensed under the terms of the GNU General Public
  8. * License version 2, as published by the Free Software Foundation, and
  9. * may be copied, distributed, and modified under those terms.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/clk.h>
  21. #include <linux/err.h>
  22. #include <linux/i2c.h>
  23. #include <linux/io.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/delay.h>
  26. #include <linux/slab.h>
  27. #include <linux/of_device.h>
  28. #include <linux/module.h>
  29. #include <linux/reset.h>
  30. #include <asm/unaligned.h>
  31. #define TEGRA_I2C_TIMEOUT (msecs_to_jiffies(1000))
  32. #define BYTES_PER_FIFO_WORD 4
  33. #define I2C_CNFG 0x000
  34. #define I2C_CNFG_DEBOUNCE_CNT_SHIFT 12
  35. #define I2C_CNFG_PACKET_MODE_EN (1<<10)
  36. #define I2C_CNFG_NEW_MASTER_FSM (1<<11)
  37. #define I2C_STATUS 0x01C
  38. #define I2C_SL_CNFG 0x020
  39. #define I2C_SL_CNFG_NACK (1<<1)
  40. #define I2C_SL_CNFG_NEWSL (1<<2)
  41. #define I2C_SL_ADDR1 0x02c
  42. #define I2C_SL_ADDR2 0x030
  43. #define I2C_TX_FIFO 0x050
  44. #define I2C_RX_FIFO 0x054
  45. #define I2C_PACKET_TRANSFER_STATUS 0x058
  46. #define I2C_FIFO_CONTROL 0x05c
  47. #define I2C_FIFO_CONTROL_TX_FLUSH (1<<1)
  48. #define I2C_FIFO_CONTROL_RX_FLUSH (1<<0)
  49. #define I2C_FIFO_CONTROL_TX_TRIG_SHIFT 5
  50. #define I2C_FIFO_CONTROL_RX_TRIG_SHIFT 2
  51. #define I2C_FIFO_STATUS 0x060
  52. #define I2C_FIFO_STATUS_TX_MASK 0xF0
  53. #define I2C_FIFO_STATUS_TX_SHIFT 4
  54. #define I2C_FIFO_STATUS_RX_MASK 0x0F
  55. #define I2C_FIFO_STATUS_RX_SHIFT 0
  56. #define I2C_INT_MASK 0x064
  57. #define I2C_INT_STATUS 0x068
  58. #define I2C_INT_PACKET_XFER_COMPLETE (1<<7)
  59. #define I2C_INT_ALL_PACKETS_XFER_COMPLETE (1<<6)
  60. #define I2C_INT_TX_FIFO_OVERFLOW (1<<5)
  61. #define I2C_INT_RX_FIFO_UNDERFLOW (1<<4)
  62. #define I2C_INT_NO_ACK (1<<3)
  63. #define I2C_INT_ARBITRATION_LOST (1<<2)
  64. #define I2C_INT_TX_FIFO_DATA_REQ (1<<1)
  65. #define I2C_INT_RX_FIFO_DATA_REQ (1<<0)
  66. #define I2C_CLK_DIVISOR 0x06c
  67. #define I2C_CLK_DIVISOR_STD_FAST_MODE_SHIFT 16
  68. #define I2C_CLK_MULTIPLIER_STD_FAST_MODE 8
  69. #define DVC_CTRL_REG1 0x000
  70. #define DVC_CTRL_REG1_INTR_EN (1<<10)
  71. #define DVC_CTRL_REG2 0x004
  72. #define DVC_CTRL_REG3 0x008
  73. #define DVC_CTRL_REG3_SW_PROG (1<<26)
  74. #define DVC_CTRL_REG3_I2C_DONE_INTR_EN (1<<30)
  75. #define DVC_STATUS 0x00c
  76. #define DVC_STATUS_I2C_DONE_INTR (1<<30)
  77. #define I2C_ERR_NONE 0x00
  78. #define I2C_ERR_NO_ACK 0x01
  79. #define I2C_ERR_ARBITRATION_LOST 0x02
  80. #define I2C_ERR_UNKNOWN_INTERRUPT 0x04
  81. #define PACKET_HEADER0_HEADER_SIZE_SHIFT 28
  82. #define PACKET_HEADER0_PACKET_ID_SHIFT 16
  83. #define PACKET_HEADER0_CONT_ID_SHIFT 12
  84. #define PACKET_HEADER0_PROTOCOL_I2C (1<<4)
  85. #define I2C_HEADER_HIGHSPEED_MODE (1<<22)
  86. #define I2C_HEADER_CONT_ON_NAK (1<<21)
  87. #define I2C_HEADER_SEND_START_BYTE (1<<20)
  88. #define I2C_HEADER_READ (1<<19)
  89. #define I2C_HEADER_10BIT_ADDR (1<<18)
  90. #define I2C_HEADER_IE_ENABLE (1<<17)
  91. #define I2C_HEADER_REPEAT_START (1<<16)
  92. #define I2C_HEADER_CONTINUE_XFER (1<<15)
  93. #define I2C_HEADER_MASTER_ADDR_SHIFT 12
  94. #define I2C_HEADER_SLAVE_ADDR_SHIFT 1
  95. #define I2C_CONFIG_LOAD 0x08C
  96. #define I2C_MSTR_CONFIG_LOAD (1 << 0)
  97. #define I2C_SLV_CONFIG_LOAD (1 << 1)
  98. #define I2C_TIMEOUT_CONFIG_LOAD (1 << 2)
  99. /*
  100. * msg_end_type: The bus control which need to be send at end of transfer.
  101. * @MSG_END_STOP: Send stop pulse at end of transfer.
  102. * @MSG_END_REPEAT_START: Send repeat start at end of transfer.
  103. * @MSG_END_CONTINUE: The following on message is coming and so do not send
  104. * stop or repeat start.
  105. */
  106. enum msg_end_type {
  107. MSG_END_STOP,
  108. MSG_END_REPEAT_START,
  109. MSG_END_CONTINUE,
  110. };
  111. /**
  112. * struct tegra_i2c_hw_feature : Different HW support on Tegra
  113. * @has_continue_xfer_support: Continue transfer supports.
  114. * @has_per_pkt_xfer_complete_irq: Has enable/disable capability for transfer
  115. * complete interrupt per packet basis.
  116. * @has_single_clk_source: The i2c controller has single clock source. Tegra30
  117. * and earlier Socs has two clock sources i.e. div-clk and
  118. * fast-clk.
  119. * @has_config_load_reg: Has the config load register to load the new
  120. * configuration.
  121. * @clk_divisor_hs_mode: Clock divisor in HS mode.
  122. * @clk_divisor_std_fast_mode: Clock divisor in standard/fast mode. It is
  123. * applicable if there is no fast clock source i.e. single clock
  124. * source.
  125. */
  126. struct tegra_i2c_hw_feature {
  127. bool has_continue_xfer_support;
  128. bool has_per_pkt_xfer_complete_irq;
  129. bool has_single_clk_source;
  130. bool has_config_load_reg;
  131. int clk_divisor_hs_mode;
  132. int clk_divisor_std_fast_mode;
  133. u16 clk_divisor_fast_plus_mode;
  134. };
  135. /**
  136. * struct tegra_i2c_dev - per device i2c context
  137. * @dev: device reference for power management
  138. * @hw: Tegra i2c hw feature.
  139. * @adapter: core i2c layer adapter information
  140. * @div_clk: clock reference for div clock of i2c controller.
  141. * @fast_clk: clock reference for fast clock of i2c controller.
  142. * @base: ioremapped registers cookie
  143. * @cont_id: i2c controller id, used for for packet header
  144. * @irq: irq number of transfer complete interrupt
  145. * @is_dvc: identifies the DVC i2c controller, has a different register layout
  146. * @msg_complete: transfer completion notifier
  147. * @msg_err: error code for completed message
  148. * @msg_buf: pointer to current message data
  149. * @msg_buf_remaining: size of unsent data in the message buffer
  150. * @msg_read: identifies read transfers
  151. * @bus_clk_rate: current i2c bus clock rate
  152. * @is_suspended: prevents i2c controller accesses after suspend is called
  153. */
  154. struct tegra_i2c_dev {
  155. struct device *dev;
  156. const struct tegra_i2c_hw_feature *hw;
  157. struct i2c_adapter adapter;
  158. struct clk *div_clk;
  159. struct clk *fast_clk;
  160. struct reset_control *rst;
  161. void __iomem *base;
  162. int cont_id;
  163. int irq;
  164. bool irq_disabled;
  165. int is_dvc;
  166. struct completion msg_complete;
  167. int msg_err;
  168. u8 *msg_buf;
  169. size_t msg_buf_remaining;
  170. int msg_read;
  171. u32 bus_clk_rate;
  172. u16 clk_divisor_non_hs_mode;
  173. bool is_suspended;
  174. };
  175. static void dvc_writel(struct tegra_i2c_dev *i2c_dev, u32 val, unsigned long reg)
  176. {
  177. writel(val, i2c_dev->base + reg);
  178. }
  179. static u32 dvc_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
  180. {
  181. return readl(i2c_dev->base + reg);
  182. }
  183. /*
  184. * i2c_writel and i2c_readl will offset the register if necessary to talk
  185. * to the I2C block inside the DVC block
  186. */
  187. static unsigned long tegra_i2c_reg_addr(struct tegra_i2c_dev *i2c_dev,
  188. unsigned long reg)
  189. {
  190. if (i2c_dev->is_dvc)
  191. reg += (reg >= I2C_TX_FIFO) ? 0x10 : 0x40;
  192. return reg;
  193. }
  194. static void i2c_writel(struct tegra_i2c_dev *i2c_dev, u32 val,
  195. unsigned long reg)
  196. {
  197. writel(val, i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
  198. /* Read back register to make sure that register writes completed */
  199. if (reg != I2C_TX_FIFO)
  200. readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
  201. }
  202. static u32 i2c_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
  203. {
  204. return readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
  205. }
  206. static void i2c_writesl(struct tegra_i2c_dev *i2c_dev, void *data,
  207. unsigned long reg, int len)
  208. {
  209. writesl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
  210. }
  211. static void i2c_readsl(struct tegra_i2c_dev *i2c_dev, void *data,
  212. unsigned long reg, int len)
  213. {
  214. readsl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
  215. }
  216. static void tegra_i2c_mask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
  217. {
  218. u32 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK);
  219. int_mask &= ~mask;
  220. i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
  221. }
  222. static void tegra_i2c_unmask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
  223. {
  224. u32 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK);
  225. int_mask |= mask;
  226. i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
  227. }
  228. static int tegra_i2c_flush_fifos(struct tegra_i2c_dev *i2c_dev)
  229. {
  230. unsigned long timeout = jiffies + HZ;
  231. u32 val = i2c_readl(i2c_dev, I2C_FIFO_CONTROL);
  232. val |= I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH;
  233. i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
  234. while (i2c_readl(i2c_dev, I2C_FIFO_CONTROL) &
  235. (I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH)) {
  236. if (time_after(jiffies, timeout)) {
  237. dev_warn(i2c_dev->dev, "timeout waiting for fifo flush\n");
  238. return -ETIMEDOUT;
  239. }
  240. msleep(1);
  241. }
  242. return 0;
  243. }
  244. static int tegra_i2c_empty_rx_fifo(struct tegra_i2c_dev *i2c_dev)
  245. {
  246. u32 val;
  247. int rx_fifo_avail;
  248. u8 *buf = i2c_dev->msg_buf;
  249. size_t buf_remaining = i2c_dev->msg_buf_remaining;
  250. int words_to_transfer;
  251. val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
  252. rx_fifo_avail = (val & I2C_FIFO_STATUS_RX_MASK) >>
  253. I2C_FIFO_STATUS_RX_SHIFT;
  254. /* Rounds down to not include partial word at the end of buf */
  255. words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
  256. if (words_to_transfer > rx_fifo_avail)
  257. words_to_transfer = rx_fifo_avail;
  258. i2c_readsl(i2c_dev, buf, I2C_RX_FIFO, words_to_transfer);
  259. buf += words_to_transfer * BYTES_PER_FIFO_WORD;
  260. buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
  261. rx_fifo_avail -= words_to_transfer;
  262. /*
  263. * If there is a partial word at the end of buf, handle it manually to
  264. * prevent overwriting past the end of buf
  265. */
  266. if (rx_fifo_avail > 0 && buf_remaining > 0) {
  267. BUG_ON(buf_remaining > 3);
  268. val = i2c_readl(i2c_dev, I2C_RX_FIFO);
  269. val = cpu_to_le32(val);
  270. memcpy(buf, &val, buf_remaining);
  271. buf_remaining = 0;
  272. rx_fifo_avail--;
  273. }
  274. BUG_ON(rx_fifo_avail > 0 && buf_remaining > 0);
  275. i2c_dev->msg_buf_remaining = buf_remaining;
  276. i2c_dev->msg_buf = buf;
  277. return 0;
  278. }
  279. static int tegra_i2c_fill_tx_fifo(struct tegra_i2c_dev *i2c_dev)
  280. {
  281. u32 val;
  282. int tx_fifo_avail;
  283. u8 *buf = i2c_dev->msg_buf;
  284. size_t buf_remaining = i2c_dev->msg_buf_remaining;
  285. int words_to_transfer;
  286. val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
  287. tx_fifo_avail = (val & I2C_FIFO_STATUS_TX_MASK) >>
  288. I2C_FIFO_STATUS_TX_SHIFT;
  289. /* Rounds down to not include partial word at the end of buf */
  290. words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
  291. /* It's very common to have < 4 bytes, so optimize that case. */
  292. if (words_to_transfer) {
  293. if (words_to_transfer > tx_fifo_avail)
  294. words_to_transfer = tx_fifo_avail;
  295. /*
  296. * Update state before writing to FIFO. If this casues us
  297. * to finish writing all bytes (AKA buf_remaining goes to 0) we
  298. * have a potential for an interrupt (PACKET_XFER_COMPLETE is
  299. * not maskable). We need to make sure that the isr sees
  300. * buf_remaining as 0 and doesn't call us back re-entrantly.
  301. */
  302. buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
  303. tx_fifo_avail -= words_to_transfer;
  304. i2c_dev->msg_buf_remaining = buf_remaining;
  305. i2c_dev->msg_buf = buf +
  306. words_to_transfer * BYTES_PER_FIFO_WORD;
  307. barrier();
  308. i2c_writesl(i2c_dev, buf, I2C_TX_FIFO, words_to_transfer);
  309. buf += words_to_transfer * BYTES_PER_FIFO_WORD;
  310. }
  311. /*
  312. * If there is a partial word at the end of buf, handle it manually to
  313. * prevent reading past the end of buf, which could cross a page
  314. * boundary and fault.
  315. */
  316. if (tx_fifo_avail > 0 && buf_remaining > 0) {
  317. BUG_ON(buf_remaining > 3);
  318. memcpy(&val, buf, buf_remaining);
  319. val = le32_to_cpu(val);
  320. /* Again update before writing to FIFO to make sure isr sees. */
  321. i2c_dev->msg_buf_remaining = 0;
  322. i2c_dev->msg_buf = NULL;
  323. barrier();
  324. i2c_writel(i2c_dev, val, I2C_TX_FIFO);
  325. }
  326. return 0;
  327. }
  328. /*
  329. * One of the Tegra I2C blocks is inside the DVC (Digital Voltage Controller)
  330. * block. This block is identical to the rest of the I2C blocks, except that
  331. * it only supports master mode, it has registers moved around, and it needs
  332. * some extra init to get it into I2C mode. The register moves are handled
  333. * by i2c_readl and i2c_writel
  334. */
  335. static void tegra_dvc_init(struct tegra_i2c_dev *i2c_dev)
  336. {
  337. u32 val = 0;
  338. val = dvc_readl(i2c_dev, DVC_CTRL_REG3);
  339. val |= DVC_CTRL_REG3_SW_PROG;
  340. val |= DVC_CTRL_REG3_I2C_DONE_INTR_EN;
  341. dvc_writel(i2c_dev, val, DVC_CTRL_REG3);
  342. val = dvc_readl(i2c_dev, DVC_CTRL_REG1);
  343. val |= DVC_CTRL_REG1_INTR_EN;
  344. dvc_writel(i2c_dev, val, DVC_CTRL_REG1);
  345. }
  346. static inline int tegra_i2c_clock_enable(struct tegra_i2c_dev *i2c_dev)
  347. {
  348. int ret;
  349. if (!i2c_dev->hw->has_single_clk_source) {
  350. ret = clk_enable(i2c_dev->fast_clk);
  351. if (ret < 0) {
  352. dev_err(i2c_dev->dev,
  353. "Enabling fast clk failed, err %d\n", ret);
  354. return ret;
  355. }
  356. }
  357. ret = clk_enable(i2c_dev->div_clk);
  358. if (ret < 0) {
  359. dev_err(i2c_dev->dev,
  360. "Enabling div clk failed, err %d\n", ret);
  361. clk_disable(i2c_dev->fast_clk);
  362. }
  363. return ret;
  364. }
  365. static inline void tegra_i2c_clock_disable(struct tegra_i2c_dev *i2c_dev)
  366. {
  367. clk_disable(i2c_dev->div_clk);
  368. if (!i2c_dev->hw->has_single_clk_source)
  369. clk_disable(i2c_dev->fast_clk);
  370. }
  371. static int tegra_i2c_init(struct tegra_i2c_dev *i2c_dev)
  372. {
  373. u32 val;
  374. int err = 0;
  375. u32 clk_divisor;
  376. unsigned long timeout = jiffies + HZ;
  377. err = tegra_i2c_clock_enable(i2c_dev);
  378. if (err < 0) {
  379. dev_err(i2c_dev->dev, "Clock enable failed %d\n", err);
  380. return err;
  381. }
  382. reset_control_assert(i2c_dev->rst);
  383. udelay(2);
  384. reset_control_deassert(i2c_dev->rst);
  385. if (i2c_dev->is_dvc)
  386. tegra_dvc_init(i2c_dev);
  387. val = I2C_CNFG_NEW_MASTER_FSM | I2C_CNFG_PACKET_MODE_EN |
  388. (0x2 << I2C_CNFG_DEBOUNCE_CNT_SHIFT);
  389. i2c_writel(i2c_dev, val, I2C_CNFG);
  390. i2c_writel(i2c_dev, 0, I2C_INT_MASK);
  391. /* Make sure clock divisor programmed correctly */
  392. clk_divisor = i2c_dev->hw->clk_divisor_hs_mode;
  393. clk_divisor |= i2c_dev->clk_divisor_non_hs_mode <<
  394. I2C_CLK_DIVISOR_STD_FAST_MODE_SHIFT;
  395. i2c_writel(i2c_dev, clk_divisor, I2C_CLK_DIVISOR);
  396. if (!i2c_dev->is_dvc) {
  397. u32 sl_cfg = i2c_readl(i2c_dev, I2C_SL_CNFG);
  398. sl_cfg |= I2C_SL_CNFG_NACK | I2C_SL_CNFG_NEWSL;
  399. i2c_writel(i2c_dev, sl_cfg, I2C_SL_CNFG);
  400. i2c_writel(i2c_dev, 0xfc, I2C_SL_ADDR1);
  401. i2c_writel(i2c_dev, 0x00, I2C_SL_ADDR2);
  402. }
  403. val = 7 << I2C_FIFO_CONTROL_TX_TRIG_SHIFT |
  404. 0 << I2C_FIFO_CONTROL_RX_TRIG_SHIFT;
  405. i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
  406. if (tegra_i2c_flush_fifos(i2c_dev))
  407. err = -ETIMEDOUT;
  408. if (i2c_dev->hw->has_config_load_reg) {
  409. i2c_writel(i2c_dev, I2C_MSTR_CONFIG_LOAD, I2C_CONFIG_LOAD);
  410. while (i2c_readl(i2c_dev, I2C_CONFIG_LOAD) != 0) {
  411. if (time_after(jiffies, timeout)) {
  412. dev_warn(i2c_dev->dev,
  413. "timeout waiting for config load\n");
  414. return -ETIMEDOUT;
  415. }
  416. msleep(1);
  417. }
  418. }
  419. tegra_i2c_clock_disable(i2c_dev);
  420. if (i2c_dev->irq_disabled) {
  421. i2c_dev->irq_disabled = 0;
  422. enable_irq(i2c_dev->irq);
  423. }
  424. return err;
  425. }
  426. static irqreturn_t tegra_i2c_isr(int irq, void *dev_id)
  427. {
  428. u32 status;
  429. const u32 status_err = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
  430. struct tegra_i2c_dev *i2c_dev = dev_id;
  431. status = i2c_readl(i2c_dev, I2C_INT_STATUS);
  432. if (status == 0) {
  433. dev_warn(i2c_dev->dev, "irq status 0 %08x %08x %08x\n",
  434. i2c_readl(i2c_dev, I2C_PACKET_TRANSFER_STATUS),
  435. i2c_readl(i2c_dev, I2C_STATUS),
  436. i2c_readl(i2c_dev, I2C_CNFG));
  437. i2c_dev->msg_err |= I2C_ERR_UNKNOWN_INTERRUPT;
  438. if (!i2c_dev->irq_disabled) {
  439. disable_irq_nosync(i2c_dev->irq);
  440. i2c_dev->irq_disabled = 1;
  441. }
  442. goto err;
  443. }
  444. if (unlikely(status & status_err)) {
  445. if (status & I2C_INT_NO_ACK)
  446. i2c_dev->msg_err |= I2C_ERR_NO_ACK;
  447. if (status & I2C_INT_ARBITRATION_LOST)
  448. i2c_dev->msg_err |= I2C_ERR_ARBITRATION_LOST;
  449. goto err;
  450. }
  451. if (i2c_dev->msg_read && (status & I2C_INT_RX_FIFO_DATA_REQ)) {
  452. if (i2c_dev->msg_buf_remaining)
  453. tegra_i2c_empty_rx_fifo(i2c_dev);
  454. else
  455. BUG();
  456. }
  457. if (!i2c_dev->msg_read && (status & I2C_INT_TX_FIFO_DATA_REQ)) {
  458. if (i2c_dev->msg_buf_remaining)
  459. tegra_i2c_fill_tx_fifo(i2c_dev);
  460. else
  461. tegra_i2c_mask_irq(i2c_dev, I2C_INT_TX_FIFO_DATA_REQ);
  462. }
  463. i2c_writel(i2c_dev, status, I2C_INT_STATUS);
  464. if (i2c_dev->is_dvc)
  465. dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
  466. if (status & I2C_INT_PACKET_XFER_COMPLETE) {
  467. BUG_ON(i2c_dev->msg_buf_remaining);
  468. complete(&i2c_dev->msg_complete);
  469. }
  470. return IRQ_HANDLED;
  471. err:
  472. /* An error occurred, mask all interrupts */
  473. tegra_i2c_mask_irq(i2c_dev, I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST |
  474. I2C_INT_PACKET_XFER_COMPLETE | I2C_INT_TX_FIFO_DATA_REQ |
  475. I2C_INT_RX_FIFO_DATA_REQ);
  476. i2c_writel(i2c_dev, status, I2C_INT_STATUS);
  477. if (i2c_dev->is_dvc)
  478. dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
  479. complete(&i2c_dev->msg_complete);
  480. return IRQ_HANDLED;
  481. }
  482. static int tegra_i2c_xfer_msg(struct tegra_i2c_dev *i2c_dev,
  483. struct i2c_msg *msg, enum msg_end_type end_state)
  484. {
  485. u32 packet_header;
  486. u32 int_mask;
  487. unsigned long time_left;
  488. tegra_i2c_flush_fifos(i2c_dev);
  489. if (msg->len == 0)
  490. return -EINVAL;
  491. i2c_dev->msg_buf = msg->buf;
  492. i2c_dev->msg_buf_remaining = msg->len;
  493. i2c_dev->msg_err = I2C_ERR_NONE;
  494. i2c_dev->msg_read = (msg->flags & I2C_M_RD);
  495. reinit_completion(&i2c_dev->msg_complete);
  496. packet_header = (0 << PACKET_HEADER0_HEADER_SIZE_SHIFT) |
  497. PACKET_HEADER0_PROTOCOL_I2C |
  498. (i2c_dev->cont_id << PACKET_HEADER0_CONT_ID_SHIFT) |
  499. (1 << PACKET_HEADER0_PACKET_ID_SHIFT);
  500. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  501. packet_header = msg->len - 1;
  502. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  503. packet_header = I2C_HEADER_IE_ENABLE;
  504. if (end_state == MSG_END_CONTINUE)
  505. packet_header |= I2C_HEADER_CONTINUE_XFER;
  506. else if (end_state == MSG_END_REPEAT_START)
  507. packet_header |= I2C_HEADER_REPEAT_START;
  508. if (msg->flags & I2C_M_TEN) {
  509. packet_header |= msg->addr;
  510. packet_header |= I2C_HEADER_10BIT_ADDR;
  511. } else {
  512. packet_header |= msg->addr << I2C_HEADER_SLAVE_ADDR_SHIFT;
  513. }
  514. if (msg->flags & I2C_M_IGNORE_NAK)
  515. packet_header |= I2C_HEADER_CONT_ON_NAK;
  516. if (msg->flags & I2C_M_RD)
  517. packet_header |= I2C_HEADER_READ;
  518. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  519. if (!(msg->flags & I2C_M_RD))
  520. tegra_i2c_fill_tx_fifo(i2c_dev);
  521. int_mask = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
  522. if (i2c_dev->hw->has_per_pkt_xfer_complete_irq)
  523. int_mask |= I2C_INT_PACKET_XFER_COMPLETE;
  524. if (msg->flags & I2C_M_RD)
  525. int_mask |= I2C_INT_RX_FIFO_DATA_REQ;
  526. else if (i2c_dev->msg_buf_remaining)
  527. int_mask |= I2C_INT_TX_FIFO_DATA_REQ;
  528. tegra_i2c_unmask_irq(i2c_dev, int_mask);
  529. dev_dbg(i2c_dev->dev, "unmasked irq: %02x\n",
  530. i2c_readl(i2c_dev, I2C_INT_MASK));
  531. time_left = wait_for_completion_timeout(&i2c_dev->msg_complete,
  532. TEGRA_I2C_TIMEOUT);
  533. tegra_i2c_mask_irq(i2c_dev, int_mask);
  534. if (time_left == 0) {
  535. dev_err(i2c_dev->dev, "i2c transfer timed out\n");
  536. tegra_i2c_init(i2c_dev);
  537. return -ETIMEDOUT;
  538. }
  539. dev_dbg(i2c_dev->dev, "transfer complete: %lu %d %d\n",
  540. time_left, completion_done(&i2c_dev->msg_complete),
  541. i2c_dev->msg_err);
  542. if (likely(i2c_dev->msg_err == I2C_ERR_NONE))
  543. return 0;
  544. /*
  545. * NACK interrupt is generated before the I2C controller generates the
  546. * STOP condition on the bus. So wait for 2 clock periods before resetting
  547. * the controller so that STOP condition has been delivered properly.
  548. */
  549. if (i2c_dev->msg_err == I2C_ERR_NO_ACK)
  550. udelay(DIV_ROUND_UP(2 * 1000000, i2c_dev->bus_clk_rate));
  551. tegra_i2c_init(i2c_dev);
  552. if (i2c_dev->msg_err == I2C_ERR_NO_ACK) {
  553. if (msg->flags & I2C_M_IGNORE_NAK)
  554. return 0;
  555. return -EREMOTEIO;
  556. }
  557. return -EIO;
  558. }
  559. static int tegra_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
  560. int num)
  561. {
  562. struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
  563. int i;
  564. int ret = 0;
  565. if (i2c_dev->is_suspended)
  566. return -EBUSY;
  567. ret = tegra_i2c_clock_enable(i2c_dev);
  568. if (ret < 0) {
  569. dev_err(i2c_dev->dev, "Clock enable failed %d\n", ret);
  570. return ret;
  571. }
  572. for (i = 0; i < num; i++) {
  573. enum msg_end_type end_type = MSG_END_STOP;
  574. if (i < (num - 1)) {
  575. if (msgs[i + 1].flags & I2C_M_NOSTART)
  576. end_type = MSG_END_CONTINUE;
  577. else
  578. end_type = MSG_END_REPEAT_START;
  579. }
  580. ret = tegra_i2c_xfer_msg(i2c_dev, &msgs[i], end_type);
  581. if (ret)
  582. break;
  583. }
  584. tegra_i2c_clock_disable(i2c_dev);
  585. return ret ?: i;
  586. }
  587. static u32 tegra_i2c_func(struct i2c_adapter *adap)
  588. {
  589. struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
  590. u32 ret = I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
  591. I2C_FUNC_10BIT_ADDR | I2C_FUNC_PROTOCOL_MANGLING;
  592. if (i2c_dev->hw->has_continue_xfer_support)
  593. ret |= I2C_FUNC_NOSTART;
  594. return ret;
  595. }
  596. static const struct i2c_algorithm tegra_i2c_algo = {
  597. .master_xfer = tegra_i2c_xfer,
  598. .functionality = tegra_i2c_func,
  599. };
  600. /* payload size is only 12 bit */
  601. static struct i2c_adapter_quirks tegra_i2c_quirks = {
  602. .max_read_len = 4096,
  603. .max_write_len = 4096 - 12,
  604. };
  605. static const struct tegra_i2c_hw_feature tegra20_i2c_hw = {
  606. .has_continue_xfer_support = false,
  607. .has_per_pkt_xfer_complete_irq = false,
  608. .has_single_clk_source = false,
  609. .clk_divisor_hs_mode = 3,
  610. .clk_divisor_std_fast_mode = 0,
  611. .clk_divisor_fast_plus_mode = 0,
  612. .has_config_load_reg = false,
  613. };
  614. static const struct tegra_i2c_hw_feature tegra30_i2c_hw = {
  615. .has_continue_xfer_support = true,
  616. .has_per_pkt_xfer_complete_irq = false,
  617. .has_single_clk_source = false,
  618. .clk_divisor_hs_mode = 3,
  619. .clk_divisor_std_fast_mode = 0,
  620. .clk_divisor_fast_plus_mode = 0,
  621. .has_config_load_reg = false,
  622. };
  623. static const struct tegra_i2c_hw_feature tegra114_i2c_hw = {
  624. .has_continue_xfer_support = true,
  625. .has_per_pkt_xfer_complete_irq = true,
  626. .has_single_clk_source = true,
  627. .clk_divisor_hs_mode = 1,
  628. .clk_divisor_std_fast_mode = 0x19,
  629. .clk_divisor_fast_plus_mode = 0x10,
  630. .has_config_load_reg = false,
  631. };
  632. static const struct tegra_i2c_hw_feature tegra124_i2c_hw = {
  633. .has_continue_xfer_support = true,
  634. .has_per_pkt_xfer_complete_irq = true,
  635. .has_single_clk_source = true,
  636. .clk_divisor_hs_mode = 1,
  637. .clk_divisor_std_fast_mode = 0x19,
  638. .clk_divisor_fast_plus_mode = 0x10,
  639. .has_config_load_reg = true,
  640. };
  641. /* Match table for of_platform binding */
  642. static const struct of_device_id tegra_i2c_of_match[] = {
  643. { .compatible = "nvidia,tegra124-i2c", .data = &tegra124_i2c_hw, },
  644. { .compatible = "nvidia,tegra114-i2c", .data = &tegra114_i2c_hw, },
  645. { .compatible = "nvidia,tegra30-i2c", .data = &tegra30_i2c_hw, },
  646. { .compatible = "nvidia,tegra20-i2c", .data = &tegra20_i2c_hw, },
  647. { .compatible = "nvidia,tegra20-i2c-dvc", .data = &tegra20_i2c_hw, },
  648. {},
  649. };
  650. MODULE_DEVICE_TABLE(of, tegra_i2c_of_match);
  651. static int tegra_i2c_probe(struct platform_device *pdev)
  652. {
  653. struct tegra_i2c_dev *i2c_dev;
  654. struct resource *res;
  655. struct clk *div_clk;
  656. struct clk *fast_clk;
  657. void __iomem *base;
  658. int irq;
  659. int ret = 0;
  660. int clk_multiplier = I2C_CLK_MULTIPLIER_STD_FAST_MODE;
  661. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  662. base = devm_ioremap_resource(&pdev->dev, res);
  663. if (IS_ERR(base))
  664. return PTR_ERR(base);
  665. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  666. if (!res) {
  667. dev_err(&pdev->dev, "no irq resource\n");
  668. return -EINVAL;
  669. }
  670. irq = res->start;
  671. div_clk = devm_clk_get(&pdev->dev, "div-clk");
  672. if (IS_ERR(div_clk)) {
  673. dev_err(&pdev->dev, "missing controller clock");
  674. return PTR_ERR(div_clk);
  675. }
  676. i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
  677. if (!i2c_dev)
  678. return -ENOMEM;
  679. i2c_dev->base = base;
  680. i2c_dev->div_clk = div_clk;
  681. i2c_dev->adapter.algo = &tegra_i2c_algo;
  682. i2c_dev->adapter.quirks = &tegra_i2c_quirks;
  683. i2c_dev->irq = irq;
  684. i2c_dev->cont_id = pdev->id;
  685. i2c_dev->dev = &pdev->dev;
  686. i2c_dev->rst = devm_reset_control_get(&pdev->dev, "i2c");
  687. if (IS_ERR(i2c_dev->rst)) {
  688. dev_err(&pdev->dev, "missing controller reset");
  689. return PTR_ERR(i2c_dev->rst);
  690. }
  691. ret = of_property_read_u32(i2c_dev->dev->of_node, "clock-frequency",
  692. &i2c_dev->bus_clk_rate);
  693. if (ret)
  694. i2c_dev->bus_clk_rate = 100000; /* default clock rate */
  695. i2c_dev->hw = &tegra20_i2c_hw;
  696. if (pdev->dev.of_node) {
  697. const struct of_device_id *match;
  698. match = of_match_device(tegra_i2c_of_match, &pdev->dev);
  699. i2c_dev->hw = match->data;
  700. i2c_dev->is_dvc = of_device_is_compatible(pdev->dev.of_node,
  701. "nvidia,tegra20-i2c-dvc");
  702. } else if (pdev->id == 3) {
  703. i2c_dev->is_dvc = 1;
  704. }
  705. init_completion(&i2c_dev->msg_complete);
  706. if (!i2c_dev->hw->has_single_clk_source) {
  707. fast_clk = devm_clk_get(&pdev->dev, "fast-clk");
  708. if (IS_ERR(fast_clk)) {
  709. dev_err(&pdev->dev, "missing fast clock");
  710. return PTR_ERR(fast_clk);
  711. }
  712. i2c_dev->fast_clk = fast_clk;
  713. }
  714. platform_set_drvdata(pdev, i2c_dev);
  715. if (!i2c_dev->hw->has_single_clk_source) {
  716. ret = clk_prepare(i2c_dev->fast_clk);
  717. if (ret < 0) {
  718. dev_err(i2c_dev->dev, "Clock prepare failed %d\n", ret);
  719. return ret;
  720. }
  721. }
  722. i2c_dev->clk_divisor_non_hs_mode =
  723. i2c_dev->hw->clk_divisor_std_fast_mode;
  724. if (i2c_dev->hw->clk_divisor_fast_plus_mode &&
  725. (i2c_dev->bus_clk_rate == 1000000))
  726. i2c_dev->clk_divisor_non_hs_mode =
  727. i2c_dev->hw->clk_divisor_fast_plus_mode;
  728. clk_multiplier *= (i2c_dev->clk_divisor_non_hs_mode + 1);
  729. ret = clk_set_rate(i2c_dev->div_clk,
  730. i2c_dev->bus_clk_rate * clk_multiplier);
  731. if (ret) {
  732. dev_err(i2c_dev->dev, "Clock rate change failed %d\n", ret);
  733. goto unprepare_fast_clk;
  734. }
  735. ret = clk_prepare(i2c_dev->div_clk);
  736. if (ret < 0) {
  737. dev_err(i2c_dev->dev, "Clock prepare failed %d\n", ret);
  738. goto unprepare_fast_clk;
  739. }
  740. ret = tegra_i2c_init(i2c_dev);
  741. if (ret) {
  742. dev_err(&pdev->dev, "Failed to initialize i2c controller");
  743. goto unprepare_div_clk;
  744. }
  745. ret = devm_request_irq(&pdev->dev, i2c_dev->irq,
  746. tegra_i2c_isr, 0, dev_name(&pdev->dev), i2c_dev);
  747. if (ret) {
  748. dev_err(&pdev->dev, "Failed to request irq %i\n", i2c_dev->irq);
  749. goto unprepare_div_clk;
  750. }
  751. i2c_set_adapdata(&i2c_dev->adapter, i2c_dev);
  752. i2c_dev->adapter.owner = THIS_MODULE;
  753. i2c_dev->adapter.class = I2C_CLASS_DEPRECATED;
  754. strlcpy(i2c_dev->adapter.name, "Tegra I2C adapter",
  755. sizeof(i2c_dev->adapter.name));
  756. i2c_dev->adapter.dev.parent = &pdev->dev;
  757. i2c_dev->adapter.nr = pdev->id;
  758. i2c_dev->adapter.dev.of_node = pdev->dev.of_node;
  759. ret = i2c_add_numbered_adapter(&i2c_dev->adapter);
  760. if (ret) {
  761. dev_err(&pdev->dev, "Failed to add I2C adapter\n");
  762. goto unprepare_div_clk;
  763. }
  764. return 0;
  765. unprepare_div_clk:
  766. clk_unprepare(i2c_dev->div_clk);
  767. unprepare_fast_clk:
  768. if (!i2c_dev->hw->has_single_clk_source)
  769. clk_unprepare(i2c_dev->fast_clk);
  770. return ret;
  771. }
  772. static int tegra_i2c_remove(struct platform_device *pdev)
  773. {
  774. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  775. i2c_del_adapter(&i2c_dev->adapter);
  776. clk_unprepare(i2c_dev->div_clk);
  777. if (!i2c_dev->hw->has_single_clk_source)
  778. clk_unprepare(i2c_dev->fast_clk);
  779. return 0;
  780. }
  781. #ifdef CONFIG_PM_SLEEP
  782. static int tegra_i2c_suspend(struct device *dev)
  783. {
  784. struct tegra_i2c_dev *i2c_dev = dev_get_drvdata(dev);
  785. i2c_lock_adapter(&i2c_dev->adapter);
  786. i2c_dev->is_suspended = true;
  787. i2c_unlock_adapter(&i2c_dev->adapter);
  788. return 0;
  789. }
  790. static int tegra_i2c_resume(struct device *dev)
  791. {
  792. struct tegra_i2c_dev *i2c_dev = dev_get_drvdata(dev);
  793. int ret;
  794. i2c_lock_adapter(&i2c_dev->adapter);
  795. ret = tegra_i2c_init(i2c_dev);
  796. if (ret) {
  797. i2c_unlock_adapter(&i2c_dev->adapter);
  798. return ret;
  799. }
  800. i2c_dev->is_suspended = false;
  801. i2c_unlock_adapter(&i2c_dev->adapter);
  802. return 0;
  803. }
  804. static SIMPLE_DEV_PM_OPS(tegra_i2c_pm, tegra_i2c_suspend, tegra_i2c_resume);
  805. #define TEGRA_I2C_PM (&tegra_i2c_pm)
  806. #else
  807. #define TEGRA_I2C_PM NULL
  808. #endif
  809. static struct platform_driver tegra_i2c_driver = {
  810. .probe = tegra_i2c_probe,
  811. .remove = tegra_i2c_remove,
  812. .driver = {
  813. .name = "tegra-i2c",
  814. .of_match_table = tegra_i2c_of_match,
  815. .pm = TEGRA_I2C_PM,
  816. },
  817. };
  818. static int __init tegra_i2c_init_driver(void)
  819. {
  820. return platform_driver_register(&tegra_i2c_driver);
  821. }
  822. static void __exit tegra_i2c_exit_driver(void)
  823. {
  824. platform_driver_unregister(&tegra_i2c_driver);
  825. }
  826. subsys_initcall(tegra_i2c_init_driver);
  827. module_exit(tegra_i2c_exit_driver);
  828. MODULE_DESCRIPTION("nVidia Tegra2 I2C Bus Controller driver");
  829. MODULE_AUTHOR("Colin Cross");
  830. MODULE_LICENSE("GPL v2");