12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274 |
- /*
- * intel_idle.c - native hardware idle loop for modern Intel processors
- *
- * Copyright (c) 2013, Intel Corporation.
- * Len Brown <len.brown@intel.com>
- *
- * This program is free software; you can redistribute it and/or modify it
- * under the terms and conditions of the GNU General Public License,
- * version 2, as published by the Free Software Foundation.
- *
- * This program is distributed in the hope it will be useful, but WITHOUT
- * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
- * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
- * more details.
- *
- * You should have received a copy of the GNU General Public License along with
- * this program; if not, write to the Free Software Foundation, Inc.,
- * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
- */
- /*
- * intel_idle is a cpuidle driver that loads on specific Intel processors
- * in lieu of the legacy ACPI processor_idle driver. The intent is to
- * make Linux more efficient on these processors, as intel_idle knows
- * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
- */
- /*
- * Design Assumptions
- *
- * All CPUs have same idle states as boot CPU
- *
- * Chipset BM_STS (bus master status) bit is a NOP
- * for preventing entry into deep C-stats
- */
- /*
- * Known limitations
- *
- * The driver currently initializes for_each_online_cpu() upon modprobe.
- * It it unaware of subsequent processors hot-added to the system.
- * This means that if you boot with maxcpus=n and later online
- * processors above n, those processors will use C1 only.
- *
- * ACPI has a .suspend hack to turn off deep c-statees during suspend
- * to avoid complications with the lapic timer workaround.
- * Have not seen issues with suspend, but may need same workaround here.
- *
- * There is currently no kernel-based automatic probing/loading mechanism
- * if the driver is built as a module.
- */
- /* un-comment DEBUG to enable pr_debug() statements */
- #define DEBUG
- #include <linux/kernel.h>
- #include <linux/cpuidle.h>
- #include <linux/tick.h>
- #include <trace/events/power.h>
- #include <linux/sched.h>
- #include <linux/notifier.h>
- #include <linux/cpu.h>
- #include <linux/module.h>
- #include <asm/cpu_device_id.h>
- #include <asm/mwait.h>
- #include <asm/msr.h>
- #define INTEL_IDLE_VERSION "0.4.1"
- #define PREFIX "intel_idle: "
- static struct cpuidle_driver intel_idle_driver = {
- .name = "intel_idle",
- .owner = THIS_MODULE,
- };
- /* intel_idle.max_cstate=0 disables driver */
- static int max_cstate = CPUIDLE_STATE_MAX - 1;
- static unsigned int mwait_substates;
- #define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
- /* Reliable LAPIC Timer States, bit 1 for C1 etc. */
- static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
- struct idle_cpu {
- struct cpuidle_state *state_table;
- /*
- * Hardware C-state auto-demotion may not always be optimal.
- * Indicate which enable bits to clear here.
- */
- unsigned long auto_demotion_disable_flags;
- bool byt_auto_demotion_disable_flag;
- bool disable_promotion_to_c1e;
- };
- static const struct idle_cpu *icpu;
- static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
- static int intel_idle(struct cpuidle_device *dev,
- struct cpuidle_driver *drv, int index);
- static void intel_idle_freeze(struct cpuidle_device *dev,
- struct cpuidle_driver *drv, int index);
- static int intel_idle_cpu_init(int cpu);
- static struct cpuidle_state *cpuidle_state_table;
- /*
- * Set this flag for states where the HW flushes the TLB for us
- * and so we don't need cross-calls to keep it consistent.
- * If this flag is set, SW flushes the TLB, so even if the
- * HW doesn't do the flushing, this flag is safe to use.
- */
- #define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
- /*
- * MWAIT takes an 8-bit "hint" in EAX "suggesting"
- * the C-state (top nibble) and sub-state (bottom nibble)
- * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
- *
- * We store the hint at the top of our "flags" for each state.
- */
- #define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
- #define MWAIT2flg(eax) ((eax & 0xFF) << 24)
- /*
- * States are indexed by the cstate number,
- * which is also the index into the MWAIT hint array.
- * Thus C0 is a dummy.
- */
- static struct cpuidle_state nehalem_cstates[] = {
- {
- .name = "C1-NHM",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 3,
- .target_residency = 6,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C1E-NHM",
- .desc = "MWAIT 0x01",
- .flags = MWAIT2flg(0x01),
- .exit_latency = 10,
- .target_residency = 20,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C3-NHM",
- .desc = "MWAIT 0x10",
- .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 20,
- .target_residency = 80,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6-NHM",
- .desc = "MWAIT 0x20",
- .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 200,
- .target_residency = 800,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state snb_cstates[] = {
- {
- .name = "C1-SNB",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 2,
- .target_residency = 2,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C1E-SNB",
- .desc = "MWAIT 0x01",
- .flags = MWAIT2flg(0x01),
- .exit_latency = 10,
- .target_residency = 20,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C3-SNB",
- .desc = "MWAIT 0x10",
- .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 80,
- .target_residency = 211,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6-SNB",
- .desc = "MWAIT 0x20",
- .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 104,
- .target_residency = 345,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C7-SNB",
- .desc = "MWAIT 0x30",
- .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 109,
- .target_residency = 345,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state byt_cstates[] = {
- {
- .name = "C1-BYT",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 1,
- .target_residency = 1,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6N-BYT",
- .desc = "MWAIT 0x58",
- .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 300,
- .target_residency = 275,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6S-BYT",
- .desc = "MWAIT 0x52",
- .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 500,
- .target_residency = 560,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C7-BYT",
- .desc = "MWAIT 0x60",
- .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 1200,
- .target_residency = 4000,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C7S-BYT",
- .desc = "MWAIT 0x64",
- .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 10000,
- .target_residency = 20000,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state cht_cstates[] = {
- {
- .name = "C1-CHT",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 1,
- .target_residency = 1,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6N-CHT",
- .desc = "MWAIT 0x58",
- .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 80,
- .target_residency = 275,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6S-CHT",
- .desc = "MWAIT 0x52",
- .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 200,
- .target_residency = 560,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C7-CHT",
- .desc = "MWAIT 0x60",
- .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 1200,
- .target_residency = 4000,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C7S-CHT",
- .desc = "MWAIT 0x64",
- .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 10000,
- .target_residency = 20000,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state ivb_cstates[] = {
- {
- .name = "C1-IVB",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 1,
- .target_residency = 1,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C1E-IVB",
- .desc = "MWAIT 0x01",
- .flags = MWAIT2flg(0x01),
- .exit_latency = 10,
- .target_residency = 20,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C3-IVB",
- .desc = "MWAIT 0x10",
- .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 59,
- .target_residency = 156,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6-IVB",
- .desc = "MWAIT 0x20",
- .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 80,
- .target_residency = 300,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C7-IVB",
- .desc = "MWAIT 0x30",
- .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 87,
- .target_residency = 300,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state ivt_cstates[] = {
- {
- .name = "C1-IVT",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 1,
- .target_residency = 1,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C1E-IVT",
- .desc = "MWAIT 0x01",
- .flags = MWAIT2flg(0x01),
- .exit_latency = 10,
- .target_residency = 80,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C3-IVT",
- .desc = "MWAIT 0x10",
- .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 59,
- .target_residency = 156,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6-IVT",
- .desc = "MWAIT 0x20",
- .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 82,
- .target_residency = 300,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state ivt_cstates_4s[] = {
- {
- .name = "C1-IVT-4S",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 1,
- .target_residency = 1,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C1E-IVT-4S",
- .desc = "MWAIT 0x01",
- .flags = MWAIT2flg(0x01),
- .exit_latency = 10,
- .target_residency = 250,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C3-IVT-4S",
- .desc = "MWAIT 0x10",
- .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 59,
- .target_residency = 300,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6-IVT-4S",
- .desc = "MWAIT 0x20",
- .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 84,
- .target_residency = 400,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state ivt_cstates_8s[] = {
- {
- .name = "C1-IVT-8S",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 1,
- .target_residency = 1,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C1E-IVT-8S",
- .desc = "MWAIT 0x01",
- .flags = MWAIT2flg(0x01),
- .exit_latency = 10,
- .target_residency = 500,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C3-IVT-8S",
- .desc = "MWAIT 0x10",
- .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 59,
- .target_residency = 600,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6-IVT-8S",
- .desc = "MWAIT 0x20",
- .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 88,
- .target_residency = 700,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state hsw_cstates[] = {
- {
- .name = "C1-HSW",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 2,
- .target_residency = 2,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C1E-HSW",
- .desc = "MWAIT 0x01",
- .flags = MWAIT2flg(0x01),
- .exit_latency = 10,
- .target_residency = 20,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C3-HSW",
- .desc = "MWAIT 0x10",
- .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 33,
- .target_residency = 100,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6-HSW",
- .desc = "MWAIT 0x20",
- .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 133,
- .target_residency = 400,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C7s-HSW",
- .desc = "MWAIT 0x32",
- .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 166,
- .target_residency = 500,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C8-HSW",
- .desc = "MWAIT 0x40",
- .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 300,
- .target_residency = 900,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C9-HSW",
- .desc = "MWAIT 0x50",
- .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 600,
- .target_residency = 1800,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C10-HSW",
- .desc = "MWAIT 0x60",
- .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 2600,
- .target_residency = 7700,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state bdw_cstates[] = {
- {
- .name = "C1-BDW",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 2,
- .target_residency = 2,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C1E-BDW",
- .desc = "MWAIT 0x01",
- .flags = MWAIT2flg(0x01),
- .exit_latency = 10,
- .target_residency = 20,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C3-BDW",
- .desc = "MWAIT 0x10",
- .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 40,
- .target_residency = 100,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6-BDW",
- .desc = "MWAIT 0x20",
- .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 133,
- .target_residency = 400,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C7s-BDW",
- .desc = "MWAIT 0x32",
- .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 166,
- .target_residency = 500,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C8-BDW",
- .desc = "MWAIT 0x40",
- .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 300,
- .target_residency = 900,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C9-BDW",
- .desc = "MWAIT 0x50",
- .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 600,
- .target_residency = 1800,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C10-BDW",
- .desc = "MWAIT 0x60",
- .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 2600,
- .target_residency = 7700,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state skl_cstates[] = {
- {
- .name = "C1-SKL",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 2,
- .target_residency = 2,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C1E-SKL",
- .desc = "MWAIT 0x01",
- .flags = MWAIT2flg(0x01),
- .exit_latency = 10,
- .target_residency = 20,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C3-SKL",
- .desc = "MWAIT 0x10",
- .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 70,
- .target_residency = 100,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6-SKL",
- .desc = "MWAIT 0x20",
- .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 85,
- .target_residency = 200,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C7s-SKL",
- .desc = "MWAIT 0x33",
- .flags = MWAIT2flg(0x33) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 124,
- .target_residency = 800,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C8-SKL",
- .desc = "MWAIT 0x40",
- .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 200,
- .target_residency = 800,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C9-SKL",
- .desc = "MWAIT 0x50",
- .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 480,
- .target_residency = 5000,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C10-SKL",
- .desc = "MWAIT 0x60",
- .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 890,
- .target_residency = 5000,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state atom_cstates[] = {
- {
- .name = "C1E-ATM",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 10,
- .target_residency = 20,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C2-ATM",
- .desc = "MWAIT 0x10",
- .flags = MWAIT2flg(0x10),
- .exit_latency = 20,
- .target_residency = 80,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C4-ATM",
- .desc = "MWAIT 0x30",
- .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 100,
- .target_residency = 400,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6-ATM",
- .desc = "MWAIT 0x52",
- .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 140,
- .target_residency = 560,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state avn_cstates[] = {
- {
- .name = "C1-AVN",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 2,
- .target_residency = 2,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .name = "C6-AVN",
- .desc = "MWAIT 0x51",
- .flags = MWAIT2flg(0x51) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 15,
- .target_residency = 45,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze, },
- {
- .enter = NULL }
- };
- static struct cpuidle_state knl_cstates[] = {
- {
- .name = "C1-KNL",
- .desc = "MWAIT 0x00",
- .flags = MWAIT2flg(0x00),
- .exit_latency = 1,
- .target_residency = 2,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze },
- {
- .name = "C6-KNL",
- .desc = "MWAIT 0x10",
- .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
- .exit_latency = 120,
- .target_residency = 500,
- .enter = &intel_idle,
- .enter_freeze = intel_idle_freeze },
- {
- .enter = NULL }
- };
- /**
- * intel_idle
- * @dev: cpuidle_device
- * @drv: cpuidle driver
- * @index: index of cpuidle state
- *
- * Must be called under local_irq_disable().
- */
- static int intel_idle(struct cpuidle_device *dev,
- struct cpuidle_driver *drv, int index)
- {
- unsigned long ecx = 1; /* break on interrupt flag */
- struct cpuidle_state *state = &drv->states[index];
- unsigned long eax = flg2MWAIT(state->flags);
- unsigned int cstate;
- int cpu = smp_processor_id();
- cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
- /*
- * leave_mm() to avoid costly and often unnecessary wakeups
- * for flushing the user TLB's associated with the active mm.
- */
- if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
- leave_mm(cpu);
- if (!(lapic_timer_reliable_states & (1 << (cstate))))
- tick_broadcast_enter();
- mwait_idle_with_hints(eax, ecx);
- if (!(lapic_timer_reliable_states & (1 << (cstate))))
- tick_broadcast_exit();
- return index;
- }
- /**
- * intel_idle_freeze - simplified "enter" callback routine for suspend-to-idle
- * @dev: cpuidle_device
- * @drv: cpuidle driver
- * @index: state index
- */
- static void intel_idle_freeze(struct cpuidle_device *dev,
- struct cpuidle_driver *drv, int index)
- {
- unsigned long ecx = 1; /* break on interrupt flag */
- unsigned long eax = flg2MWAIT(drv->states[index].flags);
- mwait_idle_with_hints(eax, ecx);
- }
- static void __setup_broadcast_timer(void *arg)
- {
- unsigned long on = (unsigned long)arg;
- if (on)
- tick_broadcast_enable();
- else
- tick_broadcast_disable();
- }
- static int cpu_hotplug_notify(struct notifier_block *n,
- unsigned long action, void *hcpu)
- {
- int hotcpu = (unsigned long)hcpu;
- struct cpuidle_device *dev;
- switch (action & ~CPU_TASKS_FROZEN) {
- case CPU_ONLINE:
- if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
- smp_call_function_single(hotcpu, __setup_broadcast_timer,
- (void *)true, 1);
- /*
- * Some systems can hotplug a cpu at runtime after
- * the kernel has booted, we have to initialize the
- * driver in this case
- */
- dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
- if (!dev->registered)
- intel_idle_cpu_init(hotcpu);
- break;
- }
- return NOTIFY_OK;
- }
- static struct notifier_block cpu_hotplug_notifier = {
- .notifier_call = cpu_hotplug_notify,
- };
- static void auto_demotion_disable(void *dummy)
- {
- unsigned long long msr_bits;
- rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
- msr_bits &= ~(icpu->auto_demotion_disable_flags);
- wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
- }
- static void c1e_promotion_disable(void *dummy)
- {
- unsigned long long msr_bits;
- rdmsrl(MSR_IA32_POWER_CTL, msr_bits);
- msr_bits &= ~0x2;
- wrmsrl(MSR_IA32_POWER_CTL, msr_bits);
- }
- static const struct idle_cpu idle_cpu_nehalem = {
- .state_table = nehalem_cstates,
- .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
- .disable_promotion_to_c1e = true,
- };
- static const struct idle_cpu idle_cpu_atom = {
- .state_table = atom_cstates,
- };
- static const struct idle_cpu idle_cpu_lincroft = {
- .state_table = atom_cstates,
- .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
- };
- static const struct idle_cpu idle_cpu_snb = {
- .state_table = snb_cstates,
- .disable_promotion_to_c1e = true,
- };
- static const struct idle_cpu idle_cpu_byt = {
- .state_table = byt_cstates,
- .disable_promotion_to_c1e = true,
- .byt_auto_demotion_disable_flag = true,
- };
- static const struct idle_cpu idle_cpu_cht = {
- .state_table = cht_cstates,
- .disable_promotion_to_c1e = true,
- .byt_auto_demotion_disable_flag = true,
- };
- static const struct idle_cpu idle_cpu_ivb = {
- .state_table = ivb_cstates,
- .disable_promotion_to_c1e = true,
- };
- static const struct idle_cpu idle_cpu_ivt = {
- .state_table = ivt_cstates,
- .disable_promotion_to_c1e = true,
- };
- static const struct idle_cpu idle_cpu_hsw = {
- .state_table = hsw_cstates,
- .disable_promotion_to_c1e = true,
- };
- static const struct idle_cpu idle_cpu_bdw = {
- .state_table = bdw_cstates,
- .disable_promotion_to_c1e = true,
- };
- static const struct idle_cpu idle_cpu_skl = {
- .state_table = skl_cstates,
- .disable_promotion_to_c1e = true,
- };
- static const struct idle_cpu idle_cpu_avn = {
- .state_table = avn_cstates,
- .disable_promotion_to_c1e = true,
- };
- static const struct idle_cpu idle_cpu_knl = {
- .state_table = knl_cstates,
- };
- #define ICPU(model, cpu) \
- { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
- static const struct x86_cpu_id intel_idle_ids[] __initconst = {
- ICPU(0x1a, idle_cpu_nehalem),
- ICPU(0x1e, idle_cpu_nehalem),
- ICPU(0x1f, idle_cpu_nehalem),
- ICPU(0x25, idle_cpu_nehalem),
- ICPU(0x2c, idle_cpu_nehalem),
- ICPU(0x2e, idle_cpu_nehalem),
- ICPU(0x1c, idle_cpu_atom),
- ICPU(0x26, idle_cpu_lincroft),
- ICPU(0x2f, idle_cpu_nehalem),
- ICPU(0x2a, idle_cpu_snb),
- ICPU(0x2d, idle_cpu_snb),
- ICPU(0x36, idle_cpu_atom),
- ICPU(0x37, idle_cpu_byt),
- ICPU(0x4c, idle_cpu_cht),
- ICPU(0x3a, idle_cpu_ivb),
- ICPU(0x3e, idle_cpu_ivt),
- ICPU(0x3c, idle_cpu_hsw),
- ICPU(0x3f, idle_cpu_hsw),
- ICPU(0x45, idle_cpu_hsw),
- ICPU(0x46, idle_cpu_hsw),
- ICPU(0x4d, idle_cpu_avn),
- ICPU(0x3d, idle_cpu_bdw),
- ICPU(0x47, idle_cpu_bdw),
- ICPU(0x4f, idle_cpu_bdw),
- ICPU(0x56, idle_cpu_bdw),
- ICPU(0x4e, idle_cpu_skl),
- ICPU(0x5e, idle_cpu_skl),
- ICPU(0x57, idle_cpu_knl),
- {}
- };
- MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);
- /*
- * intel_idle_probe()
- */
- static int __init intel_idle_probe(void)
- {
- unsigned int eax, ebx, ecx;
- const struct x86_cpu_id *id;
- if (max_cstate == 0) {
- pr_debug(PREFIX "disabled\n");
- return -EPERM;
- }
- id = x86_match_cpu(intel_idle_ids);
- if (!id) {
- if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
- boot_cpu_data.x86 == 6)
- pr_debug(PREFIX "does not run on family %d model %d\n",
- boot_cpu_data.x86, boot_cpu_data.x86_model);
- return -ENODEV;
- }
- if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
- return -ENODEV;
- cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
- if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
- !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
- !mwait_substates)
- return -ENODEV;
- pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
- icpu = (const struct idle_cpu *)id->driver_data;
- cpuidle_state_table = icpu->state_table;
- if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
- lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
- else
- on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
- pr_debug(PREFIX "v" INTEL_IDLE_VERSION
- " model 0x%X\n", boot_cpu_data.x86_model);
- pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
- lapic_timer_reliable_states);
- return 0;
- }
- /*
- * intel_idle_cpuidle_devices_uninit()
- * unregister, free cpuidle_devices
- */
- static void intel_idle_cpuidle_devices_uninit(void)
- {
- int i;
- struct cpuidle_device *dev;
- for_each_online_cpu(i) {
- dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
- cpuidle_unregister_device(dev);
- }
- free_percpu(intel_idle_cpuidle_devices);
- return;
- }
- /*
- * ivt_idle_state_table_update(void)
- *
- * Tune IVT multi-socket targets
- * Assumption: num_sockets == (max_package_num + 1)
- */
- static void ivt_idle_state_table_update(void)
- {
- /* IVT uses a different table for 1-2, 3-4, and > 4 sockets */
- int cpu, package_num, num_sockets = 1;
- for_each_online_cpu(cpu) {
- package_num = topology_physical_package_id(cpu);
- if (package_num + 1 > num_sockets) {
- num_sockets = package_num + 1;
- if (num_sockets > 4) {
- cpuidle_state_table = ivt_cstates_8s;
- return;
- }
- }
- }
- if (num_sockets > 2)
- cpuidle_state_table = ivt_cstates_4s;
- /* else, 1 and 2 socket systems use default ivt_cstates */
- }
- /*
- * sklh_idle_state_table_update(void)
- *
- * On SKL-H (model 0x5e) disable C8 and C9 if:
- * C10 is enabled and SGX disabled
- */
- static void sklh_idle_state_table_update(void)
- {
- unsigned long long msr;
- unsigned int eax, ebx, ecx, edx;
- /* if PC10 disabled via cmdline intel_idle.max_cstate=7 or shallower */
- if (max_cstate <= 7)
- return;
- /* if PC10 not present in CPUID.MWAIT.EDX */
- if ((mwait_substates & (0xF << 28)) == 0)
- return;
- rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr);
- /* PC10 is not enabled in PKG C-state limit */
- if ((msr & 0xF) != 8)
- return;
- ecx = 0;
- cpuid(7, &eax, &ebx, &ecx, &edx);
- /* if SGX is present */
- if (ebx & (1 << 2)) {
- rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
- /* if SGX is enabled */
- if (msr & (1 << 18))
- return;
- }
- skl_cstates[5].disabled = 1; /* C8-SKL */
- skl_cstates[6].disabled = 1; /* C9-SKL */
- }
- /*
- * intel_idle_state_table_update()
- *
- * Update the default state_table for this CPU-id
- */
- static void intel_idle_state_table_update(void)
- {
- switch (boot_cpu_data.x86_model) {
- case 0x3e: /* IVT */
- ivt_idle_state_table_update();
- break;
- case 0x5e: /* SKL-H */
- sklh_idle_state_table_update();
- break;
- }
- }
- /*
- * intel_idle_cpuidle_driver_init()
- * allocate, initialize cpuidle_states
- */
- static int __init intel_idle_cpuidle_driver_init(void)
- {
- int cstate;
- struct cpuidle_driver *drv = &intel_idle_driver;
- intel_idle_state_table_update();
- drv->state_count = 1;
- for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
- int num_substates, mwait_hint, mwait_cstate;
- if ((cpuidle_state_table[cstate].enter == NULL) &&
- (cpuidle_state_table[cstate].enter_freeze == NULL))
- break;
- if (cstate + 1 > max_cstate) {
- printk(PREFIX "max_cstate %d reached\n",
- max_cstate);
- break;
- }
- mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
- mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
- /* number of sub-states for this state in CPUID.MWAIT */
- num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
- & MWAIT_SUBSTATE_MASK;
- /* if NO sub-states for this state in CPUID, skip it */
- if (num_substates == 0)
- continue;
- /* if state marked as disabled, skip it */
- if (cpuidle_state_table[cstate].disabled != 0) {
- pr_debug(PREFIX "state %s is disabled",
- cpuidle_state_table[cstate].name);
- continue;
- }
- if (((mwait_cstate + 1) > 2) &&
- !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
- mark_tsc_unstable("TSC halts in idle"
- " states deeper than C2");
- drv->states[drv->state_count] = /* structure copy */
- cpuidle_state_table[cstate];
- drv->state_count += 1;
- }
- if (icpu->auto_demotion_disable_flags)
- on_each_cpu(auto_demotion_disable, NULL, 1);
- if (icpu->byt_auto_demotion_disable_flag) {
- wrmsrl(MSR_CC6_DEMOTION_POLICY_CONFIG, 0);
- wrmsrl(MSR_MC6_DEMOTION_POLICY_CONFIG, 0);
- }
- if (icpu->disable_promotion_to_c1e) /* each-cpu is redundant */
- on_each_cpu(c1e_promotion_disable, NULL, 1);
- return 0;
- }
- /*
- * intel_idle_cpu_init()
- * allocate, initialize, register cpuidle_devices
- * @cpu: cpu/core to initialize
- */
- static int intel_idle_cpu_init(int cpu)
- {
- struct cpuidle_device *dev;
- dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
- dev->cpu = cpu;
- if (cpuidle_register_device(dev)) {
- pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
- intel_idle_cpuidle_devices_uninit();
- return -EIO;
- }
- if (icpu->auto_demotion_disable_flags)
- smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);
- if (icpu->disable_promotion_to_c1e)
- smp_call_function_single(cpu, c1e_promotion_disable, NULL, 1);
- return 0;
- }
- static int __init intel_idle_init(void)
- {
- int retval, i;
- /* Do not load intel_idle at all for now if idle= is passed */
- if (boot_option_idle_override != IDLE_NO_OVERRIDE)
- return -ENODEV;
- retval = intel_idle_probe();
- if (retval)
- return retval;
- intel_idle_cpuidle_driver_init();
- retval = cpuidle_register_driver(&intel_idle_driver);
- if (retval) {
- struct cpuidle_driver *drv = cpuidle_get_driver();
- printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
- drv ? drv->name : "none");
- return retval;
- }
- intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
- if (intel_idle_cpuidle_devices == NULL)
- return -ENOMEM;
- cpu_notifier_register_begin();
- for_each_online_cpu(i) {
- retval = intel_idle_cpu_init(i);
- if (retval) {
- cpu_notifier_register_done();
- cpuidle_unregister_driver(&intel_idle_driver);
- return retval;
- }
- }
- __register_cpu_notifier(&cpu_hotplug_notifier);
- cpu_notifier_register_done();
- return 0;
- }
- static void __exit intel_idle_exit(void)
- {
- intel_idle_cpuidle_devices_uninit();
- cpuidle_unregister_driver(&intel_idle_driver);
- cpu_notifier_register_begin();
- if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
- on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
- __unregister_cpu_notifier(&cpu_hotplug_notifier);
- cpu_notifier_register_done();
- return;
- }
- module_init(intel_idle_init);
- module_exit(intel_idle_exit);
- module_param(max_cstate, int, 0444);
- MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
- MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
- MODULE_LICENSE("GPL");
|