ispcsi2.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * ispcsi2.h
  3. *
  4. * TI OMAP3 ISP - CSI2 module
  5. *
  6. * Copyright (C) 2010 Nokia Corporation
  7. * Copyright (C) 2009 Texas Instruments, Inc.
  8. *
  9. * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
  10. * Sakari Ailus <sakari.ailus@iki.fi>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #ifndef OMAP3_ISP_CSI2_H
  17. #define OMAP3_ISP_CSI2_H
  18. #include <linux/types.h>
  19. #include <linux/videodev2.h>
  20. struct isp_csiphy;
  21. /* This is not an exhaustive list */
  22. enum isp_csi2_pix_formats {
  23. CSI2_PIX_FMT_OTHERS = 0,
  24. CSI2_PIX_FMT_YUV422_8BIT = 0x1e,
  25. CSI2_PIX_FMT_YUV422_8BIT_VP = 0x9e,
  26. CSI2_PIX_FMT_RAW10_EXP16 = 0xab,
  27. CSI2_PIX_FMT_RAW10_EXP16_VP = 0x12f,
  28. CSI2_PIX_FMT_RAW8 = 0x2a,
  29. CSI2_PIX_FMT_RAW8_DPCM10_EXP16 = 0x2aa,
  30. CSI2_PIX_FMT_RAW8_DPCM10_VP = 0x32a,
  31. CSI2_PIX_FMT_RAW8_VP = 0x12a,
  32. CSI2_USERDEF_8BIT_DATA1_DPCM10_VP = 0x340,
  33. CSI2_USERDEF_8BIT_DATA1_DPCM10 = 0x2c0,
  34. CSI2_USERDEF_8BIT_DATA1 = 0x40,
  35. };
  36. enum isp_csi2_irqevents {
  37. OCP_ERR_IRQ = 0x4000,
  38. SHORT_PACKET_IRQ = 0x2000,
  39. ECC_CORRECTION_IRQ = 0x1000,
  40. ECC_NO_CORRECTION_IRQ = 0x800,
  41. COMPLEXIO2_ERR_IRQ = 0x400,
  42. COMPLEXIO1_ERR_IRQ = 0x200,
  43. FIFO_OVF_IRQ = 0x100,
  44. CONTEXT7 = 0x80,
  45. CONTEXT6 = 0x40,
  46. CONTEXT5 = 0x20,
  47. CONTEXT4 = 0x10,
  48. CONTEXT3 = 0x8,
  49. CONTEXT2 = 0x4,
  50. CONTEXT1 = 0x2,
  51. CONTEXT0 = 0x1,
  52. };
  53. enum isp_csi2_ctx_irqevents {
  54. CTX_ECC_CORRECTION = 0x100,
  55. CTX_LINE_NUMBER = 0x80,
  56. CTX_FRAME_NUMBER = 0x40,
  57. CTX_CS = 0x20,
  58. CTX_LE = 0x8,
  59. CTX_LS = 0x4,
  60. CTX_FE = 0x2,
  61. CTX_FS = 0x1,
  62. };
  63. enum isp_csi2_frame_mode {
  64. ISP_CSI2_FRAME_IMMEDIATE,
  65. ISP_CSI2_FRAME_AFTERFEC,
  66. };
  67. #define ISP_CSI2_MAX_CTX_NUM 7
  68. struct isp_csi2_ctx_cfg {
  69. u8 ctxnum; /* context number 0 - 7 */
  70. u8 dpcm_decompress;
  71. /* Fields in CSI2_CTx_CTRL2 - locked by CSI2_CTx_CTRL1.CTX_EN */
  72. u8 virtual_id;
  73. u16 format_id; /* as in CSI2_CTx_CTRL2[9:0] */
  74. u8 dpcm_predictor; /* 1: simple, 0: advanced */
  75. /* Fields in CSI2_CTx_CTRL1/3 - Shadowed */
  76. u16 alpha;
  77. u16 data_offset;
  78. u32 ping_addr;
  79. u32 pong_addr;
  80. u8 eof_enabled;
  81. u8 eol_enabled;
  82. u8 checksum_enabled;
  83. u8 enabled;
  84. };
  85. struct isp_csi2_timing_cfg {
  86. u8 ionum; /* IO1 or IO2 as in CSI2_TIMING */
  87. unsigned force_rx_mode:1;
  88. unsigned stop_state_16x:1;
  89. unsigned stop_state_4x:1;
  90. u16 stop_state_counter;
  91. };
  92. struct isp_csi2_ctrl_cfg {
  93. bool vp_clk_enable;
  94. bool vp_only_enable;
  95. u8 vp_out_ctrl;
  96. enum isp_csi2_frame_mode frame_mode;
  97. bool ecc_enable;
  98. bool if_enable;
  99. };
  100. #define CSI2_PAD_SINK 0
  101. #define CSI2_PAD_SOURCE 1
  102. #define CSI2_PADS_NUM 2
  103. #define CSI2_OUTPUT_CCDC (1 << 0)
  104. #define CSI2_OUTPUT_MEMORY (1 << 1)
  105. struct isp_csi2_device {
  106. struct v4l2_subdev subdev;
  107. struct media_pad pads[CSI2_PADS_NUM];
  108. struct v4l2_mbus_framefmt formats[CSI2_PADS_NUM];
  109. struct isp_video video_out;
  110. struct isp_device *isp;
  111. u8 available; /* Is the IP present on the silicon? */
  112. /* mem resources - enums as defined in enum isp_mem_resources */
  113. u8 regs1;
  114. u8 regs2;
  115. u32 output; /* output to CCDC, memory or both? */
  116. bool dpcm_decompress;
  117. unsigned int frame_skip;
  118. struct isp_csiphy *phy;
  119. struct isp_csi2_ctx_cfg contexts[ISP_CSI2_MAX_CTX_NUM + 1];
  120. struct isp_csi2_timing_cfg timing[2];
  121. struct isp_csi2_ctrl_cfg ctrl;
  122. enum isp_pipeline_stream_state state;
  123. wait_queue_head_t wait;
  124. atomic_t stopping;
  125. };
  126. void omap3isp_csi2_isr(struct isp_csi2_device *csi2);
  127. int omap3isp_csi2_reset(struct isp_csi2_device *csi2);
  128. int omap3isp_csi2_init(struct isp_device *isp);
  129. void omap3isp_csi2_cleanup(struct isp_device *isp);
  130. void omap3isp_csi2_unregister_entities(struct isp_csi2_device *csi2);
  131. int omap3isp_csi2_register_entities(struct isp_csi2_device *csi2,
  132. struct v4l2_device *vdev);
  133. #endif /* OMAP3_ISP_CSI2_H */