regs-mfc.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459
  1. /*
  2. * Register definition file for Samsung MFC V5.1 Interface (FIMV) driver
  3. *
  4. * Kamil Debski, Copyright (c) 2010 Samsung Electronics
  5. * http://www.samsung.com/
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef _REGS_FIMV_H
  12. #define _REGS_FIMV_H
  13. #include <linux/kernel.h>
  14. #include <linux/sizes.h>
  15. #define S5P_FIMV_REG_SIZE (S5P_FIMV_END_ADDR - S5P_FIMV_START_ADDR)
  16. #define S5P_FIMV_REG_COUNT ((S5P_FIMV_END_ADDR - S5P_FIMV_START_ADDR) / 4)
  17. /* Number of bits that the buffer address should be shifted for particular
  18. * MFC buffers. */
  19. #define S5P_FIMV_START_ADDR 0x0000
  20. #define S5P_FIMV_END_ADDR 0xe008
  21. #define S5P_FIMV_SW_RESET 0x0000
  22. #define S5P_FIMV_RISC_HOST_INT 0x0008
  23. /* Command from HOST to RISC */
  24. #define S5P_FIMV_HOST2RISC_CMD 0x0030
  25. #define S5P_FIMV_HOST2RISC_ARG1 0x0034
  26. #define S5P_FIMV_HOST2RISC_ARG2 0x0038
  27. #define S5P_FIMV_HOST2RISC_ARG3 0x003c
  28. #define S5P_FIMV_HOST2RISC_ARG4 0x0040
  29. /* Command from RISC to HOST */
  30. #define S5P_FIMV_RISC2HOST_CMD 0x0044
  31. #define S5P_FIMV_RISC2HOST_CMD_MASK 0x1FFFF
  32. #define S5P_FIMV_RISC2HOST_ARG1 0x0048
  33. #define S5P_FIMV_RISC2HOST_ARG2 0x004c
  34. #define S5P_FIMV_RISC2HOST_ARG3 0x0050
  35. #define S5P_FIMV_RISC2HOST_ARG4 0x0054
  36. #define S5P_FIMV_FW_VERSION 0x0058
  37. #define S5P_FIMV_SYS_MEM_SZ 0x005c
  38. #define S5P_FIMV_FW_STATUS 0x0080
  39. /* Memory controller register */
  40. #define S5P_FIMV_MC_DRAMBASE_ADR_A 0x0508
  41. #define S5P_FIMV_MC_DRAMBASE_ADR_B 0x050c
  42. #define S5P_FIMV_MC_STATUS 0x0510
  43. /* Common register */
  44. #define S5P_FIMV_COMMON_BASE_A 0x0600
  45. #define S5P_FIMV_COMMON_BASE_B 0x0700
  46. /* Decoder */
  47. #define S5P_FIMV_DEC_CHROMA_ADR (S5P_FIMV_COMMON_BASE_A)
  48. #define S5P_FIMV_DEC_LUMA_ADR (S5P_FIMV_COMMON_BASE_B)
  49. /* H.264 decoding */
  50. #define S5P_FIMV_H264_VERT_NB_MV_ADR (S5P_FIMV_COMMON_BASE_A + 0x8c)
  51. /* vertical neighbor motion vector */
  52. #define S5P_FIMV_H264_NB_IP_ADR (S5P_FIMV_COMMON_BASE_A + 0x90)
  53. /* neighbor pixels for intra pred */
  54. #define S5P_FIMV_H264_MV_ADR (S5P_FIMV_COMMON_BASE_B + 0x80)
  55. /* H264 motion vector */
  56. /* MPEG4 decoding */
  57. #define S5P_FIMV_MPEG4_NB_DCAC_ADR (S5P_FIMV_COMMON_BASE_A + 0x8c)
  58. /* neighbor AC/DC coeff. */
  59. #define S5P_FIMV_MPEG4_UP_NB_MV_ADR (S5P_FIMV_COMMON_BASE_A + 0x90)
  60. /* upper neighbor motion vector */
  61. #define S5P_FIMV_MPEG4_SA_MV_ADR (S5P_FIMV_COMMON_BASE_A + 0x94)
  62. /* subseq. anchor motion vector */
  63. #define S5P_FIMV_MPEG4_OT_LINE_ADR (S5P_FIMV_COMMON_BASE_A + 0x98)
  64. /* overlap transform line */
  65. #define S5P_FIMV_MPEG4_SP_ADR (S5P_FIMV_COMMON_BASE_A + 0xa8)
  66. /* syntax parser */
  67. /* H.263 decoding */
  68. #define S5P_FIMV_H263_NB_DCAC_ADR (S5P_FIMV_COMMON_BASE_A + 0x8c)
  69. #define S5P_FIMV_H263_UP_NB_MV_ADR (S5P_FIMV_COMMON_BASE_A + 0x90)
  70. #define S5P_FIMV_H263_SA_MV_ADR (S5P_FIMV_COMMON_BASE_A + 0x94)
  71. #define S5P_FIMV_H263_OT_LINE_ADR (S5P_FIMV_COMMON_BASE_A + 0x98)
  72. /* VC-1 decoding */
  73. #define S5P_FIMV_VC1_NB_DCAC_ADR (S5P_FIMV_COMMON_BASE_A + 0x8c)
  74. #define S5P_FIMV_VC1_UP_NB_MV_ADR (S5P_FIMV_COMMON_BASE_A + 0x90)
  75. #define S5P_FIMV_VC1_SA_MV_ADR (S5P_FIMV_COMMON_BASE_A + 0x94)
  76. #define S5P_FIMV_VC1_OT_LINE_ADR (S5P_FIMV_COMMON_BASE_A + 0x98)
  77. #define S5P_FIMV_VC1_BITPLANE3_ADR (S5P_FIMV_COMMON_BASE_A + 0x9c)
  78. /* bitplane3 */
  79. #define S5P_FIMV_VC1_BITPLANE2_ADR (S5P_FIMV_COMMON_BASE_A + 0xa0)
  80. /* bitplane2 */
  81. #define S5P_FIMV_VC1_BITPLANE1_ADR (S5P_FIMV_COMMON_BASE_A + 0xa4)
  82. /* bitplane1 */
  83. /* Encoder */
  84. #define S5P_FIMV_ENC_REF0_LUMA_ADR (S5P_FIMV_COMMON_BASE_A + 0x1c)
  85. #define S5P_FIMV_ENC_REF1_LUMA_ADR (S5P_FIMV_COMMON_BASE_A + 0x20)
  86. /* reconstructed luma */
  87. #define S5P_FIMV_ENC_REF0_CHROMA_ADR (S5P_FIMV_COMMON_BASE_B)
  88. #define S5P_FIMV_ENC_REF1_CHROMA_ADR (S5P_FIMV_COMMON_BASE_B + 0x04)
  89. /* reconstructed chroma */
  90. #define S5P_FIMV_ENC_REF2_LUMA_ADR (S5P_FIMV_COMMON_BASE_B + 0x10)
  91. #define S5P_FIMV_ENC_REF2_CHROMA_ADR (S5P_FIMV_COMMON_BASE_B + 0x08)
  92. #define S5P_FIMV_ENC_REF3_LUMA_ADR (S5P_FIMV_COMMON_BASE_B + 0x14)
  93. #define S5P_FIMV_ENC_REF3_CHROMA_ADR (S5P_FIMV_COMMON_BASE_B + 0x0c)
  94. /* H.264 encoding */
  95. #define S5P_FIMV_H264_UP_MV_ADR (S5P_FIMV_COMMON_BASE_A)
  96. /* upper motion vector */
  97. #define S5P_FIMV_H264_NBOR_INFO_ADR (S5P_FIMV_COMMON_BASE_A + 0x04)
  98. /* entropy engine's neighbor info. */
  99. #define S5P_FIMV_H264_UP_INTRA_MD_ADR (S5P_FIMV_COMMON_BASE_A + 0x08)
  100. /* upper intra MD */
  101. #define S5P_FIMV_H264_COZERO_FLAG_ADR (S5P_FIMV_COMMON_BASE_A + 0x10)
  102. /* direct cozero flag */
  103. #define S5P_FIMV_H264_UP_INTRA_PRED_ADR (S5P_FIMV_COMMON_BASE_B + 0x40)
  104. /* upper intra PRED */
  105. /* H.263 encoding */
  106. #define S5P_FIMV_H263_UP_MV_ADR (S5P_FIMV_COMMON_BASE_A)
  107. /* upper motion vector */
  108. #define S5P_FIMV_H263_ACDC_COEF_ADR (S5P_FIMV_COMMON_BASE_A + 0x04)
  109. /* upper Q coeff. */
  110. /* MPEG4 encoding */
  111. #define S5P_FIMV_MPEG4_UP_MV_ADR (S5P_FIMV_COMMON_BASE_A)
  112. /* upper motion vector */
  113. #define S5P_FIMV_MPEG4_ACDC_COEF_ADR (S5P_FIMV_COMMON_BASE_A + 0x04)
  114. /* upper Q coeff. */
  115. #define S5P_FIMV_MPEG4_COZERO_FLAG_ADR (S5P_FIMV_COMMON_BASE_A + 0x10)
  116. /* direct cozero flag */
  117. #define S5P_FIMV_ENC_REF_B_LUMA_ADR 0x062c /* ref B Luma addr */
  118. #define S5P_FIMV_ENC_REF_B_CHROMA_ADR 0x0630 /* ref B Chroma addr */
  119. #define S5P_FIMV_ENC_CUR_LUMA_ADR 0x0718 /* current Luma addr */
  120. #define S5P_FIMV_ENC_CUR_CHROMA_ADR 0x071C /* current Chroma addr */
  121. /* Codec common register */
  122. #define S5P_FIMV_ENC_HSIZE_PX 0x0818 /* frame width at encoder */
  123. #define S5P_FIMV_ENC_VSIZE_PX 0x081c /* frame height at encoder */
  124. #define S5P_FIMV_ENC_PROFILE 0x0830 /* profile register */
  125. #define S5P_FIMV_ENC_PROFILE_H264_MAIN 0
  126. #define S5P_FIMV_ENC_PROFILE_H264_HIGH 1
  127. #define S5P_FIMV_ENC_PROFILE_H264_BASELINE 2
  128. #define S5P_FIMV_ENC_PROFILE_H264_CONSTRAINED_BASELINE 3
  129. #define S5P_FIMV_ENC_PROFILE_MPEG4_SIMPLE 0
  130. #define S5P_FIMV_ENC_PROFILE_MPEG4_ADVANCED_SIMPLE 1
  131. #define S5P_FIMV_ENC_PIC_STRUCT 0x083c /* picture field/frame flag */
  132. #define S5P_FIMV_ENC_LF_CTRL 0x0848 /* loop filter control */
  133. #define S5P_FIMV_ENC_ALPHA_OFF 0x084c /* loop filter alpha offset */
  134. #define S5P_FIMV_ENC_BETA_OFF 0x0850 /* loop filter beta offset */
  135. #define S5P_FIMV_MR_BUSIF_CTRL 0x0854 /* hidden, bus interface ctrl */
  136. #define S5P_FIMV_ENC_PXL_CACHE_CTRL 0x0a00 /* pixel cache control */
  137. /* Channel & stream interface register */
  138. #define S5P_FIMV_SI_RTN_CHID 0x2000 /* Return CH inst ID register */
  139. #define S5P_FIMV_SI_CH0_INST_ID 0x2040 /* codec instance ID */
  140. #define S5P_FIMV_SI_CH1_INST_ID 0x2080 /* codec instance ID */
  141. /* Decoder */
  142. #define S5P_FIMV_SI_VRESOL 0x2004 /* vertical res of decoder */
  143. #define S5P_FIMV_SI_HRESOL 0x2008 /* horizontal res of decoder */
  144. #define S5P_FIMV_SI_BUF_NUMBER 0x200c /* number of frames in the
  145. decoded pic */
  146. #define S5P_FIMV_SI_DISPLAY_Y_ADR 0x2010 /* luma addr of displayed pic */
  147. #define S5P_FIMV_SI_DISPLAY_C_ADR 0x2014 /* chroma addrof displayed pic */
  148. #define S5P_FIMV_SI_CONSUMED_BYTES 0x2018 /* Consumed number of bytes to
  149. decode a frame */
  150. #define S5P_FIMV_SI_DISPLAY_STATUS 0x201c /* status of decoded picture */
  151. #define S5P_FIMV_SI_DECODE_Y_ADR 0x2024 /* luma addr of decoded pic */
  152. #define S5P_FIMV_SI_DECODE_C_ADR 0x2028 /* chroma addrof decoded pic */
  153. #define S5P_FIMV_SI_DECODE_STATUS 0x202c /* status of decoded picture */
  154. #define S5P_FIMV_SI_CH0_SB_ST_ADR 0x2044 /* start addr of stream buf */
  155. #define S5P_FIMV_SI_CH0_SB_FRM_SIZE 0x2048 /* size of stream buf */
  156. #define S5P_FIMV_SI_CH0_DESC_ADR 0x204c /* addr of descriptor buf */
  157. #define S5P_FIMV_SI_CH0_CPB_SIZE 0x2058 /* max size of coded pic. buf */
  158. #define S5P_FIMV_SI_CH0_DESC_SIZE 0x205c /* max size of descriptor buf */
  159. #define S5P_FIMV_SI_CH1_SB_ST_ADR 0x2084 /* start addr of stream buf */
  160. #define S5P_FIMV_SI_CH1_SB_FRM_SIZE 0x2088 /* size of stream buf */
  161. #define S5P_FIMV_SI_CH1_DESC_ADR 0x208c /* addr of descriptor buf */
  162. #define S5P_FIMV_SI_CH1_CPB_SIZE 0x2098 /* max size of coded pic. buf */
  163. #define S5P_FIMV_SI_CH1_DESC_SIZE 0x209c /* max size of descriptor buf */
  164. #define S5P_FIMV_CRC_LUMA0 0x2030 /* luma crc data per frame
  165. (top field) */
  166. #define S5P_FIMV_CRC_CHROMA0 0x2034 /* chroma crc data per frame
  167. (top field) */
  168. #define S5P_FIMV_CRC_LUMA1 0x2038 /* luma crc data per bottom
  169. field */
  170. #define S5P_FIMV_CRC_CHROMA1 0x203c /* chroma crc data per bottom
  171. field */
  172. /* Display status */
  173. #define S5P_FIMV_DEC_STATUS_DECODING_ONLY 0
  174. #define S5P_FIMV_DEC_STATUS_DECODING_DISPLAY 1
  175. #define S5P_FIMV_DEC_STATUS_DISPLAY_ONLY 2
  176. #define S5P_FIMV_DEC_STATUS_DECODING_EMPTY 3
  177. #define S5P_FIMV_DEC_STATUS_DECODING_STATUS_MASK 7
  178. #define S5P_FIMV_DEC_STATUS_PROGRESSIVE (0<<3)
  179. #define S5P_FIMV_DEC_STATUS_INTERLACE (1<<3)
  180. #define S5P_FIMV_DEC_STATUS_INTERLACE_MASK (1<<3)
  181. #define S5P_FIMV_DEC_STATUS_CRC_NUMBER_TWO (0<<4)
  182. #define S5P_FIMV_DEC_STATUS_CRC_NUMBER_FOUR (1<<4)
  183. #define S5P_FIMV_DEC_STATUS_CRC_NUMBER_MASK (1<<4)
  184. #define S5P_FIMV_DEC_STATUS_CRC_GENERATED (1<<5)
  185. #define S5P_FIMV_DEC_STATUS_CRC_NOT_GENERATED (0<<5)
  186. #define S5P_FIMV_DEC_STATUS_CRC_MASK (1<<5)
  187. #define S5P_FIMV_DEC_STATUS_RESOLUTION_MASK (3<<4)
  188. #define S5P_FIMV_DEC_STATUS_RESOLUTION_INC (1<<4)
  189. #define S5P_FIMV_DEC_STATUS_RESOLUTION_DEC (2<<4)
  190. #define S5P_FIMV_DEC_STATUS_RESOLUTION_SHIFT 4
  191. /* Decode frame address */
  192. #define S5P_FIMV_DECODE_Y_ADR 0x2024
  193. #define S5P_FIMV_DECODE_C_ADR 0x2028
  194. /* Decoded frame tpe */
  195. #define S5P_FIMV_DECODE_FRAME_TYPE 0x2020
  196. #define S5P_FIMV_DECODE_FRAME_MASK 7
  197. #define S5P_FIMV_DECODE_FRAME_SKIPPED 0
  198. #define S5P_FIMV_DECODE_FRAME_I_FRAME 1
  199. #define S5P_FIMV_DECODE_FRAME_P_FRAME 2
  200. #define S5P_FIMV_DECODE_FRAME_B_FRAME 3
  201. #define S5P_FIMV_DECODE_FRAME_OTHER_FRAME 4
  202. /* Sizes of buffers required for decoding */
  203. #define S5P_FIMV_DEC_NB_IP_SIZE (32 * 1024)
  204. #define S5P_FIMV_DEC_VERT_NB_MV_SIZE (16 * 1024)
  205. #define S5P_FIMV_DEC_NB_DCAC_SIZE (16 * 1024)
  206. #define S5P_FIMV_DEC_UPNB_MV_SIZE (68 * 1024)
  207. #define S5P_FIMV_DEC_SUB_ANCHOR_MV_SIZE (136 * 1024)
  208. #define S5P_FIMV_DEC_OVERLAP_TRANSFORM_SIZE (32 * 1024)
  209. #define S5P_FIMV_DEC_VC1_BITPLANE_SIZE (2 * 1024)
  210. #define S5P_FIMV_DEC_STX_PARSER_SIZE (68 * 1024)
  211. #define S5P_FIMV_DEC_BUF_ALIGN (8 * 1024)
  212. #define S5P_FIMV_ENC_BUF_ALIGN (8 * 1024)
  213. #define S5P_FIMV_NV12M_HALIGN 16
  214. #define S5P_FIMV_NV12M_LVALIGN 16
  215. #define S5P_FIMV_NV12M_CVALIGN 8
  216. #define S5P_FIMV_NV12MT_HALIGN 128
  217. #define S5P_FIMV_NV12MT_VALIGN 32
  218. #define S5P_FIMV_NV12M_SALIGN 2048
  219. #define S5P_FIMV_NV12MT_SALIGN 8192
  220. /* Sizes of buffers required for encoding */
  221. #define S5P_FIMV_ENC_UPMV_SIZE 0x10000
  222. #define S5P_FIMV_ENC_COLFLG_SIZE 0x10000
  223. #define S5P_FIMV_ENC_INTRAMD_SIZE 0x10000
  224. #define S5P_FIMV_ENC_INTRAPRED_SIZE 0x4000
  225. #define S5P_FIMV_ENC_NBORINFO_SIZE 0x10000
  226. #define S5P_FIMV_ENC_ACDCCOEF_SIZE 0x10000
  227. /* Encoder */
  228. #define S5P_FIMV_ENC_SI_STRM_SIZE 0x2004 /* stream size */
  229. #define S5P_FIMV_ENC_SI_PIC_CNT 0x2008 /* picture count */
  230. #define S5P_FIMV_ENC_SI_WRITE_PTR 0x200c /* write pointer */
  231. #define S5P_FIMV_ENC_SI_SLICE_TYPE 0x2010 /* slice type(I/P/B/IDR) */
  232. #define S5P_FIMV_ENC_SI_SLICE_TYPE_NON_CODED 0
  233. #define S5P_FIMV_ENC_SI_SLICE_TYPE_I 1
  234. #define S5P_FIMV_ENC_SI_SLICE_TYPE_P 2
  235. #define S5P_FIMV_ENC_SI_SLICE_TYPE_B 3
  236. #define S5P_FIMV_ENC_SI_SLICE_TYPE_SKIPPED 4
  237. #define S5P_FIMV_ENC_SI_SLICE_TYPE_OTHERS 5
  238. #define S5P_FIMV_ENCODED_Y_ADDR 0x2014 /* the addr of the encoded
  239. luma pic */
  240. #define S5P_FIMV_ENCODED_C_ADDR 0x2018 /* the addr of the encoded
  241. chroma pic */
  242. #define S5P_FIMV_ENC_SI_CH0_SB_ADR 0x2044 /* addr of stream buf */
  243. #define S5P_FIMV_ENC_SI_CH0_SB_SIZE 0x204c /* size of stream buf */
  244. #define S5P_FIMV_ENC_SI_CH0_CUR_Y_ADR 0x2050 /* current Luma addr */
  245. #define S5P_FIMV_ENC_SI_CH0_CUR_C_ADR 0x2054 /* current Chroma addr */
  246. #define S5P_FIMV_ENC_SI_CH0_FRAME_INS 0x2058 /* frame insertion */
  247. #define S5P_FIMV_ENC_SI_CH1_SB_ADR 0x2084 /* addr of stream buf */
  248. #define S5P_FIMV_ENC_SI_CH1_SB_SIZE 0x208c /* size of stream buf */
  249. #define S5P_FIMV_ENC_SI_CH1_CUR_Y_ADR 0x2090 /* current Luma addr */
  250. #define S5P_FIMV_ENC_SI_CH1_CUR_C_ADR 0x2094 /* current Chroma addr */
  251. #define S5P_FIMV_ENC_SI_CH1_FRAME_INS 0x2098 /* frame insertion */
  252. #define S5P_FIMV_ENC_PIC_TYPE_CTRL 0xc504 /* pic type level control */
  253. #define S5P_FIMV_ENC_B_RECON_WRITE_ON 0xc508 /* B frame recon write ctrl */
  254. #define S5P_FIMV_ENC_MSLICE_CTRL 0xc50c /* multi slice control */
  255. #define S5P_FIMV_ENC_MSLICE_MB 0xc510 /* MB number in the one slice */
  256. #define S5P_FIMV_ENC_MSLICE_BIT 0xc514 /* bit count for one slice */
  257. #define S5P_FIMV_ENC_CIR_CTRL 0xc518 /* number of intra refresh MB */
  258. #define S5P_FIMV_ENC_MAP_FOR_CUR 0xc51c /* linear or tiled mode */
  259. #define S5P_FIMV_ENC_PADDING_CTRL 0xc520 /* padding control */
  260. #define S5P_FIMV_ENC_RC_CONFIG 0xc5a0 /* RC config */
  261. #define S5P_FIMV_ENC_RC_BIT_RATE 0xc5a8 /* bit rate */
  262. #define S5P_FIMV_ENC_RC_QBOUND 0xc5ac /* max/min QP */
  263. #define S5P_FIMV_ENC_RC_RPARA 0xc5b0 /* rate control reaction coeff */
  264. #define S5P_FIMV_ENC_RC_MB_CTRL 0xc5b4 /* MB adaptive scaling */
  265. /* Encoder for H264 only */
  266. #define S5P_FIMV_ENC_H264_ENTROPY_MODE 0xd004 /* CAVLC or CABAC */
  267. #define S5P_FIMV_ENC_H264_ALPHA_OFF 0xd008 /* loop filter alpha offset */
  268. #define S5P_FIMV_ENC_H264_BETA_OFF 0xd00c /* loop filter beta offset */
  269. #define S5P_FIMV_ENC_H264_NUM_OF_REF 0xd010 /* number of reference for P/B */
  270. #define S5P_FIMV_ENC_H264_TRANS_FLAG 0xd034 /* 8x8 transform flag in PPS &
  271. high profile */
  272. #define S5P_FIMV_ENC_RC_FRAME_RATE 0xd0d0 /* frame rate */
  273. /* Encoder for MPEG4 only */
  274. #define S5P_FIMV_ENC_MPEG4_QUART_PXL 0xe008 /* qpel interpolation ctrl */
  275. /* Additional */
  276. #define S5P_FIMV_SI_CH0_DPB_CONF_CTRL 0x2068 /* DPB Config Control Register */
  277. #define S5P_FIMV_SLICE_INT_MASK 1
  278. #define S5P_FIMV_SLICE_INT_SHIFT 31
  279. #define S5P_FIMV_DDELAY_ENA_SHIFT 30
  280. #define S5P_FIMV_DDELAY_VAL_MASK 0xff
  281. #define S5P_FIMV_DDELAY_VAL_SHIFT 16
  282. #define S5P_FIMV_DPB_COUNT_MASK 0xffff
  283. #define S5P_FIMV_DPB_FLUSH_MASK 1
  284. #define S5P_FIMV_DPB_FLUSH_SHIFT 14
  285. #define S5P_FIMV_SI_CH0_RELEASE_BUF 0x2060 /* DPB release buffer register */
  286. #define S5P_FIMV_SI_CH0_HOST_WR_ADR 0x2064 /* address of shared memory */
  287. /* Codec numbers */
  288. #define S5P_FIMV_CODEC_NONE -1
  289. #define S5P_FIMV_CODEC_H264_DEC 0
  290. #define S5P_FIMV_CODEC_VC1_DEC 1
  291. #define S5P_FIMV_CODEC_MPEG4_DEC 2
  292. #define S5P_FIMV_CODEC_MPEG2_DEC 3
  293. #define S5P_FIMV_CODEC_H263_DEC 4
  294. #define S5P_FIMV_CODEC_VC1RCV_DEC 5
  295. #define S5P_FIMV_CODEC_H264_ENC 16
  296. #define S5P_FIMV_CODEC_MPEG4_ENC 17
  297. #define S5P_FIMV_CODEC_H263_ENC 18
  298. /* Channel Control Register */
  299. #define S5P_FIMV_CH_SEQ_HEADER 1
  300. #define S5P_FIMV_CH_FRAME_START 2
  301. #define S5P_FIMV_CH_LAST_FRAME 3
  302. #define S5P_FIMV_CH_INIT_BUFS 4
  303. #define S5P_FIMV_CH_FRAME_START_REALLOC 5
  304. #define S5P_FIMV_CH_MASK 7
  305. #define S5P_FIMV_CH_SHIFT 16
  306. /* Host to RISC command */
  307. #define S5P_FIMV_H2R_CMD_EMPTY 0
  308. #define S5P_FIMV_H2R_CMD_OPEN_INSTANCE 1
  309. #define S5P_FIMV_H2R_CMD_CLOSE_INSTANCE 2
  310. #define S5P_FIMV_H2R_CMD_SYS_INIT 3
  311. #define S5P_FIMV_H2R_CMD_FLUSH 4
  312. #define S5P_FIMV_H2R_CMD_SLEEP 5
  313. #define S5P_FIMV_H2R_CMD_WAKEUP 6
  314. #define S5P_FIMV_R2H_CMD_EMPTY 0
  315. #define S5P_FIMV_R2H_CMD_OPEN_INSTANCE_RET 1
  316. #define S5P_FIMV_R2H_CMD_CLOSE_INSTANCE_RET 2
  317. #define S5P_FIMV_R2H_CMD_RSV_RET 3
  318. #define S5P_FIMV_R2H_CMD_SEQ_DONE_RET 4
  319. #define S5P_FIMV_R2H_CMD_FRAME_DONE_RET 5
  320. #define S5P_FIMV_R2H_CMD_SLICE_DONE_RET 6
  321. #define S5P_FIMV_R2H_CMD_ENC_COMPLETE_RET 7
  322. #define S5P_FIMV_R2H_CMD_SYS_INIT_RET 8
  323. #define S5P_FIMV_R2H_CMD_FW_STATUS_RET 9
  324. #define S5P_FIMV_R2H_CMD_SLEEP_RET 10
  325. #define S5P_FIMV_R2H_CMD_WAKEUP_RET 11
  326. #define S5P_FIMV_R2H_CMD_FLUSH_RET 12
  327. #define S5P_FIMV_R2H_CMD_INIT_BUFFERS_RET 15
  328. #define S5P_FIMV_R2H_CMD_EDFU_INIT_RET 16
  329. #define S5P_FIMV_R2H_CMD_ERR_RET 32
  330. /* Dummy definition for MFCv6 compatibility */
  331. #define S5P_FIMV_CODEC_H264_MVC_DEC -1
  332. #define S5P_FIMV_R2H_CMD_FIELD_DONE_RET -1
  333. #define S5P_FIMV_MFC_RESET -1
  334. #define S5P_FIMV_RISC_ON -1
  335. #define S5P_FIMV_RISC_BASE_ADDRESS -1
  336. #define S5P_FIMV_CODEC_VP8_DEC -1
  337. #define S5P_FIMV_REG_CLEAR_BEGIN 0
  338. #define S5P_FIMV_REG_CLEAR_COUNT 0
  339. /* Error handling defines */
  340. #define S5P_FIMV_ERR_WARNINGS_START 145
  341. #define S5P_FIMV_ERR_DEC_MASK 0xFFFF
  342. #define S5P_FIMV_ERR_DEC_SHIFT 0
  343. #define S5P_FIMV_ERR_DSPL_MASK 0xFFFF0000
  344. #define S5P_FIMV_ERR_DSPL_SHIFT 16
  345. /* Shared memory registers' offsets */
  346. /* An offset of the start position in the stream when
  347. * the start position is not aligned */
  348. #define S5P_FIMV_SHARED_CROP_INFO_H 0x0020
  349. #define S5P_FIMV_SHARED_CROP_LEFT_MASK 0xFFFF
  350. #define S5P_FIMV_SHARED_CROP_LEFT_SHIFT 0
  351. #define S5P_FIMV_SHARED_CROP_RIGHT_MASK 0xFFFF0000
  352. #define S5P_FIMV_SHARED_CROP_RIGHT_SHIFT 16
  353. #define S5P_FIMV_SHARED_CROP_INFO_V 0x0024
  354. #define S5P_FIMV_SHARED_CROP_TOP_MASK 0xFFFF
  355. #define S5P_FIMV_SHARED_CROP_TOP_SHIFT 0
  356. #define S5P_FIMV_SHARED_CROP_BOTTOM_MASK 0xFFFF0000
  357. #define S5P_FIMV_SHARED_CROP_BOTTOM_SHIFT 16
  358. #define S5P_FIMV_SHARED_SET_FRAME_TAG 0x0004
  359. #define S5P_FIMV_SHARED_GET_FRAME_TAG_TOP 0x0008
  360. #define S5P_FIMV_SHARED_GET_FRAME_TAG_BOT 0x000C
  361. #define S5P_FIMV_SHARED_START_BYTE_NUM 0x0018
  362. #define S5P_FIMV_SHARED_RC_VOP_TIMING 0x0030
  363. #define S5P_FIMV_SHARED_LUMA_DPB_SIZE 0x0064
  364. #define S5P_FIMV_SHARED_CHROMA_DPB_SIZE 0x0068
  365. #define S5P_FIMV_SHARED_MV_SIZE 0x006C
  366. #define S5P_FIMV_SHARED_PIC_TIME_TOP 0x0010
  367. #define S5P_FIMV_SHARED_PIC_TIME_BOTTOM 0x0014
  368. #define S5P_FIMV_SHARED_EXT_ENC_CONTROL 0x0028
  369. #define S5P_FIMV_SHARED_P_B_FRAME_QP 0x0070
  370. #define S5P_FIMV_SHARED_ASPECT_RATIO_IDC 0x0074
  371. #define S5P_FIMV_SHARED_EXTENDED_SAR 0x0078
  372. #define S5P_FIMV_SHARED_H264_I_PERIOD 0x009C
  373. #define S5P_FIMV_SHARED_RC_CONTROL_CONFIG 0x00A0
  374. #define S5P_FIMV_SHARED_DISP_FRAME_TYPE_SHIFT 2
  375. /* Offset used by the hardware to store addresses */
  376. #define MFC_OFFSET_SHIFT 11
  377. #define FIRMWARE_ALIGN (128 * SZ_1K) /* 128KB */
  378. #define MFC_H264_CTX_BUF_SIZE (600 * SZ_1K) /* 600KB per H264 instance */
  379. #define MFC_CTX_BUF_SIZE (10 * SZ_1K) /* 10KB per instance */
  380. #define DESC_BUF_SIZE (128 * SZ_1K) /* 128KB for DESC buffer */
  381. #define SHARED_BUF_SIZE (8 * SZ_1K) /* 8KB for shared buffer */
  382. #define DEF_CPB_SIZE (256 * SZ_1K) /* 256KB */
  383. #define MAX_CPB_SIZE (4 * SZ_1M) /* 4MB */
  384. #define MAX_FW_SIZE (384 * SZ_1K)
  385. #define MFC_VERSION 0x51
  386. #define MFC_NUM_PORTS 2
  387. #define S5P_FIMV_SHARED_FRAME_PACK_SEI_AVAIL 0x16C
  388. #define S5P_FIMV_SHARED_FRAME_PACK_ARRGMENT_ID 0x170
  389. #define S5P_FIMV_SHARED_FRAME_PACK_SEI_INFO 0x174
  390. #define S5P_FIMV_SHARED_FRAME_PACK_GRID_POS 0x178
  391. /* Values for resolution change in display status */
  392. #define S5P_FIMV_RES_INCREASE 1
  393. #define S5P_FIMV_RES_DECREASE 2
  394. #endif /* _REGS_FIMV_H */