atmel-isi.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /*
  2. * Register definitions for the Atmel Image Sensor Interface.
  3. *
  4. * Copyright (C) 2011 Atmel Corporation
  5. * Josh Wu, <josh.wu@atmel.com>
  6. *
  7. * Based on previous work by Lars Haring, <lars.haring@atmel.com>
  8. * and Sedji Gaouaou
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #ifndef __ATMEL_ISI_H__
  15. #define __ATMEL_ISI_H__
  16. #include <linux/types.h>
  17. /* ISI_V2 register offsets */
  18. #define ISI_CFG1 0x0000
  19. #define ISI_CFG2 0x0004
  20. #define ISI_PSIZE 0x0008
  21. #define ISI_PDECF 0x000c
  22. #define ISI_Y2R_SET0 0x0010
  23. #define ISI_Y2R_SET1 0x0014
  24. #define ISI_R2Y_SET0 0x0018
  25. #define ISI_R2Y_SET1 0x001C
  26. #define ISI_R2Y_SET2 0x0020
  27. #define ISI_CTRL 0x0024
  28. #define ISI_STATUS 0x0028
  29. #define ISI_INTEN 0x002C
  30. #define ISI_INTDIS 0x0030
  31. #define ISI_INTMASK 0x0034
  32. #define ISI_DMA_CHER 0x0038
  33. #define ISI_DMA_CHDR 0x003C
  34. #define ISI_DMA_CHSR 0x0040
  35. #define ISI_DMA_P_ADDR 0x0044
  36. #define ISI_DMA_P_CTRL 0x0048
  37. #define ISI_DMA_P_DSCR 0x004C
  38. #define ISI_DMA_C_ADDR 0x0050
  39. #define ISI_DMA_C_CTRL 0x0054
  40. #define ISI_DMA_C_DSCR 0x0058
  41. /* Bitfields in CFG1 */
  42. #define ISI_CFG1_HSYNC_POL_ACTIVE_LOW (1 << 2)
  43. #define ISI_CFG1_VSYNC_POL_ACTIVE_LOW (1 << 3)
  44. #define ISI_CFG1_PIXCLK_POL_ACTIVE_FALLING (1 << 4)
  45. #define ISI_CFG1_EMB_SYNC (1 << 6)
  46. #define ISI_CFG1_CRC_SYNC (1 << 7)
  47. /* Constants for FRATE(ISI_V2) */
  48. #define ISI_CFG1_FRATE_CAPTURE_ALL (0 << 8)
  49. #define ISI_CFG1_FRATE_DIV_2 (1 << 8)
  50. #define ISI_CFG1_FRATE_DIV_3 (2 << 8)
  51. #define ISI_CFG1_FRATE_DIV_4 (3 << 8)
  52. #define ISI_CFG1_FRATE_DIV_5 (4 << 8)
  53. #define ISI_CFG1_FRATE_DIV_6 (5 << 8)
  54. #define ISI_CFG1_FRATE_DIV_7 (6 << 8)
  55. #define ISI_CFG1_FRATE_DIV_8 (7 << 8)
  56. #define ISI_CFG1_FRATE_DIV_MASK (7 << 8)
  57. #define ISI_CFG1_DISCR (1 << 11)
  58. #define ISI_CFG1_FULL_MODE (1 << 12)
  59. /* Definition for THMASK(ISI_V2) */
  60. #define ISI_CFG1_THMASK_BEATS_4 (0 << 13)
  61. #define ISI_CFG1_THMASK_BEATS_8 (1 << 13)
  62. #define ISI_CFG1_THMASK_BEATS_16 (2 << 13)
  63. /* Bitfields in CFG2 */
  64. #define ISI_CFG2_GRAYSCALE (1 << 13)
  65. #define ISI_CFG2_COL_SPACE_YCbCr (0 << 15)
  66. #define ISI_CFG2_COL_SPACE_RGB (1 << 15)
  67. /* Constants for YCC_SWAP(ISI_V2) */
  68. #define ISI_CFG2_YCC_SWAP_DEFAULT (0 << 28)
  69. #define ISI_CFG2_YCC_SWAP_MODE_1 (1 << 28)
  70. #define ISI_CFG2_YCC_SWAP_MODE_2 (2 << 28)
  71. #define ISI_CFG2_YCC_SWAP_MODE_3 (3 << 28)
  72. #define ISI_CFG2_YCC_SWAP_MODE_MASK (3 << 28)
  73. #define ISI_CFG2_IM_VSIZE_OFFSET 0
  74. #define ISI_CFG2_IM_HSIZE_OFFSET 16
  75. #define ISI_CFG2_IM_VSIZE_MASK (0x7FF << ISI_CFG2_IM_VSIZE_OFFSET)
  76. #define ISI_CFG2_IM_HSIZE_MASK (0x7FF << ISI_CFG2_IM_HSIZE_OFFSET)
  77. /* Bitfields in CTRL */
  78. /* Also using in SR(ISI_V2) */
  79. #define ISI_CTRL_EN (1 << 0)
  80. #define ISI_CTRL_CDC (1 << 8)
  81. /* Also using in SR/IER/IDR/IMR(ISI_V2) */
  82. #define ISI_CTRL_DIS (1 << 1)
  83. #define ISI_CTRL_SRST (1 << 2)
  84. /* Bitfields in SR */
  85. #define ISI_SR_SIP (1 << 19)
  86. /* Also using in SR/IER/IDR/IMR */
  87. #define ISI_SR_VSYNC (1 << 10)
  88. #define ISI_SR_PXFR_DONE (1 << 16)
  89. #define ISI_SR_CXFR_DONE (1 << 17)
  90. #define ISI_SR_P_OVR (1 << 24)
  91. #define ISI_SR_C_OVR (1 << 25)
  92. #define ISI_SR_CRC_ERR (1 << 26)
  93. #define ISI_SR_FR_OVR (1 << 27)
  94. /* Bitfields in DMA_C_CTRL & in DMA_P_CTRL */
  95. #define ISI_DMA_CTRL_FETCH (1 << 0)
  96. #define ISI_DMA_CTRL_WB (1 << 1)
  97. #define ISI_DMA_CTRL_IEN (1 << 2)
  98. #define ISI_DMA_CTRL_DONE (1 << 3)
  99. /* Bitfields in DMA_CHSR/CHER/CHDR */
  100. #define ISI_DMA_CHSR_P_CH (1 << 0)
  101. #define ISI_DMA_CHSR_C_CH (1 << 1)
  102. /* Definition for isi_platform_data */
  103. #define ISI_DATAWIDTH_8 0x01
  104. #define ISI_DATAWIDTH_10 0x02
  105. struct v4l2_async_subdev;
  106. struct isi_platform_data {
  107. u8 has_emb_sync;
  108. u8 hsync_act_low;
  109. u8 vsync_act_low;
  110. u8 pclk_act_falling;
  111. u8 full_mode;
  112. u32 data_width_flags;
  113. /* Using for ISI_CFG1 */
  114. u32 frate;
  115. };
  116. #endif /* __ATMEL_ISI_H__ */