bcmmii.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655
  1. /*
  2. * Broadcom GENET MDIO routines
  3. *
  4. * Copyright (c) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/delay.h>
  12. #include <linux/wait.h>
  13. #include <linux/mii.h>
  14. #include <linux/ethtool.h>
  15. #include <linux/bitops.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/phy.h>
  19. #include <linux/phy_fixed.h>
  20. #include <linux/brcmphy.h>
  21. #include <linux/of.h>
  22. #include <linux/of_net.h>
  23. #include <linux/of_mdio.h>
  24. #include <linux/platform_data/bcmgenet.h>
  25. #include "bcmgenet.h"
  26. /* read a value from the MII */
  27. static int bcmgenet_mii_read(struct mii_bus *bus, int phy_id, int location)
  28. {
  29. int ret;
  30. struct net_device *dev = bus->priv;
  31. struct bcmgenet_priv *priv = netdev_priv(dev);
  32. u32 reg;
  33. bcmgenet_umac_writel(priv, (MDIO_RD | (phy_id << MDIO_PMD_SHIFT) |
  34. (location << MDIO_REG_SHIFT)), UMAC_MDIO_CMD);
  35. /* Start MDIO transaction*/
  36. reg = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
  37. reg |= MDIO_START_BUSY;
  38. bcmgenet_umac_writel(priv, reg, UMAC_MDIO_CMD);
  39. wait_event_timeout(priv->wq,
  40. !(bcmgenet_umac_readl(priv, UMAC_MDIO_CMD)
  41. & MDIO_START_BUSY),
  42. HZ / 100);
  43. ret = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
  44. /* Some broken devices are known not to release the line during
  45. * turn-around, e.g: Broadcom BCM53125 external switches, so check for
  46. * that condition here and ignore the MDIO controller read failure
  47. * indication.
  48. */
  49. if (!(bus->phy_ignore_ta_mask & 1 << phy_id) && (ret & MDIO_READ_FAIL))
  50. return -EIO;
  51. return ret & 0xffff;
  52. }
  53. /* write a value to the MII */
  54. static int bcmgenet_mii_write(struct mii_bus *bus, int phy_id,
  55. int location, u16 val)
  56. {
  57. struct net_device *dev = bus->priv;
  58. struct bcmgenet_priv *priv = netdev_priv(dev);
  59. u32 reg;
  60. bcmgenet_umac_writel(priv, (MDIO_WR | (phy_id << MDIO_PMD_SHIFT) |
  61. (location << MDIO_REG_SHIFT) | (0xffff & val)),
  62. UMAC_MDIO_CMD);
  63. reg = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
  64. reg |= MDIO_START_BUSY;
  65. bcmgenet_umac_writel(priv, reg, UMAC_MDIO_CMD);
  66. wait_event_timeout(priv->wq,
  67. !(bcmgenet_umac_readl(priv, UMAC_MDIO_CMD) &
  68. MDIO_START_BUSY),
  69. HZ / 100);
  70. return 0;
  71. }
  72. /* setup netdev link state when PHY link status change and
  73. * update UMAC and RGMII block when link up
  74. */
  75. void bcmgenet_mii_setup(struct net_device *dev)
  76. {
  77. struct bcmgenet_priv *priv = netdev_priv(dev);
  78. struct phy_device *phydev = priv->phydev;
  79. u32 reg, cmd_bits = 0;
  80. bool status_changed = false;
  81. if (priv->old_link != phydev->link) {
  82. status_changed = true;
  83. priv->old_link = phydev->link;
  84. }
  85. if (phydev->link) {
  86. /* check speed/duplex/pause changes */
  87. if (priv->old_speed != phydev->speed) {
  88. status_changed = true;
  89. priv->old_speed = phydev->speed;
  90. }
  91. if (priv->old_duplex != phydev->duplex) {
  92. status_changed = true;
  93. priv->old_duplex = phydev->duplex;
  94. }
  95. if (priv->old_pause != phydev->pause) {
  96. status_changed = true;
  97. priv->old_pause = phydev->pause;
  98. }
  99. /* done if nothing has changed */
  100. if (!status_changed)
  101. return;
  102. /* speed */
  103. if (phydev->speed == SPEED_1000)
  104. cmd_bits = UMAC_SPEED_1000;
  105. else if (phydev->speed == SPEED_100)
  106. cmd_bits = UMAC_SPEED_100;
  107. else
  108. cmd_bits = UMAC_SPEED_10;
  109. cmd_bits <<= CMD_SPEED_SHIFT;
  110. /* duplex */
  111. if (phydev->duplex != DUPLEX_FULL)
  112. cmd_bits |= CMD_HD_EN;
  113. /* pause capability */
  114. if (!phydev->pause)
  115. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  116. /*
  117. * Program UMAC and RGMII block based on established
  118. * link speed, duplex, and pause. The speed set in
  119. * umac->cmd tell RGMII block which clock to use for
  120. * transmit -- 25MHz(100Mbps) or 125MHz(1Gbps).
  121. * Receive clock is provided by the PHY.
  122. */
  123. reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
  124. reg &= ~OOB_DISABLE;
  125. reg |= RGMII_LINK;
  126. bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
  127. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  128. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  129. CMD_HD_EN |
  130. CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE);
  131. reg |= cmd_bits;
  132. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  133. } else {
  134. /* done if nothing has changed */
  135. if (!status_changed)
  136. return;
  137. /* needed for MoCA fixed PHY to reflect correct link status */
  138. netif_carrier_off(dev);
  139. }
  140. phy_print_status(phydev);
  141. }
  142. static int bcmgenet_fixed_phy_link_update(struct net_device *dev,
  143. struct fixed_phy_status *status)
  144. {
  145. struct bcmgenet_priv *priv;
  146. u32 reg;
  147. if (dev && dev->phydev && status) {
  148. priv = netdev_priv(dev);
  149. reg = bcmgenet_umac_readl(priv, UMAC_MODE);
  150. status->link = !!(reg & MODE_LINK_STATUS);
  151. }
  152. return 0;
  153. }
  154. /* Perform a voluntary PHY software reset, since the EPHY is very finicky about
  155. * not doing it and will start corrupting packets
  156. */
  157. void bcmgenet_mii_reset(struct net_device *dev)
  158. {
  159. struct bcmgenet_priv *priv = netdev_priv(dev);
  160. if (GENET_IS_V4(priv))
  161. return;
  162. if (priv->phydev) {
  163. phy_init_hw(priv->phydev);
  164. phy_start_aneg(priv->phydev);
  165. }
  166. }
  167. void bcmgenet_phy_power_set(struct net_device *dev, bool enable)
  168. {
  169. struct bcmgenet_priv *priv = netdev_priv(dev);
  170. u32 reg = 0;
  171. /* EXT_GPHY_CTRL is only valid for GENETv4 and onward */
  172. if (!GENET_IS_V4(priv))
  173. return;
  174. reg = bcmgenet_ext_readl(priv, EXT_GPHY_CTRL);
  175. if (enable) {
  176. reg &= ~EXT_CK25_DIS;
  177. bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
  178. mdelay(1);
  179. reg &= ~(EXT_CFG_IDDQ_BIAS | EXT_CFG_PWR_DOWN);
  180. reg |= EXT_GPHY_RESET;
  181. bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
  182. mdelay(1);
  183. reg &= ~EXT_GPHY_RESET;
  184. } else {
  185. reg |= EXT_CFG_IDDQ_BIAS | EXT_CFG_PWR_DOWN | EXT_GPHY_RESET;
  186. bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
  187. mdelay(1);
  188. reg |= EXT_CK25_DIS;
  189. }
  190. bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
  191. udelay(60);
  192. }
  193. static void bcmgenet_moca_phy_setup(struct bcmgenet_priv *priv)
  194. {
  195. u32 reg;
  196. /* Speed settings are set in bcmgenet_mii_setup() */
  197. reg = bcmgenet_sys_readl(priv, SYS_PORT_CTRL);
  198. reg |= LED_ACT_SOURCE_MAC;
  199. bcmgenet_sys_writel(priv, reg, SYS_PORT_CTRL);
  200. if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
  201. fixed_phy_set_link_update(priv->phydev,
  202. bcmgenet_fixed_phy_link_update);
  203. }
  204. int bcmgenet_mii_config(struct net_device *dev)
  205. {
  206. struct bcmgenet_priv *priv = netdev_priv(dev);
  207. struct phy_device *phydev = priv->phydev;
  208. struct device *kdev = &priv->pdev->dev;
  209. const char *phy_name = NULL;
  210. u32 id_mode_dis = 0;
  211. u32 port_ctrl;
  212. u32 reg;
  213. priv->ext_phy = !priv->internal_phy &&
  214. (priv->phy_interface != PHY_INTERFACE_MODE_MOCA);
  215. if (priv->internal_phy)
  216. priv->phy_interface = PHY_INTERFACE_MODE_NA;
  217. switch (priv->phy_interface) {
  218. case PHY_INTERFACE_MODE_NA:
  219. case PHY_INTERFACE_MODE_MOCA:
  220. /* Irrespective of the actually configured PHY speed (100 or
  221. * 1000) GENETv4 only has an internal GPHY so we will just end
  222. * up masking the Gigabit features from what we support, not
  223. * switching to the EPHY
  224. */
  225. if (GENET_IS_V4(priv))
  226. port_ctrl = PORT_MODE_INT_GPHY;
  227. else
  228. port_ctrl = PORT_MODE_INT_EPHY;
  229. bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
  230. if (priv->internal_phy) {
  231. phy_name = "internal PHY";
  232. } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
  233. phy_name = "MoCA";
  234. bcmgenet_moca_phy_setup(priv);
  235. }
  236. break;
  237. case PHY_INTERFACE_MODE_MII:
  238. phy_name = "external MII";
  239. phydev->supported &= PHY_BASIC_FEATURES;
  240. bcmgenet_sys_writel(priv,
  241. PORT_MODE_EXT_EPHY, SYS_PORT_CTRL);
  242. break;
  243. case PHY_INTERFACE_MODE_REVMII:
  244. phy_name = "external RvMII";
  245. /* of_mdiobus_register took care of reading the 'max-speed'
  246. * PHY property for us, effectively limiting the PHY supported
  247. * capabilities, use that knowledge to also configure the
  248. * Reverse MII interface correctly.
  249. */
  250. if ((priv->phydev->supported & PHY_BASIC_FEATURES) ==
  251. PHY_BASIC_FEATURES)
  252. port_ctrl = PORT_MODE_EXT_RVMII_25;
  253. else
  254. port_ctrl = PORT_MODE_EXT_RVMII_50;
  255. bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
  256. break;
  257. case PHY_INTERFACE_MODE_RGMII:
  258. /* RGMII_NO_ID: TXC transitions at the same time as TXD
  259. * (requires PCB or receiver-side delay)
  260. * RGMII: Add 2ns delay on TXC (90 degree shift)
  261. *
  262. * ID is implicitly disabled for 100Mbps (RG)MII operation.
  263. */
  264. id_mode_dis = BIT(16);
  265. /* fall through */
  266. case PHY_INTERFACE_MODE_RGMII_TXID:
  267. if (id_mode_dis)
  268. phy_name = "external RGMII (no delay)";
  269. else
  270. phy_name = "external RGMII (TX delay)";
  271. bcmgenet_sys_writel(priv,
  272. PORT_MODE_EXT_GPHY, SYS_PORT_CTRL);
  273. break;
  274. default:
  275. dev_err(kdev, "unknown phy mode: %d\n", priv->phy_interface);
  276. return -EINVAL;
  277. }
  278. /* This is an external PHY (xMII), so we need to enable the RGMII
  279. * block for the interface to work
  280. */
  281. if (priv->ext_phy) {
  282. reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
  283. reg |= RGMII_MODE_EN | id_mode_dis;
  284. bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
  285. }
  286. dev_info_once(kdev, "configuring instance for %s\n", phy_name);
  287. return 0;
  288. }
  289. int bcmgenet_mii_probe(struct net_device *dev)
  290. {
  291. struct bcmgenet_priv *priv = netdev_priv(dev);
  292. struct device_node *dn = priv->pdev->dev.of_node;
  293. struct phy_device *phydev;
  294. u32 phy_flags;
  295. int ret;
  296. /* Communicate the integrated PHY revision */
  297. phy_flags = priv->gphy_rev;
  298. /* Initialize link state variables that bcmgenet_mii_setup() uses */
  299. priv->old_link = -1;
  300. priv->old_speed = -1;
  301. priv->old_duplex = -1;
  302. priv->old_pause = -1;
  303. if (dn) {
  304. phydev = of_phy_connect(dev, priv->phy_dn, bcmgenet_mii_setup,
  305. phy_flags, priv->phy_interface);
  306. if (!phydev) {
  307. pr_err("could not attach to PHY\n");
  308. return -ENODEV;
  309. }
  310. } else {
  311. phydev = priv->phydev;
  312. phydev->dev_flags = phy_flags;
  313. ret = phy_connect_direct(dev, phydev, bcmgenet_mii_setup,
  314. priv->phy_interface);
  315. if (ret) {
  316. pr_err("could not attach to PHY\n");
  317. return -ENODEV;
  318. }
  319. }
  320. priv->phydev = phydev;
  321. /* Configure port multiplexer based on what the probed PHY device since
  322. * reading the 'max-speed' property determines the maximum supported
  323. * PHY speed which is needed for bcmgenet_mii_config() to configure
  324. * things appropriately.
  325. */
  326. ret = bcmgenet_mii_config(dev);
  327. if (ret) {
  328. phy_disconnect(priv->phydev);
  329. return ret;
  330. }
  331. phydev->advertising = phydev->supported;
  332. /* The internal PHY has its link interrupts routed to the
  333. * Ethernet MAC ISRs
  334. */
  335. if (priv->internal_phy)
  336. priv->mii_bus->irq[phydev->addr] = PHY_IGNORE_INTERRUPT;
  337. else
  338. priv->mii_bus->irq[phydev->addr] = PHY_POLL;
  339. return 0;
  340. }
  341. /* Workaround for integrated BCM7xxx Gigabit PHYs which have a problem with
  342. * their internal MDIO management controller making them fail to successfully
  343. * be read from or written to for the first transaction. We insert a dummy
  344. * BMSR read here to make sure that phy_get_device() and get_phy_id() can
  345. * correctly read the PHY MII_PHYSID1/2 registers and successfully register a
  346. * PHY device for this peripheral.
  347. *
  348. * Once the PHY driver is registered, we can workaround subsequent reads from
  349. * there (e.g: during system-wide power management).
  350. *
  351. * bus->reset is invoked before mdiobus_scan during mdiobus_register and is
  352. * therefore the right location to stick that workaround. Since we do not want
  353. * to read from non-existing PHYs, we either use bus->phy_mask or do a manual
  354. * Device Tree scan to limit the search area.
  355. */
  356. static int bcmgenet_mii_bus_reset(struct mii_bus *bus)
  357. {
  358. struct net_device *dev = bus->priv;
  359. struct bcmgenet_priv *priv = netdev_priv(dev);
  360. struct device_node *np = priv->mdio_dn;
  361. struct device_node *child = NULL;
  362. u32 read_mask = 0;
  363. int addr = 0;
  364. if (!np) {
  365. read_mask = 1 << priv->phy_addr;
  366. } else {
  367. for_each_available_child_of_node(np, child) {
  368. addr = of_mdio_parse_addr(&dev->dev, child);
  369. if (addr < 0)
  370. continue;
  371. read_mask |= 1 << addr;
  372. }
  373. }
  374. for (addr = 0; addr < PHY_MAX_ADDR; addr++) {
  375. if (read_mask & 1 << addr) {
  376. dev_dbg(&dev->dev, "Workaround for PHY @ %d\n", addr);
  377. mdiobus_read(bus, addr, MII_BMSR);
  378. }
  379. }
  380. return 0;
  381. }
  382. static int bcmgenet_mii_alloc(struct bcmgenet_priv *priv)
  383. {
  384. struct mii_bus *bus;
  385. if (priv->mii_bus)
  386. return 0;
  387. priv->mii_bus = mdiobus_alloc();
  388. if (!priv->mii_bus) {
  389. pr_err("failed to allocate\n");
  390. return -ENOMEM;
  391. }
  392. bus = priv->mii_bus;
  393. bus->priv = priv->dev;
  394. bus->name = "bcmgenet MII bus";
  395. bus->parent = &priv->pdev->dev;
  396. bus->read = bcmgenet_mii_read;
  397. bus->write = bcmgenet_mii_write;
  398. bus->reset = bcmgenet_mii_bus_reset;
  399. snprintf(bus->id, MII_BUS_ID_SIZE, "%s-%d",
  400. priv->pdev->name, priv->pdev->id);
  401. bus->irq = kcalloc(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  402. if (!bus->irq) {
  403. mdiobus_free(priv->mii_bus);
  404. return -ENOMEM;
  405. }
  406. return 0;
  407. }
  408. static int bcmgenet_mii_of_init(struct bcmgenet_priv *priv)
  409. {
  410. struct device_node *dn = priv->pdev->dev.of_node;
  411. struct device *kdev = &priv->pdev->dev;
  412. const char *phy_mode_str = NULL;
  413. struct phy_device *phydev = NULL;
  414. char *compat;
  415. int phy_mode;
  416. int ret;
  417. compat = kasprintf(GFP_KERNEL, "brcm,genet-mdio-v%d", priv->version);
  418. if (!compat)
  419. return -ENOMEM;
  420. priv->mdio_dn = of_get_compatible_child(dn, compat);
  421. kfree(compat);
  422. if (!priv->mdio_dn) {
  423. dev_err(kdev, "unable to find MDIO bus node\n");
  424. return -ENODEV;
  425. }
  426. ret = of_mdiobus_register(priv->mii_bus, priv->mdio_dn);
  427. if (ret) {
  428. dev_err(kdev, "failed to register MDIO bus\n");
  429. return ret;
  430. }
  431. /* Fetch the PHY phandle */
  432. priv->phy_dn = of_parse_phandle(dn, "phy-handle", 0);
  433. /* In the case of a fixed PHY, the DT node associated
  434. * to the PHY is the Ethernet MAC DT node.
  435. */
  436. if (!priv->phy_dn && of_phy_is_fixed_link(dn)) {
  437. ret = of_phy_register_fixed_link(dn);
  438. if (ret)
  439. return ret;
  440. priv->phy_dn = of_node_get(dn);
  441. }
  442. /* Get the link mode */
  443. phy_mode = of_get_phy_mode(dn);
  444. priv->phy_interface = phy_mode;
  445. /* We need to specifically look up whether this PHY interface is internal
  446. * or not *before* we even try to probe the PHY driver over MDIO as we
  447. * may have shut down the internal PHY for power saving purposes.
  448. */
  449. if (phy_mode < 0) {
  450. ret = of_property_read_string(dn, "phy-mode", &phy_mode_str);
  451. if (ret < 0) {
  452. dev_err(kdev, "invalid PHY mode property\n");
  453. return ret;
  454. }
  455. priv->phy_interface = PHY_INTERFACE_MODE_NA;
  456. if (!strcasecmp(phy_mode_str, "internal"))
  457. priv->internal_phy = true;
  458. }
  459. /* Make sure we initialize MoCA PHYs with a link down */
  460. if (phy_mode == PHY_INTERFACE_MODE_MOCA) {
  461. phydev = of_phy_find_device(dn);
  462. if (phydev)
  463. phydev->link = 0;
  464. }
  465. return 0;
  466. }
  467. static int bcmgenet_mii_pd_init(struct bcmgenet_priv *priv)
  468. {
  469. struct device *kdev = &priv->pdev->dev;
  470. struct bcmgenet_platform_data *pd = kdev->platform_data;
  471. struct mii_bus *mdio = priv->mii_bus;
  472. struct phy_device *phydev;
  473. int ret;
  474. if (pd->phy_interface != PHY_INTERFACE_MODE_MOCA && pd->mdio_enabled) {
  475. /*
  476. * Internal or external PHY with MDIO access
  477. */
  478. if (pd->phy_address >= 0 && pd->phy_address < PHY_MAX_ADDR)
  479. mdio->phy_mask = ~(1 << pd->phy_address);
  480. else
  481. mdio->phy_mask = 0;
  482. ret = mdiobus_register(mdio);
  483. if (ret) {
  484. dev_err(kdev, "failed to register MDIO bus\n");
  485. return ret;
  486. }
  487. if (pd->phy_address >= 0 && pd->phy_address < PHY_MAX_ADDR)
  488. phydev = mdio->phy_map[pd->phy_address];
  489. else
  490. phydev = phy_find_first(mdio);
  491. if (!phydev) {
  492. dev_err(kdev, "failed to register PHY device\n");
  493. mdiobus_unregister(mdio);
  494. return -ENODEV;
  495. }
  496. } else {
  497. /*
  498. * MoCA port or no MDIO access.
  499. * Use fixed PHY to represent the link layer.
  500. */
  501. struct fixed_phy_status fphy_status = {
  502. .link = 1,
  503. .speed = pd->phy_speed,
  504. .duplex = pd->phy_duplex,
  505. .pause = 0,
  506. .asym_pause = 0,
  507. };
  508. phydev = fixed_phy_register(PHY_POLL, &fphy_status, -1, NULL);
  509. if (!phydev || IS_ERR(phydev)) {
  510. dev_err(kdev, "failed to register fixed PHY device\n");
  511. return -ENODEV;
  512. }
  513. /* Make sure we initialize MoCA PHYs with a link down */
  514. phydev->link = 0;
  515. }
  516. priv->phydev = phydev;
  517. priv->phy_interface = pd->phy_interface;
  518. return 0;
  519. }
  520. static int bcmgenet_mii_bus_init(struct bcmgenet_priv *priv)
  521. {
  522. struct device_node *dn = priv->pdev->dev.of_node;
  523. if (dn)
  524. return bcmgenet_mii_of_init(priv);
  525. else
  526. return bcmgenet_mii_pd_init(priv);
  527. }
  528. int bcmgenet_mii_init(struct net_device *dev)
  529. {
  530. struct bcmgenet_priv *priv = netdev_priv(dev);
  531. int ret;
  532. ret = bcmgenet_mii_alloc(priv);
  533. if (ret)
  534. return ret;
  535. ret = bcmgenet_mii_bus_init(priv);
  536. if (ret)
  537. goto out;
  538. return 0;
  539. out:
  540. of_node_put(priv->phy_dn);
  541. mdiobus_unregister(priv->mii_bus);
  542. kfree(priv->mii_bus->irq);
  543. mdiobus_free(priv->mii_bus);
  544. return ret;
  545. }
  546. void bcmgenet_mii_exit(struct net_device *dev)
  547. {
  548. struct bcmgenet_priv *priv = netdev_priv(dev);
  549. of_node_put(priv->phy_dn);
  550. mdiobus_unregister(priv->mii_bus);
  551. kfree(priv->mii_bus->irq);
  552. mdiobus_free(priv->mii_bus);
  553. }