nic_reg.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * Copyright (C) 2015 Cavium, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. */
  8. #ifndef NIC_REG_H
  9. #define NIC_REG_H
  10. #define NIC_PF_REG_COUNT 29573
  11. #define NIC_VF_REG_COUNT 249
  12. /* Physical function register offsets */
  13. #define NIC_PF_CFG (0x0000)
  14. #define NIC_PF_STATUS (0x0010)
  15. #define NIC_PF_INTR_TIMER_CFG (0x0030)
  16. #define NIC_PF_BIST_STATUS (0x0040)
  17. #define NIC_PF_SOFT_RESET (0x0050)
  18. #define NIC_PF_TCP_TIMER (0x0060)
  19. #define NIC_PF_BP_CFG (0x0080)
  20. #define NIC_PF_RRM_CFG (0x0088)
  21. #define NIC_PF_CQM_CFG (0x00A0)
  22. #define NIC_PF_CNM_CF (0x00A8)
  23. #define NIC_PF_CNM_STATUS (0x00B0)
  24. #define NIC_PF_CQ_AVG_CFG (0x00C0)
  25. #define NIC_PF_RRM_AVG_CFG (0x00C8)
  26. #define NIC_PF_INTF_0_1_SEND_CFG (0x0200)
  27. #define NIC_PF_INTF_0_1_BP_CFG (0x0208)
  28. #define NIC_PF_INTF_0_1_BP_DIS_0_1 (0x0210)
  29. #define NIC_PF_INTF_0_1_BP_SW_0_1 (0x0220)
  30. #define NIC_PF_RBDR_BP_STATE_0_3 (0x0240)
  31. #define NIC_PF_MAILBOX_INT (0x0410)
  32. #define NIC_PF_MAILBOX_INT_W1S (0x0430)
  33. #define NIC_PF_MAILBOX_ENA_W1C (0x0450)
  34. #define NIC_PF_MAILBOX_ENA_W1S (0x0470)
  35. #define NIC_PF_RX_ETYPE_0_7 (0x0500)
  36. #define NIC_PF_PKIND_0_15_CFG (0x0600)
  37. #define NIC_PF_ECC0_FLIP0 (0x1000)
  38. #define NIC_PF_ECC1_FLIP0 (0x1008)
  39. #define NIC_PF_ECC2_FLIP0 (0x1010)
  40. #define NIC_PF_ECC3_FLIP0 (0x1018)
  41. #define NIC_PF_ECC0_FLIP1 (0x1080)
  42. #define NIC_PF_ECC1_FLIP1 (0x1088)
  43. #define NIC_PF_ECC2_FLIP1 (0x1090)
  44. #define NIC_PF_ECC3_FLIP1 (0x1098)
  45. #define NIC_PF_ECC0_CDIS (0x1100)
  46. #define NIC_PF_ECC1_CDIS (0x1108)
  47. #define NIC_PF_ECC2_CDIS (0x1110)
  48. #define NIC_PF_ECC3_CDIS (0x1118)
  49. #define NIC_PF_BIST0_STATUS (0x1280)
  50. #define NIC_PF_BIST1_STATUS (0x1288)
  51. #define NIC_PF_BIST2_STATUS (0x1290)
  52. #define NIC_PF_BIST3_STATUS (0x1298)
  53. #define NIC_PF_ECC0_SBE_INT (0x2000)
  54. #define NIC_PF_ECC0_SBE_INT_W1S (0x2008)
  55. #define NIC_PF_ECC0_SBE_ENA_W1C (0x2010)
  56. #define NIC_PF_ECC0_SBE_ENA_W1S (0x2018)
  57. #define NIC_PF_ECC0_DBE_INT (0x2100)
  58. #define NIC_PF_ECC0_DBE_INT_W1S (0x2108)
  59. #define NIC_PF_ECC0_DBE_ENA_W1C (0x2110)
  60. #define NIC_PF_ECC0_DBE_ENA_W1S (0x2118)
  61. #define NIC_PF_ECC1_SBE_INT (0x2200)
  62. #define NIC_PF_ECC1_SBE_INT_W1S (0x2208)
  63. #define NIC_PF_ECC1_SBE_ENA_W1C (0x2210)
  64. #define NIC_PF_ECC1_SBE_ENA_W1S (0x2218)
  65. #define NIC_PF_ECC1_DBE_INT (0x2300)
  66. #define NIC_PF_ECC1_DBE_INT_W1S (0x2308)
  67. #define NIC_PF_ECC1_DBE_ENA_W1C (0x2310)
  68. #define NIC_PF_ECC1_DBE_ENA_W1S (0x2318)
  69. #define NIC_PF_ECC2_SBE_INT (0x2400)
  70. #define NIC_PF_ECC2_SBE_INT_W1S (0x2408)
  71. #define NIC_PF_ECC2_SBE_ENA_W1C (0x2410)
  72. #define NIC_PF_ECC2_SBE_ENA_W1S (0x2418)
  73. #define NIC_PF_ECC2_DBE_INT (0x2500)
  74. #define NIC_PF_ECC2_DBE_INT_W1S (0x2508)
  75. #define NIC_PF_ECC2_DBE_ENA_W1C (0x2510)
  76. #define NIC_PF_ECC2_DBE_ENA_W1S (0x2518)
  77. #define NIC_PF_ECC3_SBE_INT (0x2600)
  78. #define NIC_PF_ECC3_SBE_INT_W1S (0x2608)
  79. #define NIC_PF_ECC3_SBE_ENA_W1C (0x2610)
  80. #define NIC_PF_ECC3_SBE_ENA_W1S (0x2618)
  81. #define NIC_PF_ECC3_DBE_INT (0x2700)
  82. #define NIC_PF_ECC3_DBE_INT_W1S (0x2708)
  83. #define NIC_PF_ECC3_DBE_ENA_W1C (0x2710)
  84. #define NIC_PF_ECC3_DBE_ENA_W1S (0x2718)
  85. #define NIC_PF_MCAM_0_191_ENA (0x100000)
  86. #define NIC_PF_MCAM_0_191_M_0_5_DATA (0x110000)
  87. #define NIC_PF_MCAM_CTRL (0x120000)
  88. #define NIC_PF_CPI_0_2047_CFG (0x200000)
  89. #define NIC_PF_MPI_0_2047_CFG (0x210000)
  90. #define NIC_PF_RSSI_0_4097_RQ (0x220000)
  91. #define NIC_PF_LMAC_0_7_CFG (0x240000)
  92. #define NIC_PF_LMAC_0_7_SW_XOFF (0x242000)
  93. #define NIC_PF_LMAC_0_7_CREDIT (0x244000)
  94. #define NIC_PF_CHAN_0_255_TX_CFG (0x400000)
  95. #define NIC_PF_CHAN_0_255_RX_CFG (0x420000)
  96. #define NIC_PF_CHAN_0_255_SW_XOFF (0x440000)
  97. #define NIC_PF_CHAN_0_255_CREDIT (0x460000)
  98. #define NIC_PF_CHAN_0_255_RX_BP_CFG (0x480000)
  99. #define NIC_PF_SW_SYNC_RX (0x490000)
  100. #define NIC_PF_SW_SYNC_RX_DONE (0x490008)
  101. #define NIC_PF_TL2_0_63_CFG (0x500000)
  102. #define NIC_PF_TL2_0_63_PRI (0x520000)
  103. #define NIC_PF_TL2_0_63_SH_STATUS (0x580000)
  104. #define NIC_PF_TL3A_0_63_CFG (0x5F0000)
  105. #define NIC_PF_TL3_0_255_CFG (0x600000)
  106. #define NIC_PF_TL3_0_255_CHAN (0x620000)
  107. #define NIC_PF_TL3_0_255_PIR (0x640000)
  108. #define NIC_PF_TL3_0_255_SW_XOFF (0x660000)
  109. #define NIC_PF_TL3_0_255_CNM_RATE (0x680000)
  110. #define NIC_PF_TL3_0_255_SH_STATUS (0x6A0000)
  111. #define NIC_PF_TL4A_0_255_CFG (0x6F0000)
  112. #define NIC_PF_TL4_0_1023_CFG (0x800000)
  113. #define NIC_PF_TL4_0_1023_SW_XOFF (0x820000)
  114. #define NIC_PF_TL4_0_1023_SH_STATUS (0x840000)
  115. #define NIC_PF_TL4A_0_1023_CNM_RATE (0x880000)
  116. #define NIC_PF_TL4A_0_1023_CNM_STATUS (0x8A0000)
  117. #define NIC_PF_VF_0_127_MAILBOX_0_1 (0x20002030)
  118. #define NIC_PF_VNIC_0_127_TX_STAT_0_4 (0x20004000)
  119. #define NIC_PF_VNIC_0_127_RX_STAT_0_13 (0x20004100)
  120. #define NIC_PF_QSET_0_127_LOCK_0_15 (0x20006000)
  121. #define NIC_PF_QSET_0_127_CFG (0x20010000)
  122. #define NIC_PF_QSET_0_127_RQ_0_7_CFG (0x20010400)
  123. #define NIC_PF_QSET_0_127_RQ_0_7_DROP_CFG (0x20010420)
  124. #define NIC_PF_QSET_0_127_RQ_0_7_BP_CFG (0x20010500)
  125. #define NIC_PF_QSET_0_127_RQ_0_7_STAT_0_1 (0x20010600)
  126. #define NIC_PF_QSET_0_127_SQ_0_7_CFG (0x20010C00)
  127. #define NIC_PF_QSET_0_127_SQ_0_7_CFG2 (0x20010C08)
  128. #define NIC_PF_QSET_0_127_SQ_0_7_STAT_0_1 (0x20010D00)
  129. #define NIC_PF_MSIX_VEC_0_18_ADDR (0x000000)
  130. #define NIC_PF_MSIX_VEC_0_CTL (0x000008)
  131. #define NIC_PF_MSIX_PBA_0 (0x0F0000)
  132. /* Virtual function register offsets */
  133. #define NIC_VNIC_CFG (0x000020)
  134. #define NIC_VF_PF_MAILBOX_0_1 (0x000130)
  135. #define NIC_VF_INT (0x000200)
  136. #define NIC_VF_INT_W1S (0x000220)
  137. #define NIC_VF_ENA_W1C (0x000240)
  138. #define NIC_VF_ENA_W1S (0x000260)
  139. #define NIC_VNIC_RSS_CFG (0x0020E0)
  140. #define NIC_VNIC_RSS_KEY_0_4 (0x002200)
  141. #define NIC_VNIC_TX_STAT_0_4 (0x004000)
  142. #define NIC_VNIC_RX_STAT_0_13 (0x004100)
  143. #define NIC_QSET_RQ_GEN_CFG (0x010010)
  144. #define NIC_QSET_CQ_0_7_CFG (0x010400)
  145. #define NIC_QSET_CQ_0_7_CFG2 (0x010408)
  146. #define NIC_QSET_CQ_0_7_THRESH (0x010410)
  147. #define NIC_QSET_CQ_0_7_BASE (0x010420)
  148. #define NIC_QSET_CQ_0_7_HEAD (0x010428)
  149. #define NIC_QSET_CQ_0_7_TAIL (0x010430)
  150. #define NIC_QSET_CQ_0_7_DOOR (0x010438)
  151. #define NIC_QSET_CQ_0_7_STATUS (0x010440)
  152. #define NIC_QSET_CQ_0_7_STATUS2 (0x010448)
  153. #define NIC_QSET_CQ_0_7_DEBUG (0x010450)
  154. #define NIC_QSET_RQ_0_7_CFG (0x010600)
  155. #define NIC_QSET_RQ_0_7_STAT_0_1 (0x010700)
  156. #define NIC_QSET_SQ_0_7_CFG (0x010800)
  157. #define NIC_QSET_SQ_0_7_THRESH (0x010810)
  158. #define NIC_QSET_SQ_0_7_BASE (0x010820)
  159. #define NIC_QSET_SQ_0_7_HEAD (0x010828)
  160. #define NIC_QSET_SQ_0_7_TAIL (0x010830)
  161. #define NIC_QSET_SQ_0_7_DOOR (0x010838)
  162. #define NIC_QSET_SQ_0_7_STATUS (0x010840)
  163. #define NIC_QSET_SQ_0_7_DEBUG (0x010848)
  164. #define NIC_QSET_SQ_0_7_STAT_0_1 (0x010900)
  165. #define NIC_QSET_RBDR_0_1_CFG (0x010C00)
  166. #define NIC_QSET_RBDR_0_1_THRESH (0x010C10)
  167. #define NIC_QSET_RBDR_0_1_BASE (0x010C20)
  168. #define NIC_QSET_RBDR_0_1_HEAD (0x010C28)
  169. #define NIC_QSET_RBDR_0_1_TAIL (0x010C30)
  170. #define NIC_QSET_RBDR_0_1_DOOR (0x010C38)
  171. #define NIC_QSET_RBDR_0_1_STATUS0 (0x010C40)
  172. #define NIC_QSET_RBDR_0_1_STATUS1 (0x010C48)
  173. #define NIC_QSET_RBDR_0_1_PREFETCH_STATUS (0x010C50)
  174. #define NIC_VF_MSIX_VECTOR_0_19_ADDR (0x000000)
  175. #define NIC_VF_MSIX_VECTOR_0_19_CTL (0x000008)
  176. #define NIC_VF_MSIX_PBA (0x0F0000)
  177. /* Offsets within registers */
  178. #define NIC_MSIX_VEC_SHIFT 4
  179. #define NIC_Q_NUM_SHIFT 18
  180. #define NIC_QS_ID_SHIFT 21
  181. #define NIC_VF_NUM_SHIFT 21
  182. /* Port kind configuration register */
  183. struct pkind_cfg {
  184. #if defined(__BIG_ENDIAN_BITFIELD)
  185. u64 reserved_42_63:22;
  186. u64 hdr_sl:5; /* Header skip length */
  187. u64 rx_hdr:3; /* TNS Receive header present */
  188. u64 lenerr_en:1;/* L2 length error check enable */
  189. u64 reserved_32_32:1;
  190. u64 maxlen:16; /* Max frame size */
  191. u64 minlen:16; /* Min frame size */
  192. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  193. u64 minlen:16;
  194. u64 maxlen:16;
  195. u64 reserved_32_32:1;
  196. u64 lenerr_en:1;
  197. u64 rx_hdr:3;
  198. u64 hdr_sl:5;
  199. u64 reserved_42_63:22;
  200. #endif
  201. };
  202. #endif /* NIC_REG_H */