q_struct.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701
  1. /*
  2. * This file contains HW queue descriptor formats, config register
  3. * structures etc
  4. *
  5. * Copyright (C) 2015 Cavium, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of version 2 of the GNU General Public License
  9. * as published by the Free Software Foundation.
  10. */
  11. #ifndef Q_STRUCT_H
  12. #define Q_STRUCT_H
  13. /* Load transaction types for reading segment bytes specified by
  14. * NIC_SEND_GATHER_S[LD_TYPE].
  15. */
  16. enum nic_send_ld_type_e {
  17. NIC_SEND_LD_TYPE_E_LDD = 0x0,
  18. NIC_SEND_LD_TYPE_E_LDT = 0x1,
  19. NIC_SEND_LD_TYPE_E_LDWB = 0x2,
  20. NIC_SEND_LD_TYPE_E_ENUM_LAST = 0x3,
  21. };
  22. enum ether_type_algorithm {
  23. ETYPE_ALG_NONE = 0x0,
  24. ETYPE_ALG_SKIP = 0x1,
  25. ETYPE_ALG_ENDPARSE = 0x2,
  26. ETYPE_ALG_VLAN = 0x3,
  27. ETYPE_ALG_VLAN_STRIP = 0x4,
  28. };
  29. enum layer3_type {
  30. L3TYPE_NONE = 0x00,
  31. L3TYPE_GRH = 0x01,
  32. L3TYPE_IPV4 = 0x04,
  33. L3TYPE_IPV4_OPTIONS = 0x05,
  34. L3TYPE_IPV6 = 0x06,
  35. L3TYPE_IPV6_OPTIONS = 0x07,
  36. L3TYPE_ET_STOP = 0x0D,
  37. L3TYPE_OTHER = 0x0E,
  38. };
  39. enum layer4_type {
  40. L4TYPE_NONE = 0x00,
  41. L4TYPE_IPSEC_ESP = 0x01,
  42. L4TYPE_IPFRAG = 0x02,
  43. L4TYPE_IPCOMP = 0x03,
  44. L4TYPE_TCP = 0x04,
  45. L4TYPE_UDP = 0x05,
  46. L4TYPE_SCTP = 0x06,
  47. L4TYPE_GRE = 0x07,
  48. L4TYPE_ROCE_BTH = 0x08,
  49. L4TYPE_OTHER = 0x0E,
  50. };
  51. /* CPI and RSSI configuration */
  52. enum cpi_algorithm_type {
  53. CPI_ALG_NONE = 0x0,
  54. CPI_ALG_VLAN = 0x1,
  55. CPI_ALG_VLAN16 = 0x2,
  56. CPI_ALG_DIFF = 0x3,
  57. };
  58. enum rss_algorithm_type {
  59. RSS_ALG_NONE = 0x00,
  60. RSS_ALG_PORT = 0x01,
  61. RSS_ALG_IP = 0x02,
  62. RSS_ALG_TCP_IP = 0x03,
  63. RSS_ALG_UDP_IP = 0x04,
  64. RSS_ALG_SCTP_IP = 0x05,
  65. RSS_ALG_GRE_IP = 0x06,
  66. RSS_ALG_ROCE = 0x07,
  67. };
  68. enum rss_hash_cfg {
  69. RSS_HASH_L2ETC = 0x00,
  70. RSS_HASH_IP = 0x01,
  71. RSS_HASH_TCP = 0x02,
  72. RSS_HASH_TCP_SYN_DIS = 0x03,
  73. RSS_HASH_UDP = 0x04,
  74. RSS_HASH_L4ETC = 0x05,
  75. RSS_HASH_ROCE = 0x06,
  76. RSS_L3_BIDI = 0x07,
  77. RSS_L4_BIDI = 0x08,
  78. };
  79. /* Completion queue entry types */
  80. enum cqe_type {
  81. CQE_TYPE_INVALID = 0x0,
  82. CQE_TYPE_RX = 0x2,
  83. CQE_TYPE_RX_SPLIT = 0x3,
  84. CQE_TYPE_RX_TCP = 0x4,
  85. CQE_TYPE_SEND = 0x8,
  86. CQE_TYPE_SEND_PTP = 0x9,
  87. };
  88. enum cqe_rx_tcp_status {
  89. CQE_RX_STATUS_VALID_TCP_CNXT = 0x00,
  90. CQE_RX_STATUS_INVALID_TCP_CNXT = 0x0F,
  91. };
  92. enum cqe_send_status {
  93. CQE_SEND_STATUS_GOOD = 0x00,
  94. CQE_SEND_STATUS_DESC_FAULT = 0x01,
  95. CQE_SEND_STATUS_HDR_CONS_ERR = 0x11,
  96. CQE_SEND_STATUS_SUBDESC_ERR = 0x12,
  97. CQE_SEND_STATUS_IMM_SIZE_OFLOW = 0x80,
  98. CQE_SEND_STATUS_CRC_SEQ_ERR = 0x81,
  99. CQE_SEND_STATUS_DATA_SEQ_ERR = 0x82,
  100. CQE_SEND_STATUS_MEM_SEQ_ERR = 0x83,
  101. CQE_SEND_STATUS_LOCK_VIOL = 0x84,
  102. CQE_SEND_STATUS_LOCK_UFLOW = 0x85,
  103. CQE_SEND_STATUS_DATA_FAULT = 0x86,
  104. CQE_SEND_STATUS_TSTMP_CONFLICT = 0x87,
  105. CQE_SEND_STATUS_TSTMP_TIMEOUT = 0x88,
  106. CQE_SEND_STATUS_MEM_FAULT = 0x89,
  107. CQE_SEND_STATUS_CSUM_OVERLAP = 0x8A,
  108. CQE_SEND_STATUS_CSUM_OVERFLOW = 0x8B,
  109. };
  110. enum cqe_rx_tcp_end_reason {
  111. CQE_RX_TCP_END_FIN_FLAG_DET = 0,
  112. CQE_RX_TCP_END_INVALID_FLAG = 1,
  113. CQE_RX_TCP_END_TIMEOUT = 2,
  114. CQE_RX_TCP_END_OUT_OF_SEQ = 3,
  115. CQE_RX_TCP_END_PKT_ERR = 4,
  116. CQE_RX_TCP_END_QS_DISABLED = 0x0F,
  117. };
  118. /* Packet protocol level error enumeration */
  119. enum cqe_rx_err_level {
  120. CQE_RX_ERRLVL_RE = 0x0,
  121. CQE_RX_ERRLVL_L2 = 0x1,
  122. CQE_RX_ERRLVL_L3 = 0x2,
  123. CQE_RX_ERRLVL_L4 = 0x3,
  124. };
  125. /* Packet protocol level error type enumeration */
  126. enum cqe_rx_err_opcode {
  127. CQE_RX_ERR_RE_NONE = 0x0,
  128. CQE_RX_ERR_RE_PARTIAL = 0x1,
  129. CQE_RX_ERR_RE_JABBER = 0x2,
  130. CQE_RX_ERR_RE_FCS = 0x7,
  131. CQE_RX_ERR_RE_TERMINATE = 0x9,
  132. CQE_RX_ERR_RE_RX_CTL = 0xb,
  133. CQE_RX_ERR_PREL2_ERR = 0x1f,
  134. CQE_RX_ERR_L2_FRAGMENT = 0x20,
  135. CQE_RX_ERR_L2_OVERRUN = 0x21,
  136. CQE_RX_ERR_L2_PFCS = 0x22,
  137. CQE_RX_ERR_L2_PUNY = 0x23,
  138. CQE_RX_ERR_L2_MAL = 0x24,
  139. CQE_RX_ERR_L2_OVERSIZE = 0x25,
  140. CQE_RX_ERR_L2_UNDERSIZE = 0x26,
  141. CQE_RX_ERR_L2_LENMISM = 0x27,
  142. CQE_RX_ERR_L2_PCLP = 0x28,
  143. CQE_RX_ERR_IP_NOT = 0x41,
  144. CQE_RX_ERR_IP_CHK = 0x42,
  145. CQE_RX_ERR_IP_MAL = 0x43,
  146. CQE_RX_ERR_IP_MALD = 0x44,
  147. CQE_RX_ERR_IP_HOP = 0x45,
  148. CQE_RX_ERR_L3_ICRC = 0x46,
  149. CQE_RX_ERR_L3_PCLP = 0x47,
  150. CQE_RX_ERR_L4_MAL = 0x61,
  151. CQE_RX_ERR_L4_CHK = 0x62,
  152. CQE_RX_ERR_UDP_LEN = 0x63,
  153. CQE_RX_ERR_L4_PORT = 0x64,
  154. CQE_RX_ERR_TCP_FLAG = 0x65,
  155. CQE_RX_ERR_TCP_OFFSET = 0x66,
  156. CQE_RX_ERR_L4_PCLP = 0x67,
  157. CQE_RX_ERR_RBDR_TRUNC = 0x70,
  158. };
  159. struct cqe_rx_t {
  160. #if defined(__BIG_ENDIAN_BITFIELD)
  161. u64 cqe_type:4; /* W0 */
  162. u64 stdn_fault:1;
  163. u64 rsvd0:1;
  164. u64 rq_qs:7;
  165. u64 rq_idx:3;
  166. u64 rsvd1:12;
  167. u64 rss_alg:4;
  168. u64 rsvd2:4;
  169. u64 rb_cnt:4;
  170. u64 vlan_found:1;
  171. u64 vlan_stripped:1;
  172. u64 vlan2_found:1;
  173. u64 vlan2_stripped:1;
  174. u64 l4_type:4;
  175. u64 l3_type:4;
  176. u64 l2_present:1;
  177. u64 err_level:3;
  178. u64 err_opcode:8;
  179. u64 pkt_len:16; /* W1 */
  180. u64 l2_ptr:8;
  181. u64 l3_ptr:8;
  182. u64 l4_ptr:8;
  183. u64 cq_pkt_len:8;
  184. u64 align_pad:3;
  185. u64 rsvd3:1;
  186. u64 chan:12;
  187. u64 rss_tag:32; /* W2 */
  188. u64 vlan_tci:16;
  189. u64 vlan_ptr:8;
  190. u64 vlan2_ptr:8;
  191. u64 rb3_sz:16; /* W3 */
  192. u64 rb2_sz:16;
  193. u64 rb1_sz:16;
  194. u64 rb0_sz:16;
  195. u64 rb7_sz:16; /* W4 */
  196. u64 rb6_sz:16;
  197. u64 rb5_sz:16;
  198. u64 rb4_sz:16;
  199. u64 rb11_sz:16; /* W5 */
  200. u64 rb10_sz:16;
  201. u64 rb9_sz:16;
  202. u64 rb8_sz:16;
  203. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  204. u64 err_opcode:8;
  205. u64 err_level:3;
  206. u64 l2_present:1;
  207. u64 l3_type:4;
  208. u64 l4_type:4;
  209. u64 vlan2_stripped:1;
  210. u64 vlan2_found:1;
  211. u64 vlan_stripped:1;
  212. u64 vlan_found:1;
  213. u64 rb_cnt:4;
  214. u64 rsvd2:4;
  215. u64 rss_alg:4;
  216. u64 rsvd1:12;
  217. u64 rq_idx:3;
  218. u64 rq_qs:7;
  219. u64 rsvd0:1;
  220. u64 stdn_fault:1;
  221. u64 cqe_type:4; /* W0 */
  222. u64 chan:12;
  223. u64 rsvd3:1;
  224. u64 align_pad:3;
  225. u64 cq_pkt_len:8;
  226. u64 l4_ptr:8;
  227. u64 l3_ptr:8;
  228. u64 l2_ptr:8;
  229. u64 pkt_len:16; /* W1 */
  230. u64 vlan2_ptr:8;
  231. u64 vlan_ptr:8;
  232. u64 vlan_tci:16;
  233. u64 rss_tag:32; /* W2 */
  234. u64 rb0_sz:16;
  235. u64 rb1_sz:16;
  236. u64 rb2_sz:16;
  237. u64 rb3_sz:16; /* W3 */
  238. u64 rb4_sz:16;
  239. u64 rb5_sz:16;
  240. u64 rb6_sz:16;
  241. u64 rb7_sz:16; /* W4 */
  242. u64 rb8_sz:16;
  243. u64 rb9_sz:16;
  244. u64 rb10_sz:16;
  245. u64 rb11_sz:16; /* W5 */
  246. #endif
  247. u64 rb0_ptr:64;
  248. u64 rb1_ptr:64;
  249. u64 rb2_ptr:64;
  250. u64 rb3_ptr:64;
  251. u64 rb4_ptr:64;
  252. u64 rb5_ptr:64;
  253. u64 rb6_ptr:64;
  254. u64 rb7_ptr:64;
  255. u64 rb8_ptr:64;
  256. u64 rb9_ptr:64;
  257. u64 rb10_ptr:64;
  258. u64 rb11_ptr:64;
  259. };
  260. struct cqe_rx_tcp_err_t {
  261. #if defined(__BIG_ENDIAN_BITFIELD)
  262. u64 cqe_type:4; /* W0 */
  263. u64 rsvd0:60;
  264. u64 rsvd1:4; /* W1 */
  265. u64 partial_first:1;
  266. u64 rsvd2:27;
  267. u64 rbdr_bytes:8;
  268. u64 rsvd3:24;
  269. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  270. u64 rsvd0:60;
  271. u64 cqe_type:4;
  272. u64 rsvd3:24;
  273. u64 rbdr_bytes:8;
  274. u64 rsvd2:27;
  275. u64 partial_first:1;
  276. u64 rsvd1:4;
  277. #endif
  278. };
  279. struct cqe_rx_tcp_t {
  280. #if defined(__BIG_ENDIAN_BITFIELD)
  281. u64 cqe_type:4; /* W0 */
  282. u64 rsvd0:52;
  283. u64 cq_tcp_status:8;
  284. u64 rsvd1:32; /* W1 */
  285. u64 tcp_cntx_bytes:8;
  286. u64 rsvd2:8;
  287. u64 tcp_err_bytes:16;
  288. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  289. u64 cq_tcp_status:8;
  290. u64 rsvd0:52;
  291. u64 cqe_type:4; /* W0 */
  292. u64 tcp_err_bytes:16;
  293. u64 rsvd2:8;
  294. u64 tcp_cntx_bytes:8;
  295. u64 rsvd1:32; /* W1 */
  296. #endif
  297. };
  298. struct cqe_send_t {
  299. #if defined(__BIG_ENDIAN_BITFIELD)
  300. u64 cqe_type:4; /* W0 */
  301. u64 rsvd0:4;
  302. u64 sqe_ptr:16;
  303. u64 rsvd1:4;
  304. u64 rsvd2:10;
  305. u64 sq_qs:7;
  306. u64 sq_idx:3;
  307. u64 rsvd3:8;
  308. u64 send_status:8;
  309. u64 ptp_timestamp:64; /* W1 */
  310. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  311. u64 send_status:8;
  312. u64 rsvd3:8;
  313. u64 sq_idx:3;
  314. u64 sq_qs:7;
  315. u64 rsvd2:10;
  316. u64 rsvd1:4;
  317. u64 sqe_ptr:16;
  318. u64 rsvd0:4;
  319. u64 cqe_type:4; /* W0 */
  320. u64 ptp_timestamp:64; /* W1 */
  321. #endif
  322. };
  323. union cq_desc_t {
  324. u64 u[64];
  325. struct cqe_send_t snd_hdr;
  326. struct cqe_rx_t rx_hdr;
  327. struct cqe_rx_tcp_t rx_tcp_hdr;
  328. struct cqe_rx_tcp_err_t rx_tcp_err_hdr;
  329. };
  330. struct rbdr_entry_t {
  331. #if defined(__BIG_ENDIAN_BITFIELD)
  332. u64 rsvd0:15;
  333. u64 buf_addr:42;
  334. u64 cache_align:7;
  335. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  336. u64 cache_align:7;
  337. u64 buf_addr:42;
  338. u64 rsvd0:15;
  339. #endif
  340. };
  341. /* TCP reassembly context */
  342. struct rbe_tcp_cnxt_t {
  343. #if defined(__BIG_ENDIAN_BITFIELD)
  344. u64 tcp_pkt_cnt:12;
  345. u64 rsvd1:4;
  346. u64 align_hdr_bytes:4;
  347. u64 align_ptr_bytes:4;
  348. u64 ptr_bytes:16;
  349. u64 rsvd2:24;
  350. u64 cqe_type:4;
  351. u64 rsvd0:54;
  352. u64 tcp_end_reason:2;
  353. u64 tcp_status:4;
  354. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  355. u64 tcp_status:4;
  356. u64 tcp_end_reason:2;
  357. u64 rsvd0:54;
  358. u64 cqe_type:4;
  359. u64 rsvd2:24;
  360. u64 ptr_bytes:16;
  361. u64 align_ptr_bytes:4;
  362. u64 align_hdr_bytes:4;
  363. u64 rsvd1:4;
  364. u64 tcp_pkt_cnt:12;
  365. #endif
  366. };
  367. /* Always Big endian */
  368. struct rx_hdr_t {
  369. u64 opaque:32;
  370. u64 rss_flow:8;
  371. u64 skip_length:6;
  372. u64 disable_rss:1;
  373. u64 disable_tcp_reassembly:1;
  374. u64 nodrop:1;
  375. u64 dest_alg:2;
  376. u64 rsvd0:2;
  377. u64 dest_rq:11;
  378. };
  379. enum send_l4_csum_type {
  380. SEND_L4_CSUM_DISABLE = 0x00,
  381. SEND_L4_CSUM_UDP = 0x01,
  382. SEND_L4_CSUM_TCP = 0x02,
  383. SEND_L4_CSUM_SCTP = 0x03,
  384. };
  385. enum send_crc_alg {
  386. SEND_CRCALG_CRC32 = 0x00,
  387. SEND_CRCALG_CRC32C = 0x01,
  388. SEND_CRCALG_ICRC = 0x02,
  389. };
  390. enum send_load_type {
  391. SEND_LD_TYPE_LDD = 0x00,
  392. SEND_LD_TYPE_LDT = 0x01,
  393. SEND_LD_TYPE_LDWB = 0x02,
  394. };
  395. enum send_mem_alg_type {
  396. SEND_MEMALG_SET = 0x00,
  397. SEND_MEMALG_ADD = 0x08,
  398. SEND_MEMALG_SUB = 0x09,
  399. SEND_MEMALG_ADDLEN = 0x0A,
  400. SEND_MEMALG_SUBLEN = 0x0B,
  401. };
  402. enum send_mem_dsz_type {
  403. SEND_MEMDSZ_B64 = 0x00,
  404. SEND_MEMDSZ_B32 = 0x01,
  405. SEND_MEMDSZ_B8 = 0x03,
  406. };
  407. enum sq_subdesc_type {
  408. SQ_DESC_TYPE_INVALID = 0x00,
  409. SQ_DESC_TYPE_HEADER = 0x01,
  410. SQ_DESC_TYPE_CRC = 0x02,
  411. SQ_DESC_TYPE_IMMEDIATE = 0x03,
  412. SQ_DESC_TYPE_GATHER = 0x04,
  413. SQ_DESC_TYPE_MEMORY = 0x05,
  414. };
  415. struct sq_crc_subdesc {
  416. #if defined(__BIG_ENDIAN_BITFIELD)
  417. u64 rsvd1:32;
  418. u64 crc_ival:32;
  419. u64 subdesc_type:4;
  420. u64 crc_alg:2;
  421. u64 rsvd0:10;
  422. u64 crc_insert_pos:16;
  423. u64 hdr_start:16;
  424. u64 crc_len:16;
  425. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  426. u64 crc_len:16;
  427. u64 hdr_start:16;
  428. u64 crc_insert_pos:16;
  429. u64 rsvd0:10;
  430. u64 crc_alg:2;
  431. u64 subdesc_type:4;
  432. u64 crc_ival:32;
  433. u64 rsvd1:32;
  434. #endif
  435. };
  436. struct sq_gather_subdesc {
  437. #if defined(__BIG_ENDIAN_BITFIELD)
  438. u64 subdesc_type:4; /* W0 */
  439. u64 ld_type:2;
  440. u64 rsvd0:42;
  441. u64 size:16;
  442. u64 rsvd1:15; /* W1 */
  443. u64 addr:49;
  444. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  445. u64 size:16;
  446. u64 rsvd0:42;
  447. u64 ld_type:2;
  448. u64 subdesc_type:4; /* W0 */
  449. u64 addr:49;
  450. u64 rsvd1:15; /* W1 */
  451. #endif
  452. };
  453. /* SQ immediate subdescriptor */
  454. struct sq_imm_subdesc {
  455. #if defined(__BIG_ENDIAN_BITFIELD)
  456. u64 subdesc_type:4; /* W0 */
  457. u64 rsvd0:46;
  458. u64 len:14;
  459. u64 data:64; /* W1 */
  460. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  461. u64 len:14;
  462. u64 rsvd0:46;
  463. u64 subdesc_type:4; /* W0 */
  464. u64 data:64; /* W1 */
  465. #endif
  466. };
  467. struct sq_mem_subdesc {
  468. #if defined(__BIG_ENDIAN_BITFIELD)
  469. u64 subdesc_type:4; /* W0 */
  470. u64 mem_alg:4;
  471. u64 mem_dsz:2;
  472. u64 wmem:1;
  473. u64 rsvd0:21;
  474. u64 offset:32;
  475. u64 rsvd1:15; /* W1 */
  476. u64 addr:49;
  477. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  478. u64 offset:32;
  479. u64 rsvd0:21;
  480. u64 wmem:1;
  481. u64 mem_dsz:2;
  482. u64 mem_alg:4;
  483. u64 subdesc_type:4; /* W0 */
  484. u64 addr:49;
  485. u64 rsvd1:15; /* W1 */
  486. #endif
  487. };
  488. struct sq_hdr_subdesc {
  489. #if defined(__BIG_ENDIAN_BITFIELD)
  490. u64 subdesc_type:4;
  491. u64 tso:1;
  492. u64 post_cqe:1; /* Post CQE on no error also */
  493. u64 dont_send:1;
  494. u64 tstmp:1;
  495. u64 subdesc_cnt:8;
  496. u64 csum_l4:2;
  497. u64 csum_l3:1;
  498. u64 rsvd0:5;
  499. u64 l4_offset:8;
  500. u64 l3_offset:8;
  501. u64 rsvd1:4;
  502. u64 tot_len:20; /* W0 */
  503. u64 tso_sdc_cont:8;
  504. u64 tso_sdc_first:8;
  505. u64 tso_l4_offset:8;
  506. u64 tso_flags_last:12;
  507. u64 tso_flags_first:12;
  508. u64 rsvd2:2;
  509. u64 tso_max_paysize:14; /* W1 */
  510. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  511. u64 tot_len:20;
  512. u64 rsvd1:4;
  513. u64 l3_offset:8;
  514. u64 l4_offset:8;
  515. u64 rsvd0:5;
  516. u64 csum_l3:1;
  517. u64 csum_l4:2;
  518. u64 subdesc_cnt:8;
  519. u64 tstmp:1;
  520. u64 dont_send:1;
  521. u64 post_cqe:1; /* Post CQE on no error also */
  522. u64 tso:1;
  523. u64 subdesc_type:4; /* W0 */
  524. u64 tso_max_paysize:14;
  525. u64 rsvd2:2;
  526. u64 tso_flags_first:12;
  527. u64 tso_flags_last:12;
  528. u64 tso_l4_offset:8;
  529. u64 tso_sdc_first:8;
  530. u64 tso_sdc_cont:8; /* W1 */
  531. #endif
  532. };
  533. /* Queue config register formats */
  534. struct rq_cfg {
  535. #if defined(__BIG_ENDIAN_BITFIELD)
  536. u64 reserved_2_63:62;
  537. u64 ena:1;
  538. u64 tcp_ena:1;
  539. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  540. u64 tcp_ena:1;
  541. u64 ena:1;
  542. u64 reserved_2_63:62;
  543. #endif
  544. };
  545. struct cq_cfg {
  546. #if defined(__BIG_ENDIAN_BITFIELD)
  547. u64 reserved_43_63:21;
  548. u64 ena:1;
  549. u64 reset:1;
  550. u64 caching:1;
  551. u64 reserved_35_39:5;
  552. u64 qsize:3;
  553. u64 reserved_25_31:7;
  554. u64 avg_con:9;
  555. u64 reserved_0_15:16;
  556. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  557. u64 reserved_0_15:16;
  558. u64 avg_con:9;
  559. u64 reserved_25_31:7;
  560. u64 qsize:3;
  561. u64 reserved_35_39:5;
  562. u64 caching:1;
  563. u64 reset:1;
  564. u64 ena:1;
  565. u64 reserved_43_63:21;
  566. #endif
  567. };
  568. struct sq_cfg {
  569. #if defined(__BIG_ENDIAN_BITFIELD)
  570. u64 reserved_20_63:44;
  571. u64 ena:1;
  572. u64 reserved_18_18:1;
  573. u64 reset:1;
  574. u64 ldwb:1;
  575. u64 reserved_11_15:5;
  576. u64 qsize:3;
  577. u64 reserved_3_7:5;
  578. u64 tstmp_bgx_intf:3;
  579. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  580. u64 tstmp_bgx_intf:3;
  581. u64 reserved_3_7:5;
  582. u64 qsize:3;
  583. u64 reserved_11_15:5;
  584. u64 ldwb:1;
  585. u64 reset:1;
  586. u64 reserved_18_18:1;
  587. u64 ena:1;
  588. u64 reserved_20_63:44;
  589. #endif
  590. };
  591. struct rbdr_cfg {
  592. #if defined(__BIG_ENDIAN_BITFIELD)
  593. u64 reserved_45_63:19;
  594. u64 ena:1;
  595. u64 reset:1;
  596. u64 ldwb:1;
  597. u64 reserved_36_41:6;
  598. u64 qsize:4;
  599. u64 reserved_25_31:7;
  600. u64 avg_con:9;
  601. u64 reserved_12_15:4;
  602. u64 lines:12;
  603. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  604. u64 lines:12;
  605. u64 reserved_12_15:4;
  606. u64 avg_con:9;
  607. u64 reserved_25_31:7;
  608. u64 qsize:4;
  609. u64 reserved_36_41:6;
  610. u64 ldwb:1;
  611. u64 reset:1;
  612. u64 ena: 1;
  613. u64 reserved_45_63:19;
  614. #endif
  615. };
  616. struct qs_cfg {
  617. #if defined(__BIG_ENDIAN_BITFIELD)
  618. u64 reserved_32_63:32;
  619. u64 ena:1;
  620. u64 reserved_27_30:4;
  621. u64 sq_ins_ena:1;
  622. u64 sq_ins_pos:6;
  623. u64 lock_ena:1;
  624. u64 lock_viol_cqe_ena:1;
  625. u64 send_tstmp_ena:1;
  626. u64 be:1;
  627. u64 reserved_7_15:9;
  628. u64 vnic:7;
  629. #elif defined(__LITTLE_ENDIAN_BITFIELD)
  630. u64 vnic:7;
  631. u64 reserved_7_15:9;
  632. u64 be:1;
  633. u64 send_tstmp_ena:1;
  634. u64 lock_viol_cqe_ena:1;
  635. u64 lock_ena:1;
  636. u64 sq_ins_pos:6;
  637. u64 sq_ins_ena:1;
  638. u64 reserved_27_30:4;
  639. u64 ena:1;
  640. u64 reserved_32_63:32;
  641. #endif
  642. };
  643. #endif /* Q_STRUCT_H */