hns_dsaf_main.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * Copyright (c) 2014-2015 Hisilicon Limited.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #ifndef __HNS_DSAF_MAIN_H
  10. #define __HNS_DSAF_MAIN_H
  11. #include "hnae.h"
  12. #include "hns_dsaf_reg.h"
  13. #include "hns_dsaf_mac.h"
  14. struct hns_mac_cb;
  15. #define DSAF_DRV_NAME "hns_dsaf"
  16. #define DSAF_MOD_VERSION "v1.0"
  17. #define ENABLE (0x1)
  18. #define DISABLE (0x0)
  19. #define HNS_DSAF_DEBUG_NW_REG_OFFSET (0x100000)
  20. #define DSAF_BASE_INNER_PORT_NUM (127) /* mac tbl qid*/
  21. #define DSAF_MAX_CHIP_NUM (2) /*max 2 chips */
  22. #define DSAF_DEFAUTL_QUEUE_NUM_PER_PPE (22)
  23. #define HNS_DSAF_MAX_DESC_CNT (1024)
  24. #define HNS_DSAF_MIN_DESC_CNT (16)
  25. #define DSAF_INVALID_ENTRY_IDX (0xffff)
  26. #define DSAF_CFG_READ_CNT (30)
  27. #define DSAF_SRAM_INIT_FINISH_FLAG (0xff)
  28. #define MAC_NUM_OCTETS_PER_ADDR 6
  29. #define DSAF_DUMP_REGS_NUM 504
  30. #define DSAF_STATIC_NUM 28
  31. #define DSAF_STATS_READ(p, offset) (*((u64 *)((u8 *)(p) + (offset))))
  32. enum hal_dsaf_mode {
  33. HRD_DSAF_NO_DSAF_MODE = 0x0,
  34. HRD_DSAF_MODE = 0x1,
  35. };
  36. enum hal_dsaf_tc_mode {
  37. HRD_DSAF_4TC_MODE = 0X0,
  38. HRD_DSAF_8TC_MODE = 0X1,
  39. };
  40. struct dsaf_vm_def_vlan {
  41. u32 vm_def_vlan_id;
  42. u32 vm_def_vlan_cfi;
  43. u32 vm_def_vlan_pri;
  44. };
  45. struct dsaf_tbl_tcam_data {
  46. u32 tbl_tcam_data_high;
  47. u32 tbl_tcam_data_low;
  48. };
  49. #define DSAF_PORT_MSK_NUM \
  50. ((DSAF_TOTAL_QUEUE_NUM + DSAF_SERVICE_NW_NUM - 1) / 32 + 1)
  51. struct dsaf_tbl_tcam_mcast_cfg {
  52. u8 tbl_mcast_old_en;
  53. u8 tbl_mcast_item_vld;
  54. u32 tbl_mcast_port_msk[DSAF_PORT_MSK_NUM];
  55. };
  56. struct dsaf_tbl_tcam_ucast_cfg {
  57. u32 tbl_ucast_old_en;
  58. u32 tbl_ucast_item_vld;
  59. u32 tbl_ucast_mac_discard;
  60. u32 tbl_ucast_dvc;
  61. u32 tbl_ucast_out_port;
  62. };
  63. struct dsaf_tbl_line_cfg {
  64. u32 tbl_line_mac_discard;
  65. u32 tbl_line_dvc;
  66. u32 tbl_line_out_port;
  67. };
  68. enum dsaf_port_rate_mode {
  69. DSAF_PORT_RATE_1000 = 0,
  70. DSAF_PORT_RATE_2500,
  71. DSAF_PORT_RATE_10000
  72. };
  73. enum dsaf_stp_port_type {
  74. DSAF_STP_PORT_TYPE_DISCARD = 0,
  75. DSAF_STP_PORT_TYPE_BLOCK = 1,
  76. DSAF_STP_PORT_TYPE_LISTEN = 2,
  77. DSAF_STP_PORT_TYPE_LEARN = 3,
  78. DSAF_STP_PORT_TYPE_FORWARD = 4
  79. };
  80. enum dsaf_sw_port_type {
  81. DSAF_SW_PORT_TYPE_NON_VLAN = 0,
  82. DSAF_SW_PORT_TYPE_ACCESS = 1,
  83. DSAF_SW_PORT_TYPE_TRUNK = 2,
  84. };
  85. #define DSAF_SUB_BASE_SIZE (0x10000)
  86. /* dsaf mode define */
  87. enum dsaf_mode {
  88. DSAF_MODE_INVALID = 0, /**< Invalid dsaf mode */
  89. DSAF_MODE_ENABLE_FIX, /**< en DSAF-mode, fixed to queue*/
  90. DSAF_MODE_ENABLE_0VM, /**< en DSAF-mode, support 0 VM */
  91. DSAF_MODE_ENABLE_8VM, /**< en DSAF-mode, support 8 VM */
  92. DSAF_MODE_ENABLE_16VM, /**< en DSAF-mode, support 16 VM */
  93. DSAF_MODE_ENABLE_32VM, /**< en DSAF-mode, support 32 VM */
  94. DSAF_MODE_ENABLE_128VM, /**< en DSAF-mode, support 128 VM */
  95. DSAF_MODE_ENABLE, /**< before is enable DSAF mode*/
  96. DSAF_MODE_DISABLE_FIX, /**< non-dasf, fixed to queue*/
  97. DSAF_MODE_DISABLE_2PORT_8VM, /**< non-dasf, 2port 8VM */
  98. DSAF_MODE_DISABLE_2PORT_16VM, /**< non-dasf, 2port 16VM */
  99. DSAF_MODE_DISABLE_2PORT_64VM, /**< non-dasf, 2port 64VM */
  100. DSAF_MODE_DISABLE_6PORT_0VM, /**< non-dasf, 6port 0VM */
  101. DSAF_MODE_DISABLE_6PORT_2VM, /**< non-dasf, 6port 2VM */
  102. DSAF_MODE_DISABLE_6PORT_4VM, /**< non-dasf, 6port 4VM */
  103. DSAF_MODE_DISABLE_6PORT_16VM, /**< non-dasf, 6port 16VM */
  104. DSAF_MODE_MAX /**< the last one, use as the num */
  105. };
  106. #define DSAF_DEST_PORT_NUM 256 /* DSAF max port num */
  107. #define DSAF_WORD_BIT_CNT 32 /* the num bit of word */
  108. /*mac entry, mc or uc entry*/
  109. struct dsaf_drv_mac_single_dest_entry {
  110. /* mac addr, match the entry*/
  111. u8 addr[MAC_NUM_OCTETS_PER_ADDR];
  112. u16 in_vlan_id; /* value of VlanId */
  113. /* the vld input port num, dsaf-mode fix 0, */
  114. /* non-dasf is the entry whitch port vld*/
  115. u8 in_port_num;
  116. u8 port_num; /*output port num*/
  117. u8 rsv[6];
  118. };
  119. /*only mc entry*/
  120. struct dsaf_drv_mac_multi_dest_entry {
  121. /* mac addr, match the entry*/
  122. u8 addr[MAC_NUM_OCTETS_PER_ADDR];
  123. u16 in_vlan_id;
  124. /* this mac addr output port,*/
  125. /* bit0-bit5 means Port0-Port5(1bit is vld)**/
  126. u32 port_mask[DSAF_DEST_PORT_NUM / DSAF_WORD_BIT_CNT];
  127. /* the vld input port num, dsaf-mode fix 0,*/
  128. /* non-dasf is the entry whitch port vld*/
  129. u8 in_port_num;
  130. u8 rsv[7];
  131. };
  132. struct dsaf_hw_stats {
  133. u64 pad_drop;
  134. u64 man_pkts;
  135. u64 rx_pkts;
  136. u64 rx_pkt_id;
  137. u64 rx_pause_frame;
  138. u64 release_buf_num;
  139. u64 sbm_drop;
  140. u64 crc_false;
  141. u64 bp_drop;
  142. u64 rslt_drop;
  143. u64 local_addr_false;
  144. u64 vlan_drop;
  145. u64 stp_drop;
  146. u64 tx_pkts;
  147. };
  148. struct hnae_vf_cb {
  149. u8 port_index;
  150. struct hns_mac_cb *mac_cb;
  151. struct dsaf_device *dsaf_dev;
  152. struct hnae_handle ae_handle; /* must be the last number */
  153. };
  154. struct dsaf_int_xge_src {
  155. u32 xid_xge_ecc_err_int_src;
  156. u32 xid_xge_fsm_timout_int_src;
  157. u32 sbm_xge_lnk_fsm_timout_int_src;
  158. u32 sbm_xge_lnk_ecc_2bit_int_src;
  159. u32 sbm_xge_mib_req_failed_int_src;
  160. u32 sbm_xge_mib_req_fsm_timout_int_src;
  161. u32 sbm_xge_mib_rels_fsm_timout_int_src;
  162. u32 sbm_xge_sram_ecc_2bit_int_src;
  163. u32 sbm_xge_mib_buf_sum_err_int_src;
  164. u32 sbm_xge_mib_req_extra_int_src;
  165. u32 sbm_xge_mib_rels_extra_int_src;
  166. u32 voq_xge_start_to_over_0_int_src;
  167. u32 voq_xge_start_to_over_1_int_src;
  168. u32 voq_xge_ecc_err_int_src;
  169. };
  170. struct dsaf_int_ppe_src {
  171. u32 xid_ppe_fsm_timout_int_src;
  172. u32 sbm_ppe_lnk_fsm_timout_int_src;
  173. u32 sbm_ppe_lnk_ecc_2bit_int_src;
  174. u32 sbm_ppe_mib_req_failed_int_src;
  175. u32 sbm_ppe_mib_req_fsm_timout_int_src;
  176. u32 sbm_ppe_mib_rels_fsm_timout_int_src;
  177. u32 sbm_ppe_sram_ecc_2bit_int_src;
  178. u32 sbm_ppe_mib_buf_sum_err_int_src;
  179. u32 sbm_ppe_mib_req_extra_int_src;
  180. u32 sbm_ppe_mib_rels_extra_int_src;
  181. u32 voq_ppe_start_to_over_0_int_src;
  182. u32 voq_ppe_ecc_err_int_src;
  183. u32 xod_ppe_fifo_rd_empty_int_src;
  184. u32 xod_ppe_fifo_wr_full_int_src;
  185. };
  186. struct dsaf_int_rocee_src {
  187. u32 xid_rocee_fsm_timout_int_src;
  188. u32 sbm_rocee_lnk_fsm_timout_int_src;
  189. u32 sbm_rocee_lnk_ecc_2bit_int_src;
  190. u32 sbm_rocee_mib_req_failed_int_src;
  191. u32 sbm_rocee_mib_req_fsm_timout_int_src;
  192. u32 sbm_rocee_mib_rels_fsm_timout_int_src;
  193. u32 sbm_rocee_sram_ecc_2bit_int_src;
  194. u32 sbm_rocee_mib_buf_sum_err_int_src;
  195. u32 sbm_rocee_mib_req_extra_int_src;
  196. u32 sbm_rocee_mib_rels_extra_int_src;
  197. u32 voq_rocee_start_to_over_0_int_src;
  198. u32 voq_rocee_ecc_err_int_src;
  199. };
  200. struct dsaf_int_tbl_src {
  201. u32 tbl_da0_mis_src;
  202. u32 tbl_da1_mis_src;
  203. u32 tbl_da2_mis_src;
  204. u32 tbl_da3_mis_src;
  205. u32 tbl_da4_mis_src;
  206. u32 tbl_da5_mis_src;
  207. u32 tbl_da6_mis_src;
  208. u32 tbl_da7_mis_src;
  209. u32 tbl_sa_mis_src;
  210. u32 tbl_old_sech_end_src;
  211. u32 lram_ecc_err1_src;
  212. u32 lram_ecc_err2_src;
  213. u32 tram_ecc_err1_src;
  214. u32 tram_ecc_err2_src;
  215. u32 tbl_ucast_bcast_xge0_src;
  216. u32 tbl_ucast_bcast_xge1_src;
  217. u32 tbl_ucast_bcast_xge2_src;
  218. u32 tbl_ucast_bcast_xge3_src;
  219. u32 tbl_ucast_bcast_xge4_src;
  220. u32 tbl_ucast_bcast_xge5_src;
  221. u32 tbl_ucast_bcast_ppe_src;
  222. u32 tbl_ucast_bcast_rocee_src;
  223. };
  224. struct dsaf_int_stat {
  225. struct dsaf_int_xge_src dsaf_int_xge_stat[DSAF_COMM_CHN];
  226. struct dsaf_int_ppe_src dsaf_int_ppe_stat[DSAF_COMM_CHN];
  227. struct dsaf_int_rocee_src dsaf_int_rocee_stat[DSAF_COMM_CHN];
  228. struct dsaf_int_tbl_src dsaf_int_tbl_stat[1];
  229. };
  230. /* Dsaf device struct define ,and mac -> dsaf */
  231. struct dsaf_device {
  232. struct device *dev;
  233. struct hnae_ae_dev ae_dev;
  234. void *priv;
  235. int virq[DSAF_IRQ_NUM];
  236. u8 __iomem *sc_base;
  237. u8 __iomem *sds_base;
  238. u8 __iomem *ppe_base;
  239. u8 __iomem *io_base;
  240. u8 __iomem *cpld_base;
  241. u32 desc_num; /* desc num per queue*/
  242. u32 buf_size; /* ring buffer size */
  243. int buf_size_type; /* ring buffer size-type */
  244. enum dsaf_mode dsaf_mode; /* dsaf mode */
  245. enum hal_dsaf_mode dsaf_en;
  246. enum hal_dsaf_tc_mode dsaf_tc_mode;
  247. u32 dsaf_ver;
  248. struct ppe_common_cb *ppe_common[DSAF_COMM_DEV_NUM];
  249. struct rcb_common_cb *rcb_common[DSAF_COMM_DEV_NUM];
  250. struct hns_mac_cb *mac_cb;
  251. struct dsaf_hw_stats hw_stats[DSAF_NODE_NUM];
  252. struct dsaf_int_stat int_stat;
  253. };
  254. static inline void *hns_dsaf_dev_priv(const struct dsaf_device *dsaf_dev)
  255. {
  256. return (void *)((u8 *)dsaf_dev + sizeof(*dsaf_dev));
  257. }
  258. struct dsaf_drv_tbl_tcam_key {
  259. union {
  260. struct {
  261. u8 mac_3;
  262. u8 mac_2;
  263. u8 mac_1;
  264. u8 mac_0;
  265. } bits;
  266. u32 val;
  267. } high;
  268. union {
  269. struct {
  270. u32 port:4; /* port id, */
  271. /* dsaf-mode fixed 0, non-dsaf-mode port id*/
  272. u32 vlan:12; /* vlan id */
  273. u32 mac_5:8;
  274. u32 mac_4:8;
  275. } bits;
  276. u32 val;
  277. } low;
  278. };
  279. struct dsaf_drv_soft_mac_tbl {
  280. struct dsaf_drv_tbl_tcam_key tcam_key;
  281. u16 index; /*the entry's index in tcam tab*/
  282. };
  283. struct dsaf_drv_priv {
  284. /* soft tab Mac key, for hardware tab*/
  285. struct dsaf_drv_soft_mac_tbl *soft_mac_tbl;
  286. };
  287. static inline void hns_dsaf_tbl_tcam_addr_cfg(struct dsaf_device *dsaf_dev,
  288. u32 tab_tcam_addr)
  289. {
  290. dsaf_set_dev_field(dsaf_dev, DSAF_TBL_TCAM_ADDR_0_REG,
  291. DSAF_TBL_TCAM_ADDR_M, DSAF_TBL_TCAM_ADDR_S,
  292. tab_tcam_addr);
  293. }
  294. static inline void hns_dsaf_tbl_tcam_load_pul(struct dsaf_device *dsaf_dev)
  295. {
  296. u32 o_tbl_pul;
  297. o_tbl_pul = dsaf_read_dev(dsaf_dev, DSAF_TBL_PUL_0_REG);
  298. dsaf_set_bit(o_tbl_pul, DSAF_TBL_PUL_TCAM_LOAD_S, 1);
  299. dsaf_write_dev(dsaf_dev, DSAF_TBL_PUL_0_REG, o_tbl_pul);
  300. dsaf_set_bit(o_tbl_pul, DSAF_TBL_PUL_TCAM_LOAD_S, 0);
  301. dsaf_write_dev(dsaf_dev, DSAF_TBL_PUL_0_REG, o_tbl_pul);
  302. }
  303. static inline void hns_dsaf_tbl_line_addr_cfg(struct dsaf_device *dsaf_dev,
  304. u32 tab_line_addr)
  305. {
  306. dsaf_set_dev_field(dsaf_dev, DSAF_TBL_LINE_ADDR_0_REG,
  307. DSAF_TBL_LINE_ADDR_M, DSAF_TBL_LINE_ADDR_S,
  308. tab_line_addr);
  309. }
  310. static inline int hns_dsaf_get_comm_idx_by_port(int port)
  311. {
  312. if ((port < DSAF_COMM_CHN) || (port == DSAF_MAX_PORT_NUM_PER_CHIP))
  313. return 0;
  314. else
  315. return (port - DSAF_COMM_CHN + 1);
  316. }
  317. static inline struct hnae_vf_cb *hns_ae_get_vf_cb(
  318. struct hnae_handle *handle)
  319. {
  320. return container_of(handle, struct hnae_vf_cb, ae_handle);
  321. }
  322. int hns_dsaf_set_mac_uc_entry(struct dsaf_device *dsaf_dev,
  323. struct dsaf_drv_mac_single_dest_entry *mac_entry);
  324. int hns_dsaf_set_mac_mc_entry(struct dsaf_device *dsaf_dev,
  325. struct dsaf_drv_mac_multi_dest_entry *mac_entry);
  326. int hns_dsaf_add_mac_mc_port(struct dsaf_device *dsaf_dev,
  327. struct dsaf_drv_mac_single_dest_entry *mac_entry);
  328. int hns_dsaf_del_mac_entry(struct dsaf_device *dsaf_dev, u16 vlan_id,
  329. u8 in_port_num, u8 *addr);
  330. int hns_dsaf_del_mac_mc_port(struct dsaf_device *dsaf_dev,
  331. struct dsaf_drv_mac_single_dest_entry *mac_entry);
  332. int hns_dsaf_get_mac_uc_entry(struct dsaf_device *dsaf_dev,
  333. struct dsaf_drv_mac_single_dest_entry *mac_entry);
  334. int hns_dsaf_get_mac_mc_entry(struct dsaf_device *dsaf_dev,
  335. struct dsaf_drv_mac_multi_dest_entry *mac_entry);
  336. int hns_dsaf_get_mac_entry_by_index(
  337. struct dsaf_device *dsaf_dev,
  338. u16 entry_index,
  339. struct dsaf_drv_mac_multi_dest_entry *mac_entry);
  340. void hns_dsaf_rst(struct dsaf_device *dsaf_dev, u32 val);
  341. void hns_ppe_srst_by_port(struct dsaf_device *dsaf_dev, u32 port, u32 val);
  342. void hns_ppe_com_srst(struct ppe_common_cb *ppe_common, u32 val);
  343. void hns_dsaf_fix_mac_mode(struct hns_mac_cb *mac_cb);
  344. int hns_dsaf_ae_init(struct dsaf_device *dsaf_dev);
  345. void hns_dsaf_ae_uninit(struct dsaf_device *dsaf_dev);
  346. void hns_dsaf_xge_srst_by_port(struct dsaf_device *dsaf_dev, u32 port, u32 val);
  347. void hns_dsaf_ge_srst_by_port(struct dsaf_device *dsaf_dev, u32 port, u32 val);
  348. void hns_dsaf_xge_core_srst_by_port(struct dsaf_device *dsaf_dev,
  349. u32 port, u32 val);
  350. void hns_dsaf_update_stats(struct dsaf_device *dsaf_dev, u32 inode_num);
  351. int hns_dsaf_get_sset_count(int stringset);
  352. void hns_dsaf_get_stats(struct dsaf_device *ddev, u64 *data, int port);
  353. void hns_dsaf_get_strings(int stringset, u8 *data, int port);
  354. void hns_dsaf_get_regs(struct dsaf_device *ddev, u32 port, void *data);
  355. int hns_dsaf_get_regs_count(void);
  356. void hns_dsaf_set_promisc_mode(struct dsaf_device *dsaf_dev, u32 en);
  357. #endif /* __HNS_DSAF_MAIN_H__ */