hns_dsaf_rcb.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021
  1. /*
  2. * Copyright (c) 2014-2015 Hisilicon Limited.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #include <linux/cdev.h>
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <asm/cacheflush.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/of.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_platform.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/spinlock.h>
  22. #include "hns_dsaf_main.h"
  23. #include "hns_dsaf_ppe.h"
  24. #include "hns_dsaf_rcb.h"
  25. #define RCB_COMMON_REG_OFFSET 0x80000
  26. #define TX_RING 0
  27. #define RX_RING 1
  28. #define RCB_RESET_WAIT_TIMES 30
  29. #define RCB_RESET_TRY_TIMES 10
  30. /**
  31. *hns_rcb_wait_fbd_clean - clean fbd
  32. *@qs: ring struct pointer array
  33. *@qnum: num of array
  34. *@flag: tx or rx flag
  35. */
  36. void hns_rcb_wait_fbd_clean(struct hnae_queue **qs, int q_num, u32 flag)
  37. {
  38. int i, wait_cnt;
  39. u32 fbd_num;
  40. for (wait_cnt = i = 0; i < q_num; wait_cnt++) {
  41. usleep_range(200, 300);
  42. fbd_num = 0;
  43. if (flag & RCB_INT_FLAG_TX)
  44. fbd_num += dsaf_read_dev(qs[i],
  45. RCB_RING_TX_RING_FBDNUM_REG);
  46. if (flag & RCB_INT_FLAG_RX)
  47. fbd_num += dsaf_read_dev(qs[i],
  48. RCB_RING_RX_RING_FBDNUM_REG);
  49. if (!fbd_num)
  50. i++;
  51. if (wait_cnt >= 10000)
  52. break;
  53. }
  54. if (i < q_num)
  55. dev_err(qs[i]->handle->owner_dev,
  56. "queue(%d) wait fbd(%d) clean fail!!\n", i, fbd_num);
  57. }
  58. /**
  59. *hns_rcb_reset_ring_hw - ring reset
  60. *@q: ring struct pointer
  61. */
  62. void hns_rcb_reset_ring_hw(struct hnae_queue *q)
  63. {
  64. u32 wait_cnt;
  65. u32 try_cnt = 0;
  66. u32 could_ret;
  67. u32 tx_fbd_num;
  68. while (try_cnt++ < RCB_RESET_TRY_TIMES) {
  69. usleep_range(100, 200);
  70. tx_fbd_num = dsaf_read_dev(q, RCB_RING_TX_RING_FBDNUM_REG);
  71. if (tx_fbd_num)
  72. continue;
  73. dsaf_write_dev(q, RCB_RING_PREFETCH_EN_REG, 0);
  74. dsaf_write_dev(q, RCB_RING_T0_BE_RST, 1);
  75. msleep(20);
  76. could_ret = dsaf_read_dev(q, RCB_RING_COULD_BE_RST);
  77. wait_cnt = 0;
  78. while (!could_ret && (wait_cnt < RCB_RESET_WAIT_TIMES)) {
  79. dsaf_write_dev(q, RCB_RING_T0_BE_RST, 0);
  80. dsaf_write_dev(q, RCB_RING_T0_BE_RST, 1);
  81. msleep(20);
  82. could_ret = dsaf_read_dev(q, RCB_RING_COULD_BE_RST);
  83. wait_cnt++;
  84. }
  85. dsaf_write_dev(q, RCB_RING_T0_BE_RST, 0);
  86. if (could_ret)
  87. break;
  88. }
  89. if (try_cnt >= RCB_RESET_TRY_TIMES)
  90. dev_err(q->dev->dev, "port%d reset ring fail\n",
  91. hns_ae_get_vf_cb(q->handle)->port_index);
  92. }
  93. /**
  94. *hns_rcb_int_ctrl_hw - rcb irq enable control
  95. *@q: hnae queue struct pointer
  96. *@flag:ring flag tx or rx
  97. *@mask:mask
  98. */
  99. void hns_rcb_int_ctrl_hw(struct hnae_queue *q, u32 flag, u32 mask)
  100. {
  101. u32 int_mask_en = !!mask;
  102. if (flag & RCB_INT_FLAG_TX) {
  103. dsaf_write_dev(q, RCB_RING_INTMSK_TXWL_REG, int_mask_en);
  104. dsaf_write_dev(q, RCB_RING_INTMSK_TX_OVERTIME_REG,
  105. int_mask_en);
  106. }
  107. if (flag & RCB_INT_FLAG_RX) {
  108. dsaf_write_dev(q, RCB_RING_INTMSK_RXWL_REG, int_mask_en);
  109. dsaf_write_dev(q, RCB_RING_INTMSK_RX_OVERTIME_REG,
  110. int_mask_en);
  111. }
  112. }
  113. void hns_rcb_int_clr_hw(struct hnae_queue *q, u32 flag)
  114. {
  115. u32 clr = 1;
  116. if (flag & RCB_INT_FLAG_TX) {
  117. dsaf_write_dev(q, RCB_RING_INTSTS_TX_RING_REG, clr);
  118. dsaf_write_dev(q, RCB_RING_INTSTS_TX_OVERTIME_REG, clr);
  119. }
  120. if (flag & RCB_INT_FLAG_RX) {
  121. dsaf_write_dev(q, RCB_RING_INTSTS_RX_RING_REG, clr);
  122. dsaf_write_dev(q, RCB_RING_INTSTS_RX_OVERTIME_REG, clr);
  123. }
  124. }
  125. /**
  126. *hns_rcb_ring_enable_hw - enable ring
  127. *@ring: rcb ring
  128. */
  129. void hns_rcb_ring_enable_hw(struct hnae_queue *q, u32 val)
  130. {
  131. dsaf_write_dev(q, RCB_RING_PREFETCH_EN_REG, !!val);
  132. }
  133. void hns_rcb_start(struct hnae_queue *q, u32 val)
  134. {
  135. hns_rcb_ring_enable_hw(q, val);
  136. }
  137. /**
  138. *hns_rcb_common_init_commit_hw - make rcb common init completed
  139. *@rcb_common: rcb common device
  140. */
  141. void hns_rcb_common_init_commit_hw(struct rcb_common_cb *rcb_common)
  142. {
  143. wmb(); /* Sync point before breakpoint */
  144. dsaf_write_dev(rcb_common, RCB_COM_CFG_SYS_FSH_REG, 1);
  145. wmb(); /* Sync point after breakpoint */
  146. }
  147. /**
  148. *hns_rcb_ring_init - init rcb ring
  149. *@ring_pair: ring pair control block
  150. *@ring_type: ring type, RX_RING or TX_RING
  151. */
  152. static void hns_rcb_ring_init(struct ring_pair_cb *ring_pair, int ring_type)
  153. {
  154. struct hnae_queue *q = &ring_pair->q;
  155. struct rcb_common_cb *rcb_common = ring_pair->rcb_common;
  156. u32 bd_size_type = rcb_common->dsaf_dev->buf_size_type;
  157. struct hnae_ring *ring =
  158. (ring_type == RX_RING) ? &q->rx_ring : &q->tx_ring;
  159. dma_addr_t dma = ring->desc_dma_addr;
  160. if (ring_type == RX_RING) {
  161. dsaf_write_dev(q, RCB_RING_RX_RING_BASEADDR_L_REG,
  162. (u32)dma);
  163. dsaf_write_dev(q, RCB_RING_RX_RING_BASEADDR_H_REG,
  164. (u32)((dma >> 31) >> 1));
  165. dsaf_write_dev(q, RCB_RING_RX_RING_BD_LEN_REG,
  166. bd_size_type);
  167. dsaf_write_dev(q, RCB_RING_RX_RING_BD_NUM_REG,
  168. ring_pair->port_id_in_dsa);
  169. dsaf_write_dev(q, RCB_RING_RX_RING_PKTLINE_REG,
  170. ring_pair->port_id_in_dsa);
  171. } else {
  172. dsaf_write_dev(q, RCB_RING_TX_RING_BASEADDR_L_REG,
  173. (u32)dma);
  174. dsaf_write_dev(q, RCB_RING_TX_RING_BASEADDR_H_REG,
  175. (u32)((dma >> 31) >> 1));
  176. dsaf_write_dev(q, RCB_RING_TX_RING_BD_LEN_REG,
  177. bd_size_type);
  178. dsaf_write_dev(q, RCB_RING_TX_RING_BD_NUM_REG,
  179. ring_pair->port_id_in_dsa);
  180. dsaf_write_dev(q, RCB_RING_TX_RING_PKTLINE_REG,
  181. ring_pair->port_id_in_dsa);
  182. }
  183. }
  184. /**
  185. *hns_rcb_init_hw - init rcb hardware
  186. *@ring: rcb ring
  187. */
  188. void hns_rcb_init_hw(struct ring_pair_cb *ring)
  189. {
  190. hns_rcb_ring_init(ring, RX_RING);
  191. hns_rcb_ring_init(ring, TX_RING);
  192. }
  193. /**
  194. *hns_rcb_set_port_desc_cnt - set rcb port description num
  195. *@rcb_common: rcb_common device
  196. *@port_idx:port index
  197. *@desc_cnt:BD num
  198. */
  199. static void hns_rcb_set_port_desc_cnt(struct rcb_common_cb *rcb_common,
  200. u32 port_idx, u32 desc_cnt)
  201. {
  202. if (port_idx >= HNS_RCB_SERVICE_NW_ENGINE_NUM)
  203. port_idx = 0;
  204. dsaf_write_dev(rcb_common, RCB_CFG_BD_NUM_REG + port_idx * 4,
  205. desc_cnt);
  206. }
  207. /**
  208. *hns_rcb_set_port_coalesced_frames - set rcb port coalesced frames
  209. *@rcb_common: rcb_common device
  210. *@port_idx:port index
  211. *@coalesced_frames:BD num for coalesced frames
  212. */
  213. static int hns_rcb_set_port_coalesced_frames(struct rcb_common_cb *rcb_common,
  214. u32 port_idx,
  215. u32 coalesced_frames)
  216. {
  217. if (port_idx >= HNS_RCB_SERVICE_NW_ENGINE_NUM)
  218. port_idx = 0;
  219. if (coalesced_frames >= rcb_common->desc_num ||
  220. coalesced_frames > HNS_RCB_MAX_COALESCED_FRAMES)
  221. return -EINVAL;
  222. dsaf_write_dev(rcb_common, RCB_CFG_PKTLINE_REG + port_idx * 4,
  223. coalesced_frames);
  224. return 0;
  225. }
  226. /**
  227. *hns_rcb_get_port_coalesced_frames - set rcb port coalesced frames
  228. *@rcb_common: rcb_common device
  229. *@port_idx:port index
  230. * return coaleseced frames value
  231. */
  232. static u32 hns_rcb_get_port_coalesced_frames(struct rcb_common_cb *rcb_common,
  233. u32 port_idx)
  234. {
  235. if (port_idx >= HNS_RCB_SERVICE_NW_ENGINE_NUM)
  236. port_idx = 0;
  237. return dsaf_read_dev(rcb_common,
  238. RCB_CFG_PKTLINE_REG + port_idx * 4);
  239. }
  240. /**
  241. *hns_rcb_set_timeout - set rcb port coalesced time_out
  242. *@rcb_common: rcb_common device
  243. *@time_out:time for coalesced time_out
  244. */
  245. static void hns_rcb_set_timeout(struct rcb_common_cb *rcb_common,
  246. u32 timeout)
  247. {
  248. dsaf_write_dev(rcb_common, RCB_CFG_OVERTIME_REG, timeout);
  249. }
  250. static int hns_rcb_common_get_port_num(struct rcb_common_cb *rcb_common)
  251. {
  252. if (rcb_common->comm_index == HNS_DSAF_COMM_SERVICE_NW_IDX)
  253. return HNS_RCB_SERVICE_NW_ENGINE_NUM;
  254. else
  255. return HNS_RCB_DEBUG_NW_ENGINE_NUM;
  256. }
  257. /*clr rcb comm exception irq**/
  258. static void hns_rcb_comm_exc_irq_en(
  259. struct rcb_common_cb *rcb_common, int en)
  260. {
  261. u32 clr_vlue = 0xfffffffful;
  262. u32 msk_vlue = en ? 0 : 0xfffffffful;
  263. /* clr int*/
  264. dsaf_write_dev(rcb_common, RCB_COM_INTSTS_ECC_ERR_REG, clr_vlue);
  265. dsaf_write_dev(rcb_common, RCB_COM_SF_CFG_RING_STS, clr_vlue);
  266. dsaf_write_dev(rcb_common, RCB_COM_SF_CFG_BD_RINT_STS, clr_vlue);
  267. dsaf_write_dev(rcb_common, RCB_COM_RINT_TX_PKT_REG, clr_vlue);
  268. dsaf_write_dev(rcb_common, RCB_COM_AXI_ERR_STS, clr_vlue);
  269. /*en msk*/
  270. dsaf_write_dev(rcb_common, RCB_COM_INTMASK_ECC_ERR_REG, msk_vlue);
  271. dsaf_write_dev(rcb_common, RCB_COM_SF_CFG_INTMASK_RING, msk_vlue);
  272. /*for tx bd neednot cacheline, so msk sf_txring_fbd_intmask (bit 1)**/
  273. dsaf_write_dev(rcb_common, RCB_COM_SF_CFG_INTMASK_BD, msk_vlue | 2);
  274. dsaf_write_dev(rcb_common, RCB_COM_INTMSK_TX_PKT_REG, msk_vlue);
  275. dsaf_write_dev(rcb_common, RCB_COM_AXI_WR_ERR_INTMASK, msk_vlue);
  276. }
  277. /**
  278. *hns_rcb_common_init_hw - init rcb common hardware
  279. *@rcb_common: rcb_common device
  280. *retuen 0 - success , negative --fail
  281. */
  282. int hns_rcb_common_init_hw(struct rcb_common_cb *rcb_common)
  283. {
  284. u32 reg_val;
  285. int i;
  286. int port_num = hns_rcb_common_get_port_num(rcb_common);
  287. hns_rcb_comm_exc_irq_en(rcb_common, 0);
  288. reg_val = dsaf_read_dev(rcb_common, RCB_COM_CFG_INIT_FLAG_REG);
  289. if (0x1 != (reg_val & 0x1)) {
  290. dev_err(rcb_common->dsaf_dev->dev,
  291. "RCB_COM_CFG_INIT_FLAG_REG reg = 0x%x\n", reg_val);
  292. return -EBUSY;
  293. }
  294. for (i = 0; i < port_num; i++) {
  295. hns_rcb_set_port_desc_cnt(rcb_common, i, rcb_common->desc_num);
  296. (void)hns_rcb_set_port_coalesced_frames(
  297. rcb_common, i, rcb_common->coalesced_frames);
  298. }
  299. hns_rcb_set_timeout(rcb_common, rcb_common->timeout);
  300. dsaf_write_dev(rcb_common, RCB_COM_CFG_ENDIAN_REG,
  301. HNS_RCB_COMMON_ENDIAN);
  302. return 0;
  303. }
  304. int hns_rcb_buf_size2type(u32 buf_size)
  305. {
  306. int bd_size_type;
  307. switch (buf_size) {
  308. case 512:
  309. bd_size_type = HNS_BD_SIZE_512_TYPE;
  310. break;
  311. case 1024:
  312. bd_size_type = HNS_BD_SIZE_1024_TYPE;
  313. break;
  314. case 2048:
  315. bd_size_type = HNS_BD_SIZE_2048_TYPE;
  316. break;
  317. case 4096:
  318. bd_size_type = HNS_BD_SIZE_4096_TYPE;
  319. break;
  320. default:
  321. bd_size_type = -EINVAL;
  322. }
  323. return bd_size_type;
  324. }
  325. static void hns_rcb_ring_get_cfg(struct hnae_queue *q, int ring_type)
  326. {
  327. struct hnae_ring *ring;
  328. struct rcb_common_cb *rcb_common;
  329. struct ring_pair_cb *ring_pair_cb;
  330. u32 buf_size;
  331. u16 desc_num;
  332. int irq_idx;
  333. ring_pair_cb = container_of(q, struct ring_pair_cb, q);
  334. if (ring_type == RX_RING) {
  335. ring = &q->rx_ring;
  336. ring->io_base = ring_pair_cb->q.io_base;
  337. irq_idx = HNS_RCB_IRQ_IDX_RX;
  338. } else {
  339. ring = &q->tx_ring;
  340. ring->io_base = (u8 __iomem *)ring_pair_cb->q.io_base +
  341. HNS_RCB_TX_REG_OFFSET;
  342. irq_idx = HNS_RCB_IRQ_IDX_TX;
  343. }
  344. rcb_common = ring_pair_cb->rcb_common;
  345. buf_size = rcb_common->dsaf_dev->buf_size;
  346. desc_num = rcb_common->dsaf_dev->desc_num;
  347. ring->desc = NULL;
  348. ring->desc_cb = NULL;
  349. ring->irq = ring_pair_cb->virq[irq_idx];
  350. ring->desc_dma_addr = 0;
  351. ring->buf_size = buf_size;
  352. ring->desc_num = desc_num;
  353. ring->max_desc_num_per_pkt = HNS_RCB_RING_MAX_BD_PER_PKT;
  354. ring->max_raw_data_sz_per_desc = HNS_RCB_MAX_PKT_SIZE;
  355. ring->max_pkt_size = HNS_RCB_MAX_PKT_SIZE;
  356. ring->next_to_use = 0;
  357. ring->next_to_clean = 0;
  358. }
  359. static void hns_rcb_ring_pair_get_cfg(struct ring_pair_cb *ring_pair_cb)
  360. {
  361. ring_pair_cb->q.handle = NULL;
  362. hns_rcb_ring_get_cfg(&ring_pair_cb->q, RX_RING);
  363. hns_rcb_ring_get_cfg(&ring_pair_cb->q, TX_RING);
  364. }
  365. static int hns_rcb_get_port(struct rcb_common_cb *rcb_common, int ring_idx)
  366. {
  367. int comm_index = rcb_common->comm_index;
  368. int port;
  369. int q_num;
  370. if (comm_index == HNS_DSAF_COMM_SERVICE_NW_IDX) {
  371. q_num = (int)rcb_common->max_q_per_vf * rcb_common->max_vfn;
  372. port = ring_idx / q_num;
  373. } else {
  374. port = HNS_RCB_SERVICE_NW_ENGINE_NUM + comm_index - 1;
  375. }
  376. return port;
  377. }
  378. static int hns_rcb_get_base_irq_idx(struct rcb_common_cb *rcb_common)
  379. {
  380. int comm_index = rcb_common->comm_index;
  381. if (comm_index == HNS_DSAF_COMM_SERVICE_NW_IDX)
  382. return HNS_SERVICE_RING_IRQ_IDX;
  383. else
  384. return HNS_DEBUG_RING_IRQ_IDX + (comm_index - 1) * 2;
  385. }
  386. #define RCB_COMM_BASE_TO_RING_BASE(base, ringid)\
  387. ((base) + 0x10000 + HNS_RCB_REG_OFFSET * (ringid))
  388. /**
  389. *hns_rcb_get_cfg - get rcb config
  390. *@rcb_common: rcb common device
  391. */
  392. void hns_rcb_get_cfg(struct rcb_common_cb *rcb_common)
  393. {
  394. struct ring_pair_cb *ring_pair_cb;
  395. u32 i;
  396. u32 ring_num = rcb_common->ring_num;
  397. int base_irq_idx = hns_rcb_get_base_irq_idx(rcb_common);
  398. struct device_node *np = rcb_common->dsaf_dev->dev->of_node;
  399. for (i = 0; i < ring_num; i++) {
  400. ring_pair_cb = &rcb_common->ring_pair_cb[i];
  401. ring_pair_cb->rcb_common = rcb_common;
  402. ring_pair_cb->dev = rcb_common->dsaf_dev->dev;
  403. ring_pair_cb->index = i;
  404. ring_pair_cb->q.io_base =
  405. RCB_COMM_BASE_TO_RING_BASE(rcb_common->io_base, i);
  406. ring_pair_cb->port_id_in_dsa = hns_rcb_get_port(rcb_common, i);
  407. ring_pair_cb->virq[HNS_RCB_IRQ_IDX_TX]
  408. = irq_of_parse_and_map(np, base_irq_idx + i * 2);
  409. ring_pair_cb->virq[HNS_RCB_IRQ_IDX_RX]
  410. = irq_of_parse_and_map(np, base_irq_idx + i * 2 + 1);
  411. ring_pair_cb->q.phy_base =
  412. RCB_COMM_BASE_TO_RING_BASE(rcb_common->phy_base, i);
  413. hns_rcb_ring_pair_get_cfg(ring_pair_cb);
  414. }
  415. }
  416. /**
  417. *hns_rcb_get_coalesced_frames - get rcb port coalesced frames
  418. *@rcb_common: rcb_common device
  419. *@comm_index:port index
  420. *return coalesced_frames
  421. */
  422. u32 hns_rcb_get_coalesced_frames(struct dsaf_device *dsaf_dev, int port)
  423. {
  424. int comm_index = hns_dsaf_get_comm_idx_by_port(port);
  425. struct rcb_common_cb *rcb_comm = dsaf_dev->rcb_common[comm_index];
  426. return hns_rcb_get_port_coalesced_frames(rcb_comm, port);
  427. }
  428. /**
  429. *hns_rcb_get_coalesce_usecs - get rcb port coalesced time_out
  430. *@rcb_common: rcb_common device
  431. *@comm_index:port index
  432. *return time_out
  433. */
  434. u32 hns_rcb_get_coalesce_usecs(struct dsaf_device *dsaf_dev, int comm_index)
  435. {
  436. struct rcb_common_cb *rcb_comm = dsaf_dev->rcb_common[comm_index];
  437. return rcb_comm->timeout;
  438. }
  439. /**
  440. *hns_rcb_set_coalesce_usecs - set rcb port coalesced time_out
  441. *@rcb_common: rcb_common device
  442. *@comm_index: comm :index
  443. *@etx_usecs:tx time for coalesced time_out
  444. *@rx_usecs:rx time for coalesced time_out
  445. */
  446. void hns_rcb_set_coalesce_usecs(struct dsaf_device *dsaf_dev,
  447. int port, u32 timeout)
  448. {
  449. int comm_index = hns_dsaf_get_comm_idx_by_port(port);
  450. struct rcb_common_cb *rcb_comm = dsaf_dev->rcb_common[comm_index];
  451. if (rcb_comm->timeout == timeout)
  452. return;
  453. if (comm_index == HNS_DSAF_COMM_SERVICE_NW_IDX) {
  454. dev_err(dsaf_dev->dev,
  455. "error: not support coalesce_usecs setting!\n");
  456. return;
  457. }
  458. rcb_comm->timeout = timeout;
  459. hns_rcb_set_timeout(rcb_comm, rcb_comm->timeout);
  460. }
  461. /**
  462. *hns_rcb_set_coalesced_frames - set rcb coalesced frames
  463. *@rcb_common: rcb_common device
  464. *@tx_frames:tx BD num for coalesced frames
  465. *@rx_frames:rx BD num for coalesced frames
  466. *Return 0 on success, negative on failure
  467. */
  468. int hns_rcb_set_coalesced_frames(struct dsaf_device *dsaf_dev,
  469. int port, u32 coalesced_frames)
  470. {
  471. int comm_index = hns_dsaf_get_comm_idx_by_port(port);
  472. struct rcb_common_cb *rcb_comm = dsaf_dev->rcb_common[comm_index];
  473. u32 coalesced_reg_val;
  474. int ret;
  475. coalesced_reg_val = hns_rcb_get_port_coalesced_frames(rcb_comm, port);
  476. if (coalesced_reg_val == coalesced_frames)
  477. return 0;
  478. if (coalesced_frames >= HNS_RCB_MIN_COALESCED_FRAMES) {
  479. ret = hns_rcb_set_port_coalesced_frames(rcb_comm, port,
  480. coalesced_frames);
  481. return ret;
  482. } else {
  483. return -EINVAL;
  484. }
  485. }
  486. /**
  487. *hns_rcb_get_queue_mode - get max VM number and max ring number per VM
  488. * accordding to dsaf mode
  489. *@dsaf_mode: dsaf mode
  490. *@max_vfn : max vfn number
  491. *@max_q_per_vf:max ring number per vm
  492. */
  493. void hns_rcb_get_queue_mode(enum dsaf_mode dsaf_mode, int comm_index,
  494. u16 *max_vfn, u16 *max_q_per_vf)
  495. {
  496. if (comm_index == HNS_DSAF_COMM_SERVICE_NW_IDX) {
  497. switch (dsaf_mode) {
  498. case DSAF_MODE_DISABLE_6PORT_0VM:
  499. *max_vfn = 1;
  500. *max_q_per_vf = 16;
  501. break;
  502. case DSAF_MODE_DISABLE_FIX:
  503. *max_vfn = 1;
  504. *max_q_per_vf = 1;
  505. break;
  506. case DSAF_MODE_DISABLE_2PORT_64VM:
  507. *max_vfn = 64;
  508. *max_q_per_vf = 1;
  509. break;
  510. case DSAF_MODE_DISABLE_6PORT_16VM:
  511. *max_vfn = 16;
  512. *max_q_per_vf = 1;
  513. break;
  514. default:
  515. *max_vfn = 1;
  516. *max_q_per_vf = 16;
  517. break;
  518. }
  519. } else {
  520. *max_vfn = 1;
  521. *max_q_per_vf = 1;
  522. }
  523. }
  524. int hns_rcb_get_ring_num(struct dsaf_device *dsaf_dev, int comm_index)
  525. {
  526. if (comm_index == HNS_DSAF_COMM_SERVICE_NW_IDX) {
  527. switch (dsaf_dev->dsaf_mode) {
  528. case DSAF_MODE_ENABLE_FIX:
  529. return 1;
  530. case DSAF_MODE_DISABLE_FIX:
  531. return 6;
  532. case DSAF_MODE_ENABLE_0VM:
  533. return 32;
  534. case DSAF_MODE_DISABLE_6PORT_0VM:
  535. case DSAF_MODE_ENABLE_16VM:
  536. case DSAF_MODE_DISABLE_6PORT_2VM:
  537. case DSAF_MODE_DISABLE_6PORT_16VM:
  538. case DSAF_MODE_DISABLE_6PORT_4VM:
  539. case DSAF_MODE_ENABLE_8VM:
  540. return 96;
  541. case DSAF_MODE_DISABLE_2PORT_16VM:
  542. case DSAF_MODE_DISABLE_2PORT_8VM:
  543. case DSAF_MODE_ENABLE_32VM:
  544. case DSAF_MODE_DISABLE_2PORT_64VM:
  545. case DSAF_MODE_ENABLE_128VM:
  546. return 128;
  547. default:
  548. dev_warn(dsaf_dev->dev,
  549. "get ring num fail,use default!dsaf_mode=%d\n",
  550. dsaf_dev->dsaf_mode);
  551. return 128;
  552. }
  553. } else {
  554. return 1;
  555. }
  556. }
  557. void __iomem *hns_rcb_common_get_vaddr(struct dsaf_device *dsaf_dev,
  558. int comm_index)
  559. {
  560. void __iomem *base_addr;
  561. if (comm_index == HNS_DSAF_COMM_SERVICE_NW_IDX)
  562. base_addr = dsaf_dev->ppe_base + RCB_COMMON_REG_OFFSET;
  563. else
  564. base_addr = dsaf_dev->sds_base
  565. + (comm_index - 1) * HNS_DSAF_DEBUG_NW_REG_OFFSET
  566. + RCB_COMMON_REG_OFFSET;
  567. return base_addr;
  568. }
  569. static phys_addr_t hns_rcb_common_get_paddr(struct dsaf_device *dsaf_dev,
  570. int comm_index)
  571. {
  572. struct device_node *np = dsaf_dev->dev->of_node;
  573. phys_addr_t phy_addr;
  574. const __be32 *tmp_addr;
  575. u64 addr_offset = 0;
  576. u64 size = 0;
  577. int index = 0;
  578. if (comm_index == HNS_DSAF_COMM_SERVICE_NW_IDX) {
  579. index = 2;
  580. addr_offset = RCB_COMMON_REG_OFFSET;
  581. } else {
  582. index = 1;
  583. addr_offset = (comm_index - 1) * HNS_DSAF_DEBUG_NW_REG_OFFSET +
  584. RCB_COMMON_REG_OFFSET;
  585. }
  586. tmp_addr = of_get_address(np, index, &size, NULL);
  587. phy_addr = of_translate_address(np, tmp_addr);
  588. return phy_addr + addr_offset;
  589. }
  590. int hns_rcb_common_get_cfg(struct dsaf_device *dsaf_dev,
  591. int comm_index)
  592. {
  593. struct rcb_common_cb *rcb_common;
  594. enum dsaf_mode dsaf_mode = dsaf_dev->dsaf_mode;
  595. u16 max_vfn;
  596. u16 max_q_per_vf;
  597. int ring_num = hns_rcb_get_ring_num(dsaf_dev, comm_index);
  598. rcb_common =
  599. devm_kzalloc(dsaf_dev->dev, sizeof(*rcb_common) +
  600. ring_num * sizeof(struct ring_pair_cb), GFP_KERNEL);
  601. if (!rcb_common) {
  602. dev_err(dsaf_dev->dev, "rcb common devm_kzalloc fail!\n");
  603. return -ENOMEM;
  604. }
  605. rcb_common->comm_index = comm_index;
  606. rcb_common->ring_num = ring_num;
  607. rcb_common->dsaf_dev = dsaf_dev;
  608. rcb_common->desc_num = dsaf_dev->desc_num;
  609. rcb_common->coalesced_frames = HNS_RCB_DEF_COALESCED_FRAMES;
  610. rcb_common->timeout = HNS_RCB_MAX_TIME_OUT;
  611. hns_rcb_get_queue_mode(dsaf_mode, comm_index, &max_vfn, &max_q_per_vf);
  612. rcb_common->max_vfn = max_vfn;
  613. rcb_common->max_q_per_vf = max_q_per_vf;
  614. rcb_common->io_base = hns_rcb_common_get_vaddr(dsaf_dev, comm_index);
  615. rcb_common->phy_base = hns_rcb_common_get_paddr(dsaf_dev, comm_index);
  616. dsaf_dev->rcb_common[comm_index] = rcb_common;
  617. return 0;
  618. }
  619. void hns_rcb_common_free_cfg(struct dsaf_device *dsaf_dev,
  620. u32 comm_index)
  621. {
  622. dsaf_dev->rcb_common[comm_index] = NULL;
  623. }
  624. void hns_rcb_update_stats(struct hnae_queue *queue)
  625. {
  626. struct ring_pair_cb *ring =
  627. container_of(queue, struct ring_pair_cb, q);
  628. struct dsaf_device *dsaf_dev = ring->rcb_common->dsaf_dev;
  629. struct ppe_common_cb *ppe_common
  630. = dsaf_dev->ppe_common[ring->rcb_common->comm_index];
  631. struct hns_ring_hw_stats *hw_stats = &ring->hw_stats;
  632. hw_stats->rx_pkts += dsaf_read_dev(queue,
  633. RCB_RING_RX_RING_PKTNUM_RECORD_REG);
  634. dsaf_write_dev(queue, RCB_RING_RX_RING_PKTNUM_RECORD_REG, 0x1);
  635. hw_stats->ppe_rx_ok_pkts += dsaf_read_dev(ppe_common,
  636. PPE_COM_HIS_RX_PKT_QID_OK_CNT_REG + 4 * ring->index);
  637. hw_stats->ppe_rx_drop_pkts += dsaf_read_dev(ppe_common,
  638. PPE_COM_HIS_RX_PKT_QID_DROP_CNT_REG + 4 * ring->index);
  639. hw_stats->tx_pkts += dsaf_read_dev(queue,
  640. RCB_RING_TX_RING_PKTNUM_RECORD_REG);
  641. dsaf_write_dev(queue, RCB_RING_TX_RING_PKTNUM_RECORD_REG, 0x1);
  642. hw_stats->ppe_tx_ok_pkts += dsaf_read_dev(ppe_common,
  643. PPE_COM_HIS_TX_PKT_QID_OK_CNT_REG + 4 * ring->index);
  644. hw_stats->ppe_tx_drop_pkts += dsaf_read_dev(ppe_common,
  645. PPE_COM_HIS_TX_PKT_QID_ERR_CNT_REG + 4 * ring->index);
  646. }
  647. /**
  648. *hns_rcb_get_stats - get rcb statistic
  649. *@ring: rcb ring
  650. *@data:statistic value
  651. */
  652. void hns_rcb_get_stats(struct hnae_queue *queue, u64 *data)
  653. {
  654. u64 *regs_buff = data;
  655. struct ring_pair_cb *ring =
  656. container_of(queue, struct ring_pair_cb, q);
  657. struct hns_ring_hw_stats *hw_stats = &ring->hw_stats;
  658. regs_buff[0] = hw_stats->tx_pkts;
  659. regs_buff[1] = hw_stats->ppe_tx_ok_pkts;
  660. regs_buff[2] = hw_stats->ppe_tx_drop_pkts;
  661. regs_buff[3] =
  662. dsaf_read_dev(queue, RCB_RING_TX_RING_FBDNUM_REG);
  663. regs_buff[4] = queue->tx_ring.stats.tx_pkts;
  664. regs_buff[5] = queue->tx_ring.stats.tx_bytes;
  665. regs_buff[6] = queue->tx_ring.stats.tx_err_cnt;
  666. regs_buff[7] = queue->tx_ring.stats.io_err_cnt;
  667. regs_buff[8] = queue->tx_ring.stats.sw_err_cnt;
  668. regs_buff[9] = queue->tx_ring.stats.seg_pkt_cnt;
  669. regs_buff[10] = queue->tx_ring.stats.restart_queue;
  670. regs_buff[11] = queue->tx_ring.stats.tx_busy;
  671. regs_buff[12] = hw_stats->rx_pkts;
  672. regs_buff[13] = hw_stats->ppe_rx_ok_pkts;
  673. regs_buff[14] = hw_stats->ppe_rx_drop_pkts;
  674. regs_buff[15] =
  675. dsaf_read_dev(queue, RCB_RING_RX_RING_FBDNUM_REG);
  676. regs_buff[16] = queue->rx_ring.stats.rx_pkts;
  677. regs_buff[17] = queue->rx_ring.stats.rx_bytes;
  678. regs_buff[18] = queue->rx_ring.stats.rx_err_cnt;
  679. regs_buff[19] = queue->rx_ring.stats.io_err_cnt;
  680. regs_buff[20] = queue->rx_ring.stats.sw_err_cnt;
  681. regs_buff[21] = queue->rx_ring.stats.seg_pkt_cnt;
  682. regs_buff[22] = queue->rx_ring.stats.reuse_pg_cnt;
  683. regs_buff[23] = queue->rx_ring.stats.err_pkt_len;
  684. regs_buff[24] = queue->rx_ring.stats.non_vld_descs;
  685. regs_buff[25] = queue->rx_ring.stats.err_bd_num;
  686. regs_buff[26] = queue->rx_ring.stats.l2_err;
  687. regs_buff[27] = queue->rx_ring.stats.l3l4_csum_err;
  688. }
  689. /**
  690. *hns_rcb_get_ring_sset_count - rcb string set count
  691. *@stringset:ethtool cmd
  692. *return rcb ring string set count
  693. */
  694. int hns_rcb_get_ring_sset_count(int stringset)
  695. {
  696. if (stringset == ETH_SS_STATS)
  697. return HNS_RING_STATIC_REG_NUM;
  698. return 0;
  699. }
  700. /**
  701. *hns_rcb_get_common_regs_count - rcb common regs count
  702. *return regs count
  703. */
  704. int hns_rcb_get_common_regs_count(void)
  705. {
  706. return HNS_RCB_COMMON_DUMP_REG_NUM;
  707. }
  708. /**
  709. *rcb_get_sset_count - rcb ring regs count
  710. *return regs count
  711. */
  712. int hns_rcb_get_ring_regs_count(void)
  713. {
  714. return HNS_RCB_RING_DUMP_REG_NUM;
  715. }
  716. /**
  717. *hns_rcb_get_strings - get rcb string set
  718. *@stringset:string set index
  719. *@data:strings name value
  720. *@index:queue index
  721. */
  722. void hns_rcb_get_strings(int stringset, u8 *data, int index)
  723. {
  724. char *buff = (char *)data;
  725. if (stringset != ETH_SS_STATS)
  726. return;
  727. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_rcb_pkt_num", index);
  728. buff = buff + ETH_GSTRING_LEN;
  729. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_ppe_tx_pkt_num", index);
  730. buff = buff + ETH_GSTRING_LEN;
  731. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_ppe_drop_pkt_num", index);
  732. buff = buff + ETH_GSTRING_LEN;
  733. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_fbd_num", index);
  734. buff = buff + ETH_GSTRING_LEN;
  735. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_pkt_num", index);
  736. buff = buff + ETH_GSTRING_LEN;
  737. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_bytes", index);
  738. buff = buff + ETH_GSTRING_LEN;
  739. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_err_cnt", index);
  740. buff = buff + ETH_GSTRING_LEN;
  741. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_io_err", index);
  742. buff = buff + ETH_GSTRING_LEN;
  743. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_sw_err", index);
  744. buff = buff + ETH_GSTRING_LEN;
  745. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_seg_pkt", index);
  746. buff = buff + ETH_GSTRING_LEN;
  747. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_restart_queue", index);
  748. buff = buff + ETH_GSTRING_LEN;
  749. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_tx_busy", index);
  750. buff = buff + ETH_GSTRING_LEN;
  751. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_rcb_pkt_num", index);
  752. buff = buff + ETH_GSTRING_LEN;
  753. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_ppe_pkt_num", index);
  754. buff = buff + ETH_GSTRING_LEN;
  755. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_ppe_drop_pkt_num", index);
  756. buff = buff + ETH_GSTRING_LEN;
  757. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_fbd_num", index);
  758. buff = buff + ETH_GSTRING_LEN;
  759. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_pkt_num", index);
  760. buff = buff + ETH_GSTRING_LEN;
  761. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_bytes", index);
  762. buff = buff + ETH_GSTRING_LEN;
  763. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_err_cnt", index);
  764. buff = buff + ETH_GSTRING_LEN;
  765. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_io_err", index);
  766. buff = buff + ETH_GSTRING_LEN;
  767. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_sw_err", index);
  768. buff = buff + ETH_GSTRING_LEN;
  769. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_seg_pkt", index);
  770. buff = buff + ETH_GSTRING_LEN;
  771. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_reuse_pg", index);
  772. buff = buff + ETH_GSTRING_LEN;
  773. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_len_err", index);
  774. buff = buff + ETH_GSTRING_LEN;
  775. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_non_vld_desc_err", index);
  776. buff = buff + ETH_GSTRING_LEN;
  777. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_bd_num_err", index);
  778. buff = buff + ETH_GSTRING_LEN;
  779. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_l2_err", index);
  780. buff = buff + ETH_GSTRING_LEN;
  781. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_l3l4csum_err", index);
  782. }
  783. void hns_rcb_get_common_regs(struct rcb_common_cb *rcb_com, void *data)
  784. {
  785. u32 *regs = data;
  786. u32 i = 0;
  787. /*rcb common registers */
  788. regs[0] = dsaf_read_dev(rcb_com, RCB_COM_CFG_ENDIAN_REG);
  789. regs[1] = dsaf_read_dev(rcb_com, RCB_COM_CFG_SYS_FSH_REG);
  790. regs[2] = dsaf_read_dev(rcb_com, RCB_COM_CFG_INIT_FLAG_REG);
  791. regs[3] = dsaf_read_dev(rcb_com, RCB_COM_CFG_PKT_REG);
  792. regs[4] = dsaf_read_dev(rcb_com, RCB_COM_CFG_RINVLD_REG);
  793. regs[5] = dsaf_read_dev(rcb_com, RCB_COM_CFG_FNA_REG);
  794. regs[6] = dsaf_read_dev(rcb_com, RCB_COM_CFG_FA_REG);
  795. regs[7] = dsaf_read_dev(rcb_com, RCB_COM_CFG_PKT_TC_BP_REG);
  796. regs[8] = dsaf_read_dev(rcb_com, RCB_COM_CFG_PPE_TNL_CLKEN_REG);
  797. regs[9] = dsaf_read_dev(rcb_com, RCB_COM_INTMSK_TX_PKT_REG);
  798. regs[10] = dsaf_read_dev(rcb_com, RCB_COM_RINT_TX_PKT_REG);
  799. regs[11] = dsaf_read_dev(rcb_com, RCB_COM_INTMASK_ECC_ERR_REG);
  800. regs[12] = dsaf_read_dev(rcb_com, RCB_COM_INTSTS_ECC_ERR_REG);
  801. regs[13] = dsaf_read_dev(rcb_com, RCB_COM_EBD_SRAM_ERR_REG);
  802. regs[14] = dsaf_read_dev(rcb_com, RCB_COM_RXRING_ERR_REG);
  803. regs[15] = dsaf_read_dev(rcb_com, RCB_COM_TXRING_ERR_REG);
  804. regs[16] = dsaf_read_dev(rcb_com, RCB_COM_TX_FBD_ERR_REG);
  805. regs[17] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK_EN_REG);
  806. regs[18] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK0_REG);
  807. regs[19] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK1_REG);
  808. regs[20] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK2_REG);
  809. regs[21] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK3_REG);
  810. regs[22] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK4_REG);
  811. regs[23] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK5_REG);
  812. regs[24] = dsaf_read_dev(rcb_com, RCB_ECC_ERR_ADDR0_REG);
  813. regs[25] = dsaf_read_dev(rcb_com, RCB_ECC_ERR_ADDR3_REG);
  814. regs[26] = dsaf_read_dev(rcb_com, RCB_ECC_ERR_ADDR4_REG);
  815. regs[27] = dsaf_read_dev(rcb_com, RCB_ECC_ERR_ADDR5_REG);
  816. regs[28] = dsaf_read_dev(rcb_com, RCB_COM_SF_CFG_INTMASK_RING);
  817. regs[29] = dsaf_read_dev(rcb_com, RCB_COM_SF_CFG_RING_STS);
  818. regs[30] = dsaf_read_dev(rcb_com, RCB_COM_SF_CFG_RING);
  819. regs[31] = dsaf_read_dev(rcb_com, RCB_COM_SF_CFG_INTMASK_BD);
  820. regs[32] = dsaf_read_dev(rcb_com, RCB_COM_SF_CFG_BD_RINT_STS);
  821. regs[33] = dsaf_read_dev(rcb_com, RCB_COM_RCB_RD_BD_BUSY);
  822. regs[34] = dsaf_read_dev(rcb_com, RCB_COM_RCB_FBD_CRT_EN);
  823. regs[35] = dsaf_read_dev(rcb_com, RCB_COM_AXI_WR_ERR_INTMASK);
  824. regs[36] = dsaf_read_dev(rcb_com, RCB_COM_AXI_ERR_STS);
  825. regs[37] = dsaf_read_dev(rcb_com, RCB_COM_CHK_TX_FBD_NUM_REG);
  826. /* rcb common entry registers */
  827. for (i = 0; i < 16; i++) { /* total 16 model registers */
  828. regs[38 + i]
  829. = dsaf_read_dev(rcb_com, RCB_CFG_BD_NUM_REG + 4 * i);
  830. regs[54 + i]
  831. = dsaf_read_dev(rcb_com, RCB_CFG_PKTLINE_REG + 4 * i);
  832. }
  833. regs[70] = dsaf_read_dev(rcb_com, RCB_CFG_OVERTIME_REG);
  834. regs[71] = dsaf_read_dev(rcb_com, RCB_CFG_PKTLINE_INT_NUM_REG);
  835. regs[72] = dsaf_read_dev(rcb_com, RCB_CFG_OVERTIME_INT_NUM_REG);
  836. /* mark end of rcb common regs */
  837. for (i = 73; i < 80; i++)
  838. regs[i] = 0xcccccccc;
  839. }
  840. void hns_rcb_get_ring_regs(struct hnae_queue *queue, void *data)
  841. {
  842. u32 *regs = data;
  843. struct ring_pair_cb *ring_pair
  844. = container_of(queue, struct ring_pair_cb, q);
  845. u32 i = 0;
  846. /*rcb ring registers */
  847. regs[0] = dsaf_read_dev(queue, RCB_RING_RX_RING_BASEADDR_L_REG);
  848. regs[1] = dsaf_read_dev(queue, RCB_RING_RX_RING_BASEADDR_H_REG);
  849. regs[2] = dsaf_read_dev(queue, RCB_RING_RX_RING_BD_NUM_REG);
  850. regs[3] = dsaf_read_dev(queue, RCB_RING_RX_RING_BD_LEN_REG);
  851. regs[4] = dsaf_read_dev(queue, RCB_RING_RX_RING_PKTLINE_REG);
  852. regs[5] = dsaf_read_dev(queue, RCB_RING_RX_RING_TAIL_REG);
  853. regs[6] = dsaf_read_dev(queue, RCB_RING_RX_RING_HEAD_REG);
  854. regs[7] = dsaf_read_dev(queue, RCB_RING_RX_RING_FBDNUM_REG);
  855. regs[8] = dsaf_read_dev(queue, RCB_RING_RX_RING_PKTNUM_RECORD_REG);
  856. regs[9] = dsaf_read_dev(queue, RCB_RING_TX_RING_BASEADDR_L_REG);
  857. regs[10] = dsaf_read_dev(queue, RCB_RING_TX_RING_BASEADDR_H_REG);
  858. regs[11] = dsaf_read_dev(queue, RCB_RING_TX_RING_BD_NUM_REG);
  859. regs[12] = dsaf_read_dev(queue, RCB_RING_TX_RING_BD_LEN_REG);
  860. regs[13] = dsaf_read_dev(queue, RCB_RING_TX_RING_PKTLINE_REG);
  861. regs[15] = dsaf_read_dev(queue, RCB_RING_TX_RING_TAIL_REG);
  862. regs[16] = dsaf_read_dev(queue, RCB_RING_TX_RING_HEAD_REG);
  863. regs[17] = dsaf_read_dev(queue, RCB_RING_TX_RING_FBDNUM_REG);
  864. regs[18] = dsaf_read_dev(queue, RCB_RING_TX_RING_OFFSET_REG);
  865. regs[19] = dsaf_read_dev(queue, RCB_RING_TX_RING_PKTNUM_RECORD_REG);
  866. regs[20] = dsaf_read_dev(queue, RCB_RING_PREFETCH_EN_REG);
  867. regs[21] = dsaf_read_dev(queue, RCB_RING_CFG_VF_NUM_REG);
  868. regs[22] = dsaf_read_dev(queue, RCB_RING_ASID_REG);
  869. regs[23] = dsaf_read_dev(queue, RCB_RING_RX_VM_REG);
  870. regs[24] = dsaf_read_dev(queue, RCB_RING_T0_BE_RST);
  871. regs[25] = dsaf_read_dev(queue, RCB_RING_COULD_BE_RST);
  872. regs[26] = dsaf_read_dev(queue, RCB_RING_WRR_WEIGHT_REG);
  873. regs[27] = dsaf_read_dev(queue, RCB_RING_INTMSK_RXWL_REG);
  874. regs[28] = dsaf_read_dev(queue, RCB_RING_INTSTS_RX_RING_REG);
  875. regs[29] = dsaf_read_dev(queue, RCB_RING_INTMSK_TXWL_REG);
  876. regs[30] = dsaf_read_dev(queue, RCB_RING_INTSTS_TX_RING_REG);
  877. regs[31] = dsaf_read_dev(queue, RCB_RING_INTMSK_RX_OVERTIME_REG);
  878. regs[32] = dsaf_read_dev(queue, RCB_RING_INTSTS_RX_OVERTIME_REG);
  879. regs[33] = dsaf_read_dev(queue, RCB_RING_INTMSK_TX_OVERTIME_REG);
  880. regs[34] = dsaf_read_dev(queue, RCB_RING_INTSTS_TX_OVERTIME_REG);
  881. /* mark end of ring regs */
  882. for (i = 35; i < 40; i++)
  883. regs[i] = 0xcccccc00 + ring_pair->index;
  884. }