debug.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * drivers/net/ethernet/ibm/emac/debug.c
  3. *
  4. * Driver for PowerPC 4xx on-chip ethernet controller, debug print routines.
  5. *
  6. * Copyright 2007 Benjamin Herrenschmidt, IBM Corp.
  7. * <benh@kernel.crashing.org>
  8. *
  9. * Based on the arch/ppc version of the driver:
  10. *
  11. * Copyright (c) 2004, 2005 Zultys Technologies
  12. * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. */
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/sysrq.h>
  25. #include <asm/io.h>
  26. #include "core.h"
  27. static DEFINE_SPINLOCK(emac_dbg_lock);
  28. static void emac_desc_dump(struct emac_instance *p)
  29. {
  30. int i;
  31. printk("** EMAC %s TX BDs **\n"
  32. " tx_cnt = %d tx_slot = %d ack_slot = %d\n",
  33. p->ofdev->dev.of_node->full_name,
  34. p->tx_cnt, p->tx_slot, p->ack_slot);
  35. for (i = 0; i < NUM_TX_BUFF / 2; ++i)
  36. printk
  37. ("bd[%2d] 0x%08x %c 0x%04x %4u - bd[%2d] 0x%08x %c 0x%04x %4u\n",
  38. i, p->tx_desc[i].data_ptr, p->tx_skb[i] ? 'V' : ' ',
  39. p->tx_desc[i].ctrl, p->tx_desc[i].data_len,
  40. NUM_TX_BUFF / 2 + i,
  41. p->tx_desc[NUM_TX_BUFF / 2 + i].data_ptr,
  42. p->tx_skb[NUM_TX_BUFF / 2 + i] ? 'V' : ' ',
  43. p->tx_desc[NUM_TX_BUFF / 2 + i].ctrl,
  44. p->tx_desc[NUM_TX_BUFF / 2 + i].data_len);
  45. printk("** EMAC %s RX BDs **\n"
  46. " rx_slot = %d flags = 0x%lx rx_skb_size = %d rx_sync_size = %d\n"
  47. " rx_sg_skb = 0x%p\n",
  48. p->ofdev->dev.of_node->full_name,
  49. p->rx_slot, p->commac.flags, p->rx_skb_size,
  50. p->rx_sync_size, p->rx_sg_skb);
  51. for (i = 0; i < NUM_RX_BUFF / 2; ++i)
  52. printk
  53. ("bd[%2d] 0x%08x %c 0x%04x %4u - bd[%2d] 0x%08x %c 0x%04x %4u\n",
  54. i, p->rx_desc[i].data_ptr, p->rx_skb[i] ? 'V' : ' ',
  55. p->rx_desc[i].ctrl, p->rx_desc[i].data_len,
  56. NUM_RX_BUFF / 2 + i,
  57. p->rx_desc[NUM_RX_BUFF / 2 + i].data_ptr,
  58. p->rx_skb[NUM_RX_BUFF / 2 + i] ? 'V' : ' ',
  59. p->rx_desc[NUM_RX_BUFF / 2 + i].ctrl,
  60. p->rx_desc[NUM_RX_BUFF / 2 + i].data_len);
  61. }
  62. static void emac_mac_dump(struct emac_instance *dev)
  63. {
  64. struct emac_regs __iomem *p = dev->emacp;
  65. const int xaht_regs = EMAC_XAHT_REGS(dev);
  66. u32 *gaht_base = emac_gaht_base(dev);
  67. u32 *iaht_base = emac_iaht_base(dev);
  68. int emac4sync = emac_has_feature(dev, EMAC_FTR_EMAC4SYNC);
  69. int n;
  70. printk("** EMAC %s registers **\n"
  71. "MR0 = 0x%08x MR1 = 0x%08x TMR0 = 0x%08x TMR1 = 0x%08x\n"
  72. "RMR = 0x%08x ISR = 0x%08x ISER = 0x%08x\n"
  73. "IAR = %04x%08x VTPID = 0x%04x VTCI = 0x%04x\n",
  74. dev->ofdev->dev.of_node->full_name,
  75. in_be32(&p->mr0), in_be32(&p->mr1),
  76. in_be32(&p->tmr0), in_be32(&p->tmr1),
  77. in_be32(&p->rmr), in_be32(&p->isr), in_be32(&p->iser),
  78. in_be32(&p->iahr), in_be32(&p->ialr), in_be32(&p->vtpid),
  79. in_be32(&p->vtci)
  80. );
  81. if (emac4sync)
  82. printk("MAR = %04x%08x MMAR = %04x%08x\n",
  83. in_be32(&p->u0.emac4sync.mahr),
  84. in_be32(&p->u0.emac4sync.malr),
  85. in_be32(&p->u0.emac4sync.mmahr),
  86. in_be32(&p->u0.emac4sync.mmalr)
  87. );
  88. for (n = 0; n < xaht_regs; n++)
  89. printk("IAHT%02d = 0x%08x\n", n + 1, in_be32(iaht_base + n));
  90. for (n = 0; n < xaht_regs; n++)
  91. printk("GAHT%02d = 0x%08x\n", n + 1, in_be32(gaht_base + n));
  92. printk("LSA = %04x%08x IPGVR = 0x%04x\n"
  93. "STACR = 0x%08x TRTR = 0x%08x RWMR = 0x%08x\n"
  94. "OCTX = 0x%08x OCRX = 0x%08x\n",
  95. in_be32(&p->lsah), in_be32(&p->lsal), in_be32(&p->ipgvr),
  96. in_be32(&p->stacr), in_be32(&p->trtr), in_be32(&p->rwmr),
  97. in_be32(&p->octx), in_be32(&p->ocrx)
  98. );
  99. if (!emac4sync) {
  100. printk("IPCR = 0x%08x\n",
  101. in_be32(&p->u1.emac4.ipcr)
  102. );
  103. } else {
  104. printk("REVID = 0x%08x TPC = 0x%08x\n",
  105. in_be32(&p->u1.emac4sync.revid),
  106. in_be32(&p->u1.emac4sync.tpc)
  107. );
  108. }
  109. emac_desc_dump(dev);
  110. }
  111. static void emac_mal_dump(struct mal_instance *mal)
  112. {
  113. int i;
  114. printk("** MAL %s Registers **\n"
  115. "CFG = 0x%08x ESR = 0x%08x IER = 0x%08x\n"
  116. "TX|CASR = 0x%08x CARR = 0x%08x EOBISR = 0x%08x DEIR = 0x%08x\n"
  117. "RX|CASR = 0x%08x CARR = 0x%08x EOBISR = 0x%08x DEIR = 0x%08x\n",
  118. mal->ofdev->dev.of_node->full_name,
  119. get_mal_dcrn(mal, MAL_CFG), get_mal_dcrn(mal, MAL_ESR),
  120. get_mal_dcrn(mal, MAL_IER),
  121. get_mal_dcrn(mal, MAL_TXCASR), get_mal_dcrn(mal, MAL_TXCARR),
  122. get_mal_dcrn(mal, MAL_TXEOBISR), get_mal_dcrn(mal, MAL_TXDEIR),
  123. get_mal_dcrn(mal, MAL_RXCASR), get_mal_dcrn(mal, MAL_RXCARR),
  124. get_mal_dcrn(mal, MAL_RXEOBISR), get_mal_dcrn(mal, MAL_RXDEIR)
  125. );
  126. printk("TX|");
  127. for (i = 0; i < mal->num_tx_chans; ++i) {
  128. if (i && !(i % 4))
  129. printk("\n ");
  130. printk("CTP%d = 0x%08x ", i, get_mal_dcrn(mal, MAL_TXCTPR(i)));
  131. }
  132. printk("\nRX|");
  133. for (i = 0; i < mal->num_rx_chans; ++i) {
  134. if (i && !(i % 4))
  135. printk("\n ");
  136. printk("CTP%d = 0x%08x ", i, get_mal_dcrn(mal, MAL_RXCTPR(i)));
  137. }
  138. printk("\n ");
  139. for (i = 0; i < mal->num_rx_chans; ++i) {
  140. u32 r = get_mal_dcrn(mal, MAL_RCBS(i));
  141. if (i && !(i % 3))
  142. printk("\n ");
  143. printk("RCBS%d = 0x%08x (%d) ", i, r, r * 16);
  144. }
  145. printk("\n");
  146. }
  147. static struct emac_instance *__emacs[4];
  148. static struct mal_instance *__mals[1];
  149. void emac_dbg_register(struct emac_instance *dev)
  150. {
  151. unsigned long flags;
  152. int i;
  153. spin_lock_irqsave(&emac_dbg_lock, flags);
  154. for (i = 0; i < ARRAY_SIZE(__emacs); i++)
  155. if (__emacs[i] == NULL) {
  156. __emacs[i] = dev;
  157. break;
  158. }
  159. spin_unlock_irqrestore(&emac_dbg_lock, flags);
  160. }
  161. void emac_dbg_unregister(struct emac_instance *dev)
  162. {
  163. unsigned long flags;
  164. int i;
  165. spin_lock_irqsave(&emac_dbg_lock, flags);
  166. for (i = 0; i < ARRAY_SIZE(__emacs); i++)
  167. if (__emacs[i] == dev) {
  168. __emacs[i] = NULL;
  169. break;
  170. }
  171. spin_unlock_irqrestore(&emac_dbg_lock, flags);
  172. }
  173. void mal_dbg_register(struct mal_instance *mal)
  174. {
  175. unsigned long flags;
  176. int i;
  177. spin_lock_irqsave(&emac_dbg_lock, flags);
  178. for (i = 0; i < ARRAY_SIZE(__mals); i++)
  179. if (__mals[i] == NULL) {
  180. __mals[i] = mal;
  181. break;
  182. }
  183. spin_unlock_irqrestore(&emac_dbg_lock, flags);
  184. }
  185. void mal_dbg_unregister(struct mal_instance *mal)
  186. {
  187. unsigned long flags;
  188. int i;
  189. spin_lock_irqsave(&emac_dbg_lock, flags);
  190. for (i = 0; i < ARRAY_SIZE(__mals); i++)
  191. if (__mals[i] == mal) {
  192. __mals[i] = NULL;
  193. break;
  194. }
  195. spin_unlock_irqrestore(&emac_dbg_lock, flags);
  196. }
  197. void emac_dbg_dump_all(void)
  198. {
  199. unsigned int i;
  200. unsigned long flags;
  201. spin_lock_irqsave(&emac_dbg_lock, flags);
  202. for (i = 0; i < ARRAY_SIZE(__mals); ++i)
  203. if (__mals[i])
  204. emac_mal_dump(__mals[i]);
  205. for (i = 0; i < ARRAY_SIZE(__emacs); ++i)
  206. if (__emacs[i])
  207. emac_mac_dump(__emacs[i]);
  208. spin_unlock_irqrestore(&emac_dbg_lock, flags);
  209. }
  210. #if defined(CONFIG_MAGIC_SYSRQ)
  211. static void emac_sysrq_handler(int key)
  212. {
  213. emac_dbg_dump_all();
  214. }
  215. static struct sysrq_key_op emac_sysrq_op = {
  216. .handler = emac_sysrq_handler,
  217. .help_msg = "emac(c)",
  218. .action_msg = "Show EMAC(s) status",
  219. };
  220. int __init emac_init_debug(void)
  221. {
  222. return register_sysrq_key('c', &emac_sysrq_op);
  223. }
  224. void __exit emac_fini_debug(void)
  225. {
  226. unregister_sysrq_key('c', &emac_sysrq_op);
  227. }
  228. #else
  229. int __init emac_init_debug(void)
  230. {
  231. return 0;
  232. }
  233. void __exit emac_fini_debug(void)
  234. {
  235. }
  236. #endif /* CONFIG_MAGIC_SYSRQ */