r6040.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Copyright (C) 2007-2012 Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/string.h>
  28. #include <linux/timer.h>
  29. #include <linux/errno.h>
  30. #include <linux/ioport.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/pci.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/delay.h>
  37. #include <linux/mii.h>
  38. #include <linux/ethtool.h>
  39. #include <linux/crc32.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/bitops.h>
  42. #include <linux/io.h>
  43. #include <linux/irq.h>
  44. #include <linux/uaccess.h>
  45. #include <linux/phy.h>
  46. #include <asm/processor.h>
  47. #define DRV_NAME "r6040"
  48. #define DRV_VERSION "0.28"
  49. #define DRV_RELDATE "07Oct2011"
  50. /* Time in jiffies before concluding the transmitter is hung. */
  51. #define TX_TIMEOUT (6000 * HZ / 1000)
  52. /* RDC MAC I/O Size */
  53. #define R6040_IO_SIZE 256
  54. /* MAX RDC MAC */
  55. #define MAX_MAC 2
  56. /* MAC registers */
  57. #define MCR0 0x00 /* Control register 0 */
  58. #define MCR0_RCVEN 0x0002 /* Receive enable */
  59. #define MCR0_PROMISC 0x0020 /* Promiscuous mode */
  60. #define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
  61. #define MCR0_XMTEN 0x1000 /* Transmission enable */
  62. #define MCR0_FD 0x8000 /* Full/Half duplex */
  63. #define MCR1 0x04 /* Control register 1 */
  64. #define MAC_RST 0x0001 /* Reset the MAC */
  65. #define MBCR 0x08 /* Bus control */
  66. #define MT_ICR 0x0C /* TX interrupt control */
  67. #define MR_ICR 0x10 /* RX interrupt control */
  68. #define MTPR 0x14 /* TX poll command register */
  69. #define TM2TX 0x0001 /* Trigger MAC to transmit */
  70. #define MR_BSR 0x18 /* RX buffer size */
  71. #define MR_DCR 0x1A /* RX descriptor control */
  72. #define MLSR 0x1C /* Last status */
  73. #define TX_FIFO_UNDR 0x0200 /* TX FIFO under-run */
  74. #define TX_EXCEEDC 0x2000 /* Transmit exceed collision */
  75. #define TX_LATEC 0x4000 /* Transmit late collision */
  76. #define MMDIO 0x20 /* MDIO control register */
  77. #define MDIO_WRITE 0x4000 /* MDIO write */
  78. #define MDIO_READ 0x2000 /* MDIO read */
  79. #define MMRD 0x24 /* MDIO read data register */
  80. #define MMWD 0x28 /* MDIO write data register */
  81. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  82. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  83. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  84. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  85. #define MISR 0x3C /* Status register */
  86. #define MIER 0x40 /* INT enable register */
  87. #define MSK_INT 0x0000 /* Mask off interrupts */
  88. #define RX_FINISH 0x0001 /* RX finished */
  89. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  90. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  91. #define RX_EARLY 0x0008 /* RX early */
  92. #define TX_FINISH 0x0010 /* TX finished */
  93. #define TX_EARLY 0x0080 /* TX early */
  94. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  95. #define LINK_CHANGED 0x0200 /* PHY link changed */
  96. #define ME_CISR 0x44 /* Event counter INT status */
  97. #define ME_CIER 0x48 /* Event counter INT enable */
  98. #define MR_CNT 0x50 /* Successfully received packet counter */
  99. #define ME_CNT0 0x52 /* Event counter 0 */
  100. #define ME_CNT1 0x54 /* Event counter 1 */
  101. #define ME_CNT2 0x56 /* Event counter 2 */
  102. #define ME_CNT3 0x58 /* Event counter 3 */
  103. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  104. #define ME_CNT4 0x5C /* Event counter 4 */
  105. #define MP_CNT 0x5E /* Pause frame counter register */
  106. #define MAR0 0x60 /* Hash table 0 */
  107. #define MAR1 0x62 /* Hash table 1 */
  108. #define MAR2 0x64 /* Hash table 2 */
  109. #define MAR3 0x66 /* Hash table 3 */
  110. #define MID_0L 0x68 /* Multicast address MID0 Low */
  111. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  112. #define MID_0H 0x6C /* Multicast address MID0 High */
  113. #define MID_1L 0x70 /* MID1 Low */
  114. #define MID_1M 0x72 /* MID1 Medium */
  115. #define MID_1H 0x74 /* MID1 High */
  116. #define MID_2L 0x78 /* MID2 Low */
  117. #define MID_2M 0x7A /* MID2 Medium */
  118. #define MID_2H 0x7C /* MID2 High */
  119. #define MID_3L 0x80 /* MID3 Low */
  120. #define MID_3M 0x82 /* MID3 Medium */
  121. #define MID_3H 0x84 /* MID3 High */
  122. #define PHY_CC 0x88 /* PHY status change configuration register */
  123. #define SCEN 0x8000 /* PHY status change enable */
  124. #define PHYAD_SHIFT 8 /* PHY address shift */
  125. #define TMRDIV_SHIFT 0 /* Timer divider shift */
  126. #define PHY_ST 0x8A /* PHY status register */
  127. #define MAC_SM 0xAC /* MAC status machine */
  128. #define MAC_SM_RST 0x0002 /* MAC status machine reset */
  129. #define MAC_ID 0xBE /* Identifier register */
  130. #define TX_DCNT 0x80 /* TX descriptor count */
  131. #define RX_DCNT 0x80 /* RX descriptor count */
  132. #define MAX_BUF_SIZE 0x600
  133. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  134. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  135. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  136. #define MCAST_MAX 3 /* Max number multicast addresses to filter */
  137. #define MAC_DEF_TIMEOUT 2048 /* Default MAC read/write operation timeout */
  138. /* Descriptor status */
  139. #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
  140. #define DSC_RX_OK 0x4000 /* RX was successful */
  141. #define DSC_RX_ERR 0x0800 /* RX PHY error */
  142. #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
  143. #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
  144. #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
  145. #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
  146. #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
  147. #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
  148. #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
  149. #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
  150. #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
  151. #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
  152. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  153. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  154. "Florian Fainelli <florian@openwrt.org>");
  155. MODULE_LICENSE("GPL");
  156. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  157. MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
  158. /* RX and TX interrupts that we handle */
  159. #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
  160. #define TX_INTS (TX_FINISH)
  161. #define INT_MASK (RX_INTS | TX_INTS)
  162. struct r6040_descriptor {
  163. u16 status, len; /* 0-3 */
  164. __le32 buf; /* 4-7 */
  165. __le32 ndesc; /* 8-B */
  166. u32 rev1; /* C-F */
  167. char *vbufp; /* 10-13 */
  168. struct r6040_descriptor *vndescp; /* 14-17 */
  169. struct sk_buff *skb_ptr; /* 18-1B */
  170. u32 rev2; /* 1C-1F */
  171. } __aligned(32);
  172. struct r6040_private {
  173. spinlock_t lock; /* driver lock */
  174. struct pci_dev *pdev;
  175. struct r6040_descriptor *rx_insert_ptr;
  176. struct r6040_descriptor *rx_remove_ptr;
  177. struct r6040_descriptor *tx_insert_ptr;
  178. struct r6040_descriptor *tx_remove_ptr;
  179. struct r6040_descriptor *rx_ring;
  180. struct r6040_descriptor *tx_ring;
  181. dma_addr_t rx_ring_dma;
  182. dma_addr_t tx_ring_dma;
  183. u16 tx_free_desc;
  184. u16 mcr0;
  185. struct net_device *dev;
  186. struct mii_bus *mii_bus;
  187. struct napi_struct napi;
  188. void __iomem *base;
  189. struct phy_device *phydev;
  190. int old_link;
  191. int old_duplex;
  192. };
  193. static char version[] = DRV_NAME
  194. ": RDC R6040 NAPI net driver,"
  195. "version "DRV_VERSION " (" DRV_RELDATE ")";
  196. /* Read a word data from PHY Chip */
  197. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  198. {
  199. int limit = MAC_DEF_TIMEOUT;
  200. u16 cmd;
  201. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  202. /* Wait for the read bit to be cleared */
  203. while (limit--) {
  204. cmd = ioread16(ioaddr + MMDIO);
  205. if (!(cmd & MDIO_READ))
  206. break;
  207. udelay(1);
  208. }
  209. if (limit < 0)
  210. return -ETIMEDOUT;
  211. return ioread16(ioaddr + MMRD);
  212. }
  213. /* Write a word data from PHY Chip */
  214. static int r6040_phy_write(void __iomem *ioaddr,
  215. int phy_addr, int reg, u16 val)
  216. {
  217. int limit = MAC_DEF_TIMEOUT;
  218. u16 cmd;
  219. iowrite16(val, ioaddr + MMWD);
  220. /* Write the command to the MDIO bus */
  221. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  222. /* Wait for the write bit to be cleared */
  223. while (limit--) {
  224. cmd = ioread16(ioaddr + MMDIO);
  225. if (!(cmd & MDIO_WRITE))
  226. break;
  227. udelay(1);
  228. }
  229. return (limit < 0) ? -ETIMEDOUT : 0;
  230. }
  231. static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
  232. {
  233. struct net_device *dev = bus->priv;
  234. struct r6040_private *lp = netdev_priv(dev);
  235. void __iomem *ioaddr = lp->base;
  236. return r6040_phy_read(ioaddr, phy_addr, reg);
  237. }
  238. static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
  239. int reg, u16 value)
  240. {
  241. struct net_device *dev = bus->priv;
  242. struct r6040_private *lp = netdev_priv(dev);
  243. void __iomem *ioaddr = lp->base;
  244. return r6040_phy_write(ioaddr, phy_addr, reg, value);
  245. }
  246. static void r6040_free_txbufs(struct net_device *dev)
  247. {
  248. struct r6040_private *lp = netdev_priv(dev);
  249. int i;
  250. for (i = 0; i < TX_DCNT; i++) {
  251. if (lp->tx_insert_ptr->skb_ptr) {
  252. pci_unmap_single(lp->pdev,
  253. le32_to_cpu(lp->tx_insert_ptr->buf),
  254. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  255. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  256. lp->tx_insert_ptr->skb_ptr = NULL;
  257. }
  258. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  259. }
  260. }
  261. static void r6040_free_rxbufs(struct net_device *dev)
  262. {
  263. struct r6040_private *lp = netdev_priv(dev);
  264. int i;
  265. for (i = 0; i < RX_DCNT; i++) {
  266. if (lp->rx_insert_ptr->skb_ptr) {
  267. pci_unmap_single(lp->pdev,
  268. le32_to_cpu(lp->rx_insert_ptr->buf),
  269. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  270. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  271. lp->rx_insert_ptr->skb_ptr = NULL;
  272. }
  273. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  274. }
  275. }
  276. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  277. dma_addr_t desc_dma, int size)
  278. {
  279. struct r6040_descriptor *desc = desc_ring;
  280. dma_addr_t mapping = desc_dma;
  281. while (size-- > 0) {
  282. mapping += sizeof(*desc);
  283. desc->ndesc = cpu_to_le32(mapping);
  284. desc->vndescp = desc + 1;
  285. desc++;
  286. }
  287. desc--;
  288. desc->ndesc = cpu_to_le32(desc_dma);
  289. desc->vndescp = desc_ring;
  290. }
  291. static void r6040_init_txbufs(struct net_device *dev)
  292. {
  293. struct r6040_private *lp = netdev_priv(dev);
  294. lp->tx_free_desc = TX_DCNT;
  295. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  296. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  297. }
  298. static int r6040_alloc_rxbufs(struct net_device *dev)
  299. {
  300. struct r6040_private *lp = netdev_priv(dev);
  301. struct r6040_descriptor *desc;
  302. struct sk_buff *skb;
  303. int rc;
  304. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  305. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  306. /* Allocate skbs for the rx descriptors */
  307. desc = lp->rx_ring;
  308. do {
  309. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  310. if (!skb) {
  311. rc = -ENOMEM;
  312. goto err_exit;
  313. }
  314. desc->skb_ptr = skb;
  315. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  316. desc->skb_ptr->data,
  317. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  318. desc->status = DSC_OWNER_MAC;
  319. desc = desc->vndescp;
  320. } while (desc != lp->rx_ring);
  321. return 0;
  322. err_exit:
  323. /* Deallocate all previously allocated skbs */
  324. r6040_free_rxbufs(dev);
  325. return rc;
  326. }
  327. static void r6040_reset_mac(struct r6040_private *lp)
  328. {
  329. void __iomem *ioaddr = lp->base;
  330. int limit = MAC_DEF_TIMEOUT;
  331. u16 cmd;
  332. iowrite16(MAC_RST, ioaddr + MCR1);
  333. while (limit--) {
  334. cmd = ioread16(ioaddr + MCR1);
  335. if (cmd & MAC_RST)
  336. break;
  337. }
  338. /* Reset internal state machine */
  339. iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
  340. iowrite16(0, ioaddr + MAC_SM);
  341. mdelay(5);
  342. }
  343. static void r6040_init_mac_regs(struct net_device *dev)
  344. {
  345. struct r6040_private *lp = netdev_priv(dev);
  346. void __iomem *ioaddr = lp->base;
  347. /* Mask Off Interrupt */
  348. iowrite16(MSK_INT, ioaddr + MIER);
  349. /* Reset RDC MAC */
  350. r6040_reset_mac(lp);
  351. /* MAC Bus Control Register */
  352. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  353. /* Buffer Size Register */
  354. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  355. /* Write TX ring start address */
  356. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  357. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  358. /* Write RX ring start address */
  359. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  360. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  361. /* Set interrupt waiting time and packet numbers */
  362. iowrite16(0, ioaddr + MT_ICR);
  363. iowrite16(0, ioaddr + MR_ICR);
  364. /* Enable interrupts */
  365. iowrite16(INT_MASK, ioaddr + MIER);
  366. /* Enable TX and RX */
  367. iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
  368. /* Let TX poll the descriptors
  369. * we may got called by r6040_tx_timeout which has left
  370. * some unsent tx buffers */
  371. iowrite16(TM2TX, ioaddr + MTPR);
  372. }
  373. static void r6040_tx_timeout(struct net_device *dev)
  374. {
  375. struct r6040_private *priv = netdev_priv(dev);
  376. void __iomem *ioaddr = priv->base;
  377. netdev_warn(dev, "transmit timed out, int enable %4.4x "
  378. "status %4.4x\n",
  379. ioread16(ioaddr + MIER),
  380. ioread16(ioaddr + MISR));
  381. dev->stats.tx_errors++;
  382. /* Reset MAC and re-init all registers */
  383. r6040_init_mac_regs(dev);
  384. }
  385. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  386. {
  387. struct r6040_private *priv = netdev_priv(dev);
  388. void __iomem *ioaddr = priv->base;
  389. unsigned long flags;
  390. spin_lock_irqsave(&priv->lock, flags);
  391. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  392. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  393. spin_unlock_irqrestore(&priv->lock, flags);
  394. return &dev->stats;
  395. }
  396. /* Stop RDC MAC and Free the allocated resource */
  397. static void r6040_down(struct net_device *dev)
  398. {
  399. struct r6040_private *lp = netdev_priv(dev);
  400. void __iomem *ioaddr = lp->base;
  401. u16 *adrp;
  402. /* Stop MAC */
  403. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  404. /* Reset RDC MAC */
  405. r6040_reset_mac(lp);
  406. /* Restore MAC Address to MIDx */
  407. adrp = (u16 *) dev->dev_addr;
  408. iowrite16(adrp[0], ioaddr + MID_0L);
  409. iowrite16(adrp[1], ioaddr + MID_0M);
  410. iowrite16(adrp[2], ioaddr + MID_0H);
  411. phy_stop(lp->phydev);
  412. }
  413. static int r6040_close(struct net_device *dev)
  414. {
  415. struct r6040_private *lp = netdev_priv(dev);
  416. struct pci_dev *pdev = lp->pdev;
  417. spin_lock_irq(&lp->lock);
  418. napi_disable(&lp->napi);
  419. netif_stop_queue(dev);
  420. r6040_down(dev);
  421. free_irq(dev->irq, dev);
  422. /* Free RX buffer */
  423. r6040_free_rxbufs(dev);
  424. /* Free TX buffer */
  425. r6040_free_txbufs(dev);
  426. spin_unlock_irq(&lp->lock);
  427. /* Free Descriptor memory */
  428. if (lp->rx_ring) {
  429. pci_free_consistent(pdev,
  430. RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  431. lp->rx_ring = NULL;
  432. }
  433. if (lp->tx_ring) {
  434. pci_free_consistent(pdev,
  435. TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  436. lp->tx_ring = NULL;
  437. }
  438. return 0;
  439. }
  440. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  441. {
  442. struct r6040_private *lp = netdev_priv(dev);
  443. if (!lp->phydev)
  444. return -EINVAL;
  445. return phy_mii_ioctl(lp->phydev, rq, cmd);
  446. }
  447. static int r6040_rx(struct net_device *dev, int limit)
  448. {
  449. struct r6040_private *priv = netdev_priv(dev);
  450. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  451. struct sk_buff *skb_ptr, *new_skb;
  452. int count = 0;
  453. u16 err;
  454. /* Limit not reached and the descriptor belongs to the CPU */
  455. while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
  456. /* Read the descriptor status */
  457. err = descptr->status;
  458. /* Global error status set */
  459. if (err & DSC_RX_ERR) {
  460. /* RX dribble */
  461. if (err & DSC_RX_ERR_DRI)
  462. dev->stats.rx_frame_errors++;
  463. /* Buffer length exceeded */
  464. if (err & DSC_RX_ERR_BUF)
  465. dev->stats.rx_length_errors++;
  466. /* Packet too long */
  467. if (err & DSC_RX_ERR_LONG)
  468. dev->stats.rx_length_errors++;
  469. /* Packet < 64 bytes */
  470. if (err & DSC_RX_ERR_RUNT)
  471. dev->stats.rx_length_errors++;
  472. /* CRC error */
  473. if (err & DSC_RX_ERR_CRC) {
  474. spin_lock(&priv->lock);
  475. dev->stats.rx_crc_errors++;
  476. spin_unlock(&priv->lock);
  477. }
  478. goto next_descr;
  479. }
  480. /* Packet successfully received */
  481. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  482. if (!new_skb) {
  483. dev->stats.rx_dropped++;
  484. goto next_descr;
  485. }
  486. skb_ptr = descptr->skb_ptr;
  487. skb_ptr->dev = priv->dev;
  488. /* Do not count the CRC */
  489. skb_put(skb_ptr, descptr->len - 4);
  490. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  491. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  492. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  493. /* Send to upper layer */
  494. netif_receive_skb(skb_ptr);
  495. dev->stats.rx_packets++;
  496. dev->stats.rx_bytes += descptr->len - 4;
  497. /* put new skb into descriptor */
  498. descptr->skb_ptr = new_skb;
  499. descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
  500. descptr->skb_ptr->data,
  501. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  502. next_descr:
  503. /* put the descriptor back to the MAC */
  504. descptr->status = DSC_OWNER_MAC;
  505. descptr = descptr->vndescp;
  506. count++;
  507. }
  508. priv->rx_remove_ptr = descptr;
  509. return count;
  510. }
  511. static void r6040_tx(struct net_device *dev)
  512. {
  513. struct r6040_private *priv = netdev_priv(dev);
  514. struct r6040_descriptor *descptr;
  515. void __iomem *ioaddr = priv->base;
  516. struct sk_buff *skb_ptr;
  517. u16 err;
  518. spin_lock(&priv->lock);
  519. descptr = priv->tx_remove_ptr;
  520. while (priv->tx_free_desc < TX_DCNT) {
  521. /* Check for errors */
  522. err = ioread16(ioaddr + MLSR);
  523. if (err & TX_FIFO_UNDR)
  524. dev->stats.tx_fifo_errors++;
  525. if (err & (TX_EXCEEDC | TX_LATEC))
  526. dev->stats.tx_carrier_errors++;
  527. if (descptr->status & DSC_OWNER_MAC)
  528. break; /* Not complete */
  529. skb_ptr = descptr->skb_ptr;
  530. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  531. skb_ptr->len, PCI_DMA_TODEVICE);
  532. /* Free buffer */
  533. dev_kfree_skb_irq(skb_ptr);
  534. descptr->skb_ptr = NULL;
  535. /* To next descriptor */
  536. descptr = descptr->vndescp;
  537. priv->tx_free_desc++;
  538. }
  539. priv->tx_remove_ptr = descptr;
  540. if (priv->tx_free_desc)
  541. netif_wake_queue(dev);
  542. spin_unlock(&priv->lock);
  543. }
  544. static int r6040_poll(struct napi_struct *napi, int budget)
  545. {
  546. struct r6040_private *priv =
  547. container_of(napi, struct r6040_private, napi);
  548. struct net_device *dev = priv->dev;
  549. void __iomem *ioaddr = priv->base;
  550. int work_done;
  551. work_done = r6040_rx(dev, budget);
  552. if (work_done < budget) {
  553. napi_complete(napi);
  554. /* Enable RX interrupt */
  555. iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
  556. }
  557. return work_done;
  558. }
  559. /* The RDC interrupt handler. */
  560. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  561. {
  562. struct net_device *dev = dev_id;
  563. struct r6040_private *lp = netdev_priv(dev);
  564. void __iomem *ioaddr = lp->base;
  565. u16 misr, status;
  566. /* Save MIER */
  567. misr = ioread16(ioaddr + MIER);
  568. /* Mask off RDC MAC interrupt */
  569. iowrite16(MSK_INT, ioaddr + MIER);
  570. /* Read MISR status and clear */
  571. status = ioread16(ioaddr + MISR);
  572. if (status == 0x0000 || status == 0xffff) {
  573. /* Restore RDC MAC interrupt */
  574. iowrite16(misr, ioaddr + MIER);
  575. return IRQ_NONE;
  576. }
  577. /* RX interrupt request */
  578. if (status & RX_INTS) {
  579. if (status & RX_NO_DESC) {
  580. /* RX descriptor unavailable */
  581. dev->stats.rx_dropped++;
  582. dev->stats.rx_missed_errors++;
  583. }
  584. if (status & RX_FIFO_FULL)
  585. dev->stats.rx_fifo_errors++;
  586. if (likely(napi_schedule_prep(&lp->napi))) {
  587. /* Mask off RX interrupt */
  588. misr &= ~RX_INTS;
  589. __napi_schedule(&lp->napi);
  590. }
  591. }
  592. /* TX interrupt request */
  593. if (status & TX_INTS)
  594. r6040_tx(dev);
  595. /* Restore RDC MAC interrupt */
  596. iowrite16(misr, ioaddr + MIER);
  597. return IRQ_HANDLED;
  598. }
  599. #ifdef CONFIG_NET_POLL_CONTROLLER
  600. static void r6040_poll_controller(struct net_device *dev)
  601. {
  602. disable_irq(dev->irq);
  603. r6040_interrupt(dev->irq, dev);
  604. enable_irq(dev->irq);
  605. }
  606. #endif
  607. /* Init RDC MAC */
  608. static int r6040_up(struct net_device *dev)
  609. {
  610. struct r6040_private *lp = netdev_priv(dev);
  611. void __iomem *ioaddr = lp->base;
  612. int ret;
  613. /* Initialise and alloc RX/TX buffers */
  614. r6040_init_txbufs(dev);
  615. ret = r6040_alloc_rxbufs(dev);
  616. if (ret)
  617. return ret;
  618. /* improve performance (by RDC guys) */
  619. r6040_phy_write(ioaddr, 30, 17,
  620. (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  621. r6040_phy_write(ioaddr, 30, 17,
  622. ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  623. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  624. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  625. /* Initialize all MAC registers */
  626. r6040_init_mac_regs(dev);
  627. phy_start(lp->phydev);
  628. return 0;
  629. }
  630. /* Read/set MAC address routines */
  631. static void r6040_mac_address(struct net_device *dev)
  632. {
  633. struct r6040_private *lp = netdev_priv(dev);
  634. void __iomem *ioaddr = lp->base;
  635. u16 *adrp;
  636. /* Reset MAC */
  637. r6040_reset_mac(lp);
  638. /* Restore MAC Address */
  639. adrp = (u16 *) dev->dev_addr;
  640. iowrite16(adrp[0], ioaddr + MID_0L);
  641. iowrite16(adrp[1], ioaddr + MID_0M);
  642. iowrite16(adrp[2], ioaddr + MID_0H);
  643. }
  644. static int r6040_open(struct net_device *dev)
  645. {
  646. struct r6040_private *lp = netdev_priv(dev);
  647. int ret;
  648. /* Request IRQ and Register interrupt handler */
  649. ret = request_irq(dev->irq, r6040_interrupt,
  650. IRQF_SHARED, dev->name, dev);
  651. if (ret)
  652. goto out;
  653. /* Set MAC address */
  654. r6040_mac_address(dev);
  655. /* Allocate Descriptor memory */
  656. lp->rx_ring =
  657. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  658. if (!lp->rx_ring) {
  659. ret = -ENOMEM;
  660. goto err_free_irq;
  661. }
  662. lp->tx_ring =
  663. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  664. if (!lp->tx_ring) {
  665. ret = -ENOMEM;
  666. goto err_free_rx_ring;
  667. }
  668. ret = r6040_up(dev);
  669. if (ret)
  670. goto err_free_tx_ring;
  671. napi_enable(&lp->napi);
  672. netif_start_queue(dev);
  673. return 0;
  674. err_free_tx_ring:
  675. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  676. lp->tx_ring_dma);
  677. err_free_rx_ring:
  678. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  679. lp->rx_ring_dma);
  680. err_free_irq:
  681. free_irq(dev->irq, dev);
  682. out:
  683. return ret;
  684. }
  685. static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
  686. struct net_device *dev)
  687. {
  688. struct r6040_private *lp = netdev_priv(dev);
  689. struct r6040_descriptor *descptr;
  690. void __iomem *ioaddr = lp->base;
  691. unsigned long flags;
  692. /* Critical Section */
  693. spin_lock_irqsave(&lp->lock, flags);
  694. /* TX resource check */
  695. if (!lp->tx_free_desc) {
  696. spin_unlock_irqrestore(&lp->lock, flags);
  697. netif_stop_queue(dev);
  698. netdev_err(dev, ": no tx descriptor\n");
  699. return NETDEV_TX_BUSY;
  700. }
  701. /* Statistic Counter */
  702. dev->stats.tx_packets++;
  703. dev->stats.tx_bytes += skb->len;
  704. /* Set TX descriptor & Transmit it */
  705. lp->tx_free_desc--;
  706. descptr = lp->tx_insert_ptr;
  707. if (skb->len < ETH_ZLEN)
  708. descptr->len = ETH_ZLEN;
  709. else
  710. descptr->len = skb->len;
  711. descptr->skb_ptr = skb;
  712. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  713. skb->data, skb->len, PCI_DMA_TODEVICE));
  714. descptr->status = DSC_OWNER_MAC;
  715. skb_tx_timestamp(skb);
  716. /* Trigger the MAC to check the TX descriptor */
  717. iowrite16(TM2TX, ioaddr + MTPR);
  718. lp->tx_insert_ptr = descptr->vndescp;
  719. /* If no tx resource, stop */
  720. if (!lp->tx_free_desc)
  721. netif_stop_queue(dev);
  722. spin_unlock_irqrestore(&lp->lock, flags);
  723. return NETDEV_TX_OK;
  724. }
  725. static void r6040_multicast_list(struct net_device *dev)
  726. {
  727. struct r6040_private *lp = netdev_priv(dev);
  728. void __iomem *ioaddr = lp->base;
  729. unsigned long flags;
  730. struct netdev_hw_addr *ha;
  731. int i;
  732. u16 *adrp;
  733. u16 hash_table[4] = { 0 };
  734. spin_lock_irqsave(&lp->lock, flags);
  735. /* Keep our MAC Address */
  736. adrp = (u16 *)dev->dev_addr;
  737. iowrite16(adrp[0], ioaddr + MID_0L);
  738. iowrite16(adrp[1], ioaddr + MID_0M);
  739. iowrite16(adrp[2], ioaddr + MID_0H);
  740. /* Clear AMCP & PROM bits */
  741. lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
  742. /* Promiscuous mode */
  743. if (dev->flags & IFF_PROMISC)
  744. lp->mcr0 |= MCR0_PROMISC;
  745. /* Enable multicast hash table function to
  746. * receive all multicast packets. */
  747. else if (dev->flags & IFF_ALLMULTI) {
  748. lp->mcr0 |= MCR0_HASH_EN;
  749. for (i = 0; i < MCAST_MAX ; i++) {
  750. iowrite16(0, ioaddr + MID_1L + 8 * i);
  751. iowrite16(0, ioaddr + MID_1M + 8 * i);
  752. iowrite16(0, ioaddr + MID_1H + 8 * i);
  753. }
  754. for (i = 0; i < 4; i++)
  755. hash_table[i] = 0xffff;
  756. }
  757. /* Use internal multicast address registers if the number of
  758. * multicast addresses is not greater than MCAST_MAX. */
  759. else if (netdev_mc_count(dev) <= MCAST_MAX) {
  760. i = 0;
  761. netdev_for_each_mc_addr(ha, dev) {
  762. u16 *adrp = (u16 *) ha->addr;
  763. iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
  764. iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
  765. iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
  766. i++;
  767. }
  768. while (i < MCAST_MAX) {
  769. iowrite16(0, ioaddr + MID_1L + 8 * i);
  770. iowrite16(0, ioaddr + MID_1M + 8 * i);
  771. iowrite16(0, ioaddr + MID_1H + 8 * i);
  772. i++;
  773. }
  774. }
  775. /* Otherwise, Enable multicast hash table function. */
  776. else {
  777. u32 crc;
  778. lp->mcr0 |= MCR0_HASH_EN;
  779. for (i = 0; i < MCAST_MAX ; i++) {
  780. iowrite16(0, ioaddr + MID_1L + 8 * i);
  781. iowrite16(0, ioaddr + MID_1M + 8 * i);
  782. iowrite16(0, ioaddr + MID_1H + 8 * i);
  783. }
  784. /* Build multicast hash table */
  785. netdev_for_each_mc_addr(ha, dev) {
  786. u8 *addrs = ha->addr;
  787. crc = ether_crc(ETH_ALEN, addrs);
  788. crc >>= 26;
  789. hash_table[crc >> 4] |= 1 << (crc & 0xf);
  790. }
  791. }
  792. iowrite16(lp->mcr0, ioaddr + MCR0);
  793. /* Fill the MAC hash tables with their values */
  794. if (lp->mcr0 & MCR0_HASH_EN) {
  795. iowrite16(hash_table[0], ioaddr + MAR0);
  796. iowrite16(hash_table[1], ioaddr + MAR1);
  797. iowrite16(hash_table[2], ioaddr + MAR2);
  798. iowrite16(hash_table[3], ioaddr + MAR3);
  799. }
  800. spin_unlock_irqrestore(&lp->lock, flags);
  801. }
  802. static void netdev_get_drvinfo(struct net_device *dev,
  803. struct ethtool_drvinfo *info)
  804. {
  805. struct r6040_private *rp = netdev_priv(dev);
  806. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  807. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  808. strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
  809. }
  810. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  811. {
  812. struct r6040_private *rp = netdev_priv(dev);
  813. return phy_ethtool_gset(rp->phydev, cmd);
  814. }
  815. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  816. {
  817. struct r6040_private *rp = netdev_priv(dev);
  818. return phy_ethtool_sset(rp->phydev, cmd);
  819. }
  820. static const struct ethtool_ops netdev_ethtool_ops = {
  821. .get_drvinfo = netdev_get_drvinfo,
  822. .get_settings = netdev_get_settings,
  823. .set_settings = netdev_set_settings,
  824. .get_link = ethtool_op_get_link,
  825. .get_ts_info = ethtool_op_get_ts_info,
  826. };
  827. static const struct net_device_ops r6040_netdev_ops = {
  828. .ndo_open = r6040_open,
  829. .ndo_stop = r6040_close,
  830. .ndo_start_xmit = r6040_start_xmit,
  831. .ndo_get_stats = r6040_get_stats,
  832. .ndo_set_rx_mode = r6040_multicast_list,
  833. .ndo_change_mtu = eth_change_mtu,
  834. .ndo_validate_addr = eth_validate_addr,
  835. .ndo_set_mac_address = eth_mac_addr,
  836. .ndo_do_ioctl = r6040_ioctl,
  837. .ndo_tx_timeout = r6040_tx_timeout,
  838. #ifdef CONFIG_NET_POLL_CONTROLLER
  839. .ndo_poll_controller = r6040_poll_controller,
  840. #endif
  841. };
  842. static void r6040_adjust_link(struct net_device *dev)
  843. {
  844. struct r6040_private *lp = netdev_priv(dev);
  845. struct phy_device *phydev = lp->phydev;
  846. int status_changed = 0;
  847. void __iomem *ioaddr = lp->base;
  848. BUG_ON(!phydev);
  849. if (lp->old_link != phydev->link) {
  850. status_changed = 1;
  851. lp->old_link = phydev->link;
  852. }
  853. /* reflect duplex change */
  854. if (phydev->link && (lp->old_duplex != phydev->duplex)) {
  855. lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
  856. iowrite16(lp->mcr0, ioaddr);
  857. status_changed = 1;
  858. lp->old_duplex = phydev->duplex;
  859. }
  860. if (status_changed) {
  861. pr_info("%s: link %s", dev->name, phydev->link ?
  862. "UP" : "DOWN");
  863. if (phydev->link)
  864. pr_cont(" - %d/%s", phydev->speed,
  865. DUPLEX_FULL == phydev->duplex ? "full" : "half");
  866. pr_cont("\n");
  867. }
  868. }
  869. static int r6040_mii_probe(struct net_device *dev)
  870. {
  871. struct r6040_private *lp = netdev_priv(dev);
  872. struct phy_device *phydev = NULL;
  873. phydev = phy_find_first(lp->mii_bus);
  874. if (!phydev) {
  875. dev_err(&lp->pdev->dev, "no PHY found\n");
  876. return -ENODEV;
  877. }
  878. phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
  879. PHY_INTERFACE_MODE_MII);
  880. if (IS_ERR(phydev)) {
  881. dev_err(&lp->pdev->dev, "could not attach to PHY\n");
  882. return PTR_ERR(phydev);
  883. }
  884. /* mask with MAC supported features */
  885. phydev->supported &= (SUPPORTED_10baseT_Half
  886. | SUPPORTED_10baseT_Full
  887. | SUPPORTED_100baseT_Half
  888. | SUPPORTED_100baseT_Full
  889. | SUPPORTED_Autoneg
  890. | SUPPORTED_MII
  891. | SUPPORTED_TP);
  892. phydev->advertising = phydev->supported;
  893. lp->phydev = phydev;
  894. lp->old_link = 0;
  895. lp->old_duplex = -1;
  896. dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
  897. "(mii_bus:phy_addr=%s)\n",
  898. phydev->drv->name, dev_name(&phydev->dev));
  899. return 0;
  900. }
  901. static int r6040_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  902. {
  903. struct net_device *dev;
  904. struct r6040_private *lp;
  905. void __iomem *ioaddr;
  906. int err, io_size = R6040_IO_SIZE;
  907. static int card_idx = -1;
  908. int bar = 0;
  909. u16 *adrp;
  910. int i;
  911. pr_info("%s\n", version);
  912. err = pci_enable_device(pdev);
  913. if (err)
  914. goto err_out;
  915. /* this should always be supported */
  916. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  917. if (err) {
  918. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  919. "not supported by the card\n");
  920. goto err_out_disable_dev;
  921. }
  922. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  923. if (err) {
  924. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  925. "not supported by the card\n");
  926. goto err_out_disable_dev;
  927. }
  928. /* IO Size check */
  929. if (pci_resource_len(pdev, bar) < io_size) {
  930. dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
  931. err = -EIO;
  932. goto err_out_disable_dev;
  933. }
  934. pci_set_master(pdev);
  935. dev = alloc_etherdev(sizeof(struct r6040_private));
  936. if (!dev) {
  937. err = -ENOMEM;
  938. goto err_out_disable_dev;
  939. }
  940. SET_NETDEV_DEV(dev, &pdev->dev);
  941. lp = netdev_priv(dev);
  942. err = pci_request_regions(pdev, DRV_NAME);
  943. if (err) {
  944. dev_err(&pdev->dev, "Failed to request PCI regions\n");
  945. goto err_out_free_dev;
  946. }
  947. ioaddr = pci_iomap(pdev, bar, io_size);
  948. if (!ioaddr) {
  949. dev_err(&pdev->dev, "ioremap failed for device\n");
  950. err = -EIO;
  951. goto err_out_free_res;
  952. }
  953. /* If PHY status change register is still set to zero it means the
  954. * bootloader didn't initialize it, so we set it to:
  955. * - enable phy status change
  956. * - enable all phy addresses
  957. * - set to lowest timer divider */
  958. if (ioread16(ioaddr + PHY_CC) == 0)
  959. iowrite16(SCEN | PHY_MAX_ADDR << PHYAD_SHIFT |
  960. 7 << TMRDIV_SHIFT, ioaddr + PHY_CC);
  961. /* Init system & device */
  962. lp->base = ioaddr;
  963. dev->irq = pdev->irq;
  964. spin_lock_init(&lp->lock);
  965. pci_set_drvdata(pdev, dev);
  966. /* Set MAC address */
  967. card_idx++;
  968. adrp = (u16 *)dev->dev_addr;
  969. adrp[0] = ioread16(ioaddr + MID_0L);
  970. adrp[1] = ioread16(ioaddr + MID_0M);
  971. adrp[2] = ioread16(ioaddr + MID_0H);
  972. /* Some bootloader/BIOSes do not initialize
  973. * MAC address, warn about that */
  974. if (!(adrp[0] || adrp[1] || adrp[2])) {
  975. netdev_warn(dev, "MAC address not initialized, "
  976. "generating random\n");
  977. eth_hw_addr_random(dev);
  978. }
  979. /* Link new device into r6040_root_dev */
  980. lp->pdev = pdev;
  981. lp->dev = dev;
  982. /* Init RDC private data */
  983. lp->mcr0 = MCR0_XMTEN | MCR0_RCVEN;
  984. /* The RDC-specific entries in the device structure. */
  985. dev->netdev_ops = &r6040_netdev_ops;
  986. dev->ethtool_ops = &netdev_ethtool_ops;
  987. dev->watchdog_timeo = TX_TIMEOUT;
  988. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  989. lp->mii_bus = mdiobus_alloc();
  990. if (!lp->mii_bus) {
  991. dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
  992. err = -ENOMEM;
  993. goto err_out_unmap;
  994. }
  995. lp->mii_bus->priv = dev;
  996. lp->mii_bus->read = r6040_mdiobus_read;
  997. lp->mii_bus->write = r6040_mdiobus_write;
  998. lp->mii_bus->name = "r6040_eth_mii";
  999. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  1000. dev_name(&pdev->dev), card_idx);
  1001. lp->mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  1002. if (!lp->mii_bus->irq) {
  1003. err = -ENOMEM;
  1004. goto err_out_mdio;
  1005. }
  1006. for (i = 0; i < PHY_MAX_ADDR; i++)
  1007. lp->mii_bus->irq[i] = PHY_POLL;
  1008. err = mdiobus_register(lp->mii_bus);
  1009. if (err) {
  1010. dev_err(&pdev->dev, "failed to register MII bus\n");
  1011. goto err_out_mdio_irq;
  1012. }
  1013. err = r6040_mii_probe(dev);
  1014. if (err) {
  1015. dev_err(&pdev->dev, "failed to probe MII bus\n");
  1016. goto err_out_mdio_unregister;
  1017. }
  1018. /* Register net device. After this dev->name assign */
  1019. err = register_netdev(dev);
  1020. if (err) {
  1021. dev_err(&pdev->dev, "Failed to register net device\n");
  1022. goto err_out_mdio_unregister;
  1023. }
  1024. return 0;
  1025. err_out_mdio_unregister:
  1026. mdiobus_unregister(lp->mii_bus);
  1027. err_out_mdio_irq:
  1028. kfree(lp->mii_bus->irq);
  1029. err_out_mdio:
  1030. mdiobus_free(lp->mii_bus);
  1031. err_out_unmap:
  1032. netif_napi_del(&lp->napi);
  1033. pci_iounmap(pdev, ioaddr);
  1034. err_out_free_res:
  1035. pci_release_regions(pdev);
  1036. err_out_free_dev:
  1037. free_netdev(dev);
  1038. err_out_disable_dev:
  1039. pci_disable_device(pdev);
  1040. err_out:
  1041. return err;
  1042. }
  1043. static void r6040_remove_one(struct pci_dev *pdev)
  1044. {
  1045. struct net_device *dev = pci_get_drvdata(pdev);
  1046. struct r6040_private *lp = netdev_priv(dev);
  1047. unregister_netdev(dev);
  1048. mdiobus_unregister(lp->mii_bus);
  1049. kfree(lp->mii_bus->irq);
  1050. mdiobus_free(lp->mii_bus);
  1051. netif_napi_del(&lp->napi);
  1052. pci_iounmap(pdev, lp->base);
  1053. pci_release_regions(pdev);
  1054. free_netdev(dev);
  1055. pci_disable_device(pdev);
  1056. }
  1057. static const struct pci_device_id r6040_pci_tbl[] = {
  1058. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1059. { 0 }
  1060. };
  1061. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1062. static struct pci_driver r6040_driver = {
  1063. .name = DRV_NAME,
  1064. .id_table = r6040_pci_tbl,
  1065. .probe = r6040_init_one,
  1066. .remove = r6040_remove_one,
  1067. };
  1068. module_pci_driver(r6040_driver);