cpts.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * TI Common Platform Time Sync
  3. *
  4. * Copyright (C) 2012 Richard Cochran <richardcochran@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #ifndef _TI_CPTS_H_
  21. #define _TI_CPTS_H_
  22. #include <linux/clk.h>
  23. #include <linux/clkdev.h>
  24. #include <linux/clocksource.h>
  25. #include <linux/device.h>
  26. #include <linux/list.h>
  27. #include <linux/ptp_clock_kernel.h>
  28. #include <linux/skbuff.h>
  29. #include <linux/timecounter.h>
  30. struct cpsw_cpts {
  31. u32 idver; /* Identification and version */
  32. u32 control; /* Time sync control */
  33. u32 res1;
  34. u32 ts_push; /* Time stamp event push */
  35. u32 ts_load_val; /* Time stamp load value */
  36. u32 ts_load_en; /* Time stamp load enable */
  37. u32 res2[2];
  38. u32 intstat_raw; /* Time sync interrupt status raw */
  39. u32 intstat_masked; /* Time sync interrupt status masked */
  40. u32 int_enable; /* Time sync interrupt enable */
  41. u32 res3;
  42. u32 event_pop; /* Event interrupt pop */
  43. u32 event_low; /* 32 Bit Event Time Stamp */
  44. u32 event_high; /* Event Type Fields */
  45. };
  46. /* Bit definitions for the IDVER register */
  47. #define TX_IDENT_SHIFT (16) /* TX Identification Value */
  48. #define TX_IDENT_MASK (0xffff)
  49. #define RTL_VER_SHIFT (11) /* RTL Version Value */
  50. #define RTL_VER_MASK (0x1f)
  51. #define MAJOR_VER_SHIFT (8) /* Major Version Value */
  52. #define MAJOR_VER_MASK (0x7)
  53. #define MINOR_VER_SHIFT (0) /* Minor Version Value */
  54. #define MINOR_VER_MASK (0xff)
  55. /* Bit definitions for the CONTROL register */
  56. #define HW4_TS_PUSH_EN (1<<11) /* Hardware push 4 enable */
  57. #define HW3_TS_PUSH_EN (1<<10) /* Hardware push 3 enable */
  58. #define HW2_TS_PUSH_EN (1<<9) /* Hardware push 2 enable */
  59. #define HW1_TS_PUSH_EN (1<<8) /* Hardware push 1 enable */
  60. #define INT_TEST (1<<1) /* Interrupt Test */
  61. #define CPTS_EN (1<<0) /* Time Sync Enable */
  62. /*
  63. * Definitions for the single bit resisters:
  64. * TS_PUSH TS_LOAD_EN INTSTAT_RAW INTSTAT_MASKED INT_ENABLE EVENT_POP
  65. */
  66. #define TS_PUSH (1<<0) /* Time stamp event push */
  67. #define TS_LOAD_EN (1<<0) /* Time Stamp Load */
  68. #define TS_PEND_RAW (1<<0) /* int read (before enable) */
  69. #define TS_PEND (1<<0) /* masked interrupt read (after enable) */
  70. #define TS_PEND_EN (1<<0) /* masked interrupt enable */
  71. #define EVENT_POP (1<<0) /* writing discards one event */
  72. /* Bit definitions for the EVENT_HIGH register */
  73. #define PORT_NUMBER_SHIFT (24) /* Indicates Ethernet port or HW pin */
  74. #define PORT_NUMBER_MASK (0x1f)
  75. #define EVENT_TYPE_SHIFT (20) /* Time sync event type */
  76. #define EVENT_TYPE_MASK (0xf)
  77. #define MESSAGE_TYPE_SHIFT (16) /* PTP message type */
  78. #define MESSAGE_TYPE_MASK (0xf)
  79. #define SEQUENCE_ID_SHIFT (0) /* PTP message sequence ID */
  80. #define SEQUENCE_ID_MASK (0xffff)
  81. enum {
  82. CPTS_EV_PUSH, /* Time Stamp Push Event */
  83. CPTS_EV_ROLL, /* Time Stamp Rollover Event */
  84. CPTS_EV_HALF, /* Time Stamp Half Rollover Event */
  85. CPTS_EV_HW, /* Hardware Time Stamp Push Event */
  86. CPTS_EV_RX, /* Ethernet Receive Event */
  87. CPTS_EV_TX, /* Ethernet Transmit Event */
  88. };
  89. /* This covers any input clock up to about 500 MHz. */
  90. #define CPTS_OVERFLOW_PERIOD (HZ * 8)
  91. #define CPTS_FIFO_DEPTH 16
  92. #define CPTS_MAX_EVENTS 32
  93. struct cpts_event {
  94. struct list_head list;
  95. unsigned long tmo;
  96. u32 high;
  97. u32 low;
  98. };
  99. struct cpts {
  100. struct cpsw_cpts __iomem *reg;
  101. int tx_enable;
  102. int rx_enable;
  103. #ifdef CONFIG_TI_CPTS
  104. struct ptp_clock_info info;
  105. struct ptp_clock *clock;
  106. spinlock_t lock; /* protects time registers */
  107. u32 cc_mult; /* for the nominal frequency */
  108. struct cyclecounter cc;
  109. struct timecounter tc;
  110. struct delayed_work overflow_work;
  111. int phc_index;
  112. struct clk *refclk;
  113. struct list_head events;
  114. struct list_head pool;
  115. struct cpts_event pool_data[CPTS_MAX_EVENTS];
  116. #endif
  117. };
  118. #ifdef CONFIG_TI_CPTS
  119. void cpts_rx_timestamp(struct cpts *cpts, struct sk_buff *skb);
  120. void cpts_tx_timestamp(struct cpts *cpts, struct sk_buff *skb);
  121. #else
  122. static inline void cpts_rx_timestamp(struct cpts *cpts, struct sk_buff *skb)
  123. {
  124. }
  125. static inline void cpts_tx_timestamp(struct cpts *cpts, struct sk_buff *skb)
  126. {
  127. }
  128. #endif
  129. int cpts_register(struct device *dev, struct cpts *cpts, u32 mult, u32 shift);
  130. void cpts_unregister(struct cpts *cpts);
  131. #endif