123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410 |
- /*
- * Broadcom BCM7xxx internal transceivers support.
- *
- * Copyright (C) 2014, Broadcom Corporation
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU General Public License
- * as published by the Free Software Foundation; either version
- * 2 of the License, or (at your option) any later version.
- */
- #include <linux/module.h>
- #include <linux/phy.h>
- #include <linux/delay.h>
- #include "bcm-phy-lib.h"
- #include <linux/bitops.h>
- #include <linux/brcmphy.h>
- #include <linux/mdio.h>
- /* Broadcom BCM7xxx internal PHY registers */
- /* 40nm only register definitions */
- #define MII_BCM7XXX_100TX_AUX_CTL 0x10
- #define MII_BCM7XXX_100TX_FALSE_CAR 0x13
- #define MII_BCM7XXX_100TX_DISC 0x14
- #define MII_BCM7XXX_AUX_MODE 0x1d
- #define MII_BCM7XX_64CLK_MDIO BIT(12)
- #define MII_BCM7XXX_TEST 0x1f
- #define MII_BCM7XXX_SHD_MODE_2 BIT(2)
- /* 28nm only register definitions */
- #define MISC_ADDR(base, channel) base, channel
- #define DSP_TAP10 MISC_ADDR(0x0a, 0)
- #define PLL_PLLCTRL_1 MISC_ADDR(0x32, 1)
- #define PLL_PLLCTRL_2 MISC_ADDR(0x32, 2)
- #define PLL_PLLCTRL_4 MISC_ADDR(0x33, 0)
- #define AFE_RXCONFIG_0 MISC_ADDR(0x38, 0)
- #define AFE_RXCONFIG_1 MISC_ADDR(0x38, 1)
- #define AFE_RXCONFIG_2 MISC_ADDR(0x38, 2)
- #define AFE_RX_LP_COUNTER MISC_ADDR(0x38, 3)
- #define AFE_TX_CONFIG MISC_ADDR(0x39, 0)
- #define AFE_VDCA_ICTRL_0 MISC_ADDR(0x39, 1)
- #define AFE_VDAC_OTHERS_0 MISC_ADDR(0x39, 3)
- #define AFE_HPF_TRIM_OTHERS MISC_ADDR(0x3a, 0)
- static void r_rc_cal_reset(struct phy_device *phydev)
- {
- /* Reset R_CAL/RC_CAL Engine */
- bcm_phy_write_exp_sel(phydev, 0x00b0, 0x0010);
- /* Disable Reset R_AL/RC_CAL Engine */
- bcm_phy_write_exp_sel(phydev, 0x00b0, 0x0000);
- }
- static int bcm7xxx_28nm_b0_afe_config_init(struct phy_device *phydev)
- {
- /* Increase VCO range to prevent unlocking problem of PLL at low
- * temp
- */
- bcm_phy_write_misc(phydev, PLL_PLLCTRL_1, 0x0048);
- /* Change Ki to 011 */
- bcm_phy_write_misc(phydev, PLL_PLLCTRL_2, 0x021b);
- /* Disable loading of TVCO buffer to bandgap, set bandgap trim
- * to 111
- */
- bcm_phy_write_misc(phydev, PLL_PLLCTRL_4, 0x0e20);
- /* Adjust bias current trim by -3 */
- bcm_phy_write_misc(phydev, DSP_TAP10, 0x690b);
- /* Switch to CORE_BASE1E */
- phy_write(phydev, MII_BRCM_CORE_BASE1E, 0xd);
- r_rc_cal_reset(phydev);
- /* write AFE_RXCONFIG_0 */
- bcm_phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb19);
- /* write AFE_RXCONFIG_1 */
- bcm_phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9a3f);
- /* write AFE_RX_LP_COUNTER */
- bcm_phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
- /* write AFE_HPF_TRIM_OTHERS */
- bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x000b);
- /* write AFTE_TX_CONFIG */
- bcm_phy_write_misc(phydev, AFE_TX_CONFIG, 0x0800);
- return 0;
- }
- static int bcm7xxx_28nm_d0_afe_config_init(struct phy_device *phydev)
- {
- /* AFE_RXCONFIG_0 */
- bcm_phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb15);
- /* AFE_RXCONFIG_1 */
- bcm_phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
- /* AFE_RXCONFIG_2, set rCal offset for HT=0 code and LT=-2 code */
- bcm_phy_write_misc(phydev, AFE_RXCONFIG_2, 0x2003);
- /* AFE_RX_LP_COUNTER, set RX bandwidth to maximum */
- bcm_phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
- /* AFE_TX_CONFIG, set 100BT Cfeed=011 to improve rise/fall time */
- bcm_phy_write_misc(phydev, AFE_TX_CONFIG, 0x431);
- /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
- bcm_phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
- /* AFE_VDAC_OTHERS_0, set 1000BT Cidac=010 for all ports */
- bcm_phy_write_misc(phydev, AFE_VDAC_OTHERS_0, 0xa020);
- /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
- * offset for HT=0 code
- */
- bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
- /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
- phy_write(phydev, MII_BRCM_CORE_BASE1E, 0x0010);
- /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
- bcm_phy_write_misc(phydev, DSP_TAP10, 0x011b);
- /* Reset R_CAL/RC_CAL engine */
- r_rc_cal_reset(phydev);
- return 0;
- }
- static int bcm7xxx_28nm_e0_plus_afe_config_init(struct phy_device *phydev)
- {
- /* AFE_RXCONFIG_1, provide more margin for INL/DNL measurement */
- bcm_phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
- /* AFE_TX_CONFIG, set 100BT Cfeed=011 to improve rise/fall time */
- bcm_phy_write_misc(phydev, AFE_TX_CONFIG, 0x431);
- /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
- bcm_phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
- /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
- * offset for HT=0 code
- */
- bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
- /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
- phy_write(phydev, MII_BRCM_CORE_BASE1E, 0x0010);
- /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
- bcm_phy_write_misc(phydev, DSP_TAP10, 0x011b);
- /* Reset R_CAL/RC_CAL engine */
- r_rc_cal_reset(phydev);
- return 0;
- }
- static int bcm7xxx_28nm_config_init(struct phy_device *phydev)
- {
- u8 rev = PHY_BRCM_7XXX_REV(phydev->dev_flags);
- u8 patch = PHY_BRCM_7XXX_PATCH(phydev->dev_flags);
- int ret = 0;
- pr_info_once("%s: %s PHY revision: 0x%02x, patch: %d\n",
- dev_name(&phydev->dev), phydev->drv->name, rev, patch);
- /* Dummy read to a register to workaround an issue upon reset where the
- * internal inverter may not allow the first MDIO transaction to pass
- * the MDIO management controller and make us return 0xffff for such
- * reads.
- */
- phy_read(phydev, MII_BMSR);
- switch (rev) {
- case 0xb0:
- ret = bcm7xxx_28nm_b0_afe_config_init(phydev);
- break;
- case 0xd0:
- ret = bcm7xxx_28nm_d0_afe_config_init(phydev);
- break;
- case 0xe0:
- case 0xf0:
- /* Rev G0 introduces a roll over */
- case 0x10:
- ret = bcm7xxx_28nm_e0_plus_afe_config_init(phydev);
- break;
- default:
- break;
- }
- if (ret)
- return ret;
- ret = bcm_phy_enable_eee(phydev);
- if (ret)
- return ret;
- return bcm_phy_enable_apd(phydev, true);
- }
- static int bcm7xxx_28nm_resume(struct phy_device *phydev)
- {
- int ret;
- /* Re-apply workarounds coming out suspend/resume */
- ret = bcm7xxx_28nm_config_init(phydev);
- if (ret)
- return ret;
- /* 28nm Gigabit PHYs come out of reset without any half-duplex
- * or "hub" compliant advertised mode, fix that. This does not
- * cause any problems with the PHY library since genphy_config_aneg()
- * gracefully handles auto-negotiated and forced modes.
- */
- return genphy_config_aneg(phydev);
- }
- static int phy_set_clr_bits(struct phy_device *dev, int location,
- int set_mask, int clr_mask)
- {
- int v, ret;
- v = phy_read(dev, location);
- if (v < 0)
- return v;
- v &= ~clr_mask;
- v |= set_mask;
- ret = phy_write(dev, location, v);
- if (ret < 0)
- return ret;
- return v;
- }
- static int bcm7xxx_config_init(struct phy_device *phydev)
- {
- int ret;
- /* Enable 64 clock MDIO */
- phy_write(phydev, MII_BCM7XXX_AUX_MODE, MII_BCM7XX_64CLK_MDIO);
- phy_read(phydev, MII_BCM7XXX_AUX_MODE);
- /* Workaround only required for 100Mbits/sec capable PHYs */
- if (phydev->supported & PHY_GBIT_FEATURES)
- return 0;
- /* set shadow mode 2 */
- ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
- MII_BCM7XXX_SHD_MODE_2, MII_BCM7XXX_SHD_MODE_2);
- if (ret < 0)
- return ret;
- /* set iddq_clkbias */
- phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0F00);
- udelay(10);
- /* reset iddq_clkbias */
- phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0C00);
- phy_write(phydev, MII_BCM7XXX_100TX_FALSE_CAR, 0x7555);
- /* reset shadow mode 2 */
- ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, MII_BCM7XXX_SHD_MODE_2, 0);
- if (ret < 0)
- return ret;
- return 0;
- }
- /* Workaround for putting the PHY in IDDQ mode, required
- * for all BCM7XXX 40nm and 65nm PHYs
- */
- static int bcm7xxx_suspend(struct phy_device *phydev)
- {
- int ret;
- const struct bcm7xxx_regs {
- int reg;
- u16 value;
- } bcm7xxx_suspend_cfg[] = {
- { MII_BCM7XXX_TEST, 0x008b },
- { MII_BCM7XXX_100TX_AUX_CTL, 0x01c0 },
- { MII_BCM7XXX_100TX_DISC, 0x7000 },
- { MII_BCM7XXX_TEST, 0x000f },
- { MII_BCM7XXX_100TX_AUX_CTL, 0x20d0 },
- { MII_BCM7XXX_TEST, 0x000b },
- };
- unsigned int i;
- for (i = 0; i < ARRAY_SIZE(bcm7xxx_suspend_cfg); i++) {
- ret = phy_write(phydev,
- bcm7xxx_suspend_cfg[i].reg,
- bcm7xxx_suspend_cfg[i].value);
- if (ret)
- return ret;
- }
- return 0;
- }
- static int bcm7xxx_dummy_config_init(struct phy_device *phydev)
- {
- return 0;
- }
- #define BCM7XXX_28NM_GPHY(_oui, _name) \
- { \
- .phy_id = (_oui), \
- .phy_id_mask = 0xfffffff0, \
- .name = _name, \
- .features = PHY_GBIT_FEATURES | \
- SUPPORTED_Pause | SUPPORTED_Asym_Pause, \
- .flags = PHY_IS_INTERNAL, \
- .config_init = bcm7xxx_28nm_config_init, \
- .config_aneg = genphy_config_aneg, \
- .read_status = genphy_read_status, \
- .resume = bcm7xxx_28nm_resume, \
- .driver = { .owner = THIS_MODULE }, \
- }
- static struct phy_driver bcm7xxx_driver[] = {
- BCM7XXX_28NM_GPHY(PHY_ID_BCM7250, "Broadcom BCM7250"),
- BCM7XXX_28NM_GPHY(PHY_ID_BCM7364, "Broadcom BCM7364"),
- BCM7XXX_28NM_GPHY(PHY_ID_BCM7366, "Broadcom BCM7366"),
- BCM7XXX_28NM_GPHY(PHY_ID_BCM7439, "Broadcom BCM7439"),
- BCM7XXX_28NM_GPHY(PHY_ID_BCM7439_2, "Broadcom BCM7439 (2)"),
- BCM7XXX_28NM_GPHY(PHY_ID_BCM7445, "Broadcom BCM7445"),
- {
- .phy_id = PHY_ID_BCM7425,
- .phy_id_mask = 0xfffffff0,
- .name = "Broadcom BCM7425",
- .features = PHY_GBIT_FEATURES |
- SUPPORTED_Pause | SUPPORTED_Asym_Pause,
- .flags = PHY_IS_INTERNAL,
- .config_init = bcm7xxx_config_init,
- .config_aneg = genphy_config_aneg,
- .read_status = genphy_read_status,
- .suspend = bcm7xxx_suspend,
- .resume = bcm7xxx_config_init,
- .driver = { .owner = THIS_MODULE },
- }, {
- .phy_id = PHY_ID_BCM7429,
- .phy_id_mask = 0xfffffff0,
- .name = "Broadcom BCM7429",
- .features = PHY_GBIT_FEATURES |
- SUPPORTED_Pause | SUPPORTED_Asym_Pause,
- .flags = PHY_IS_INTERNAL,
- .config_init = bcm7xxx_config_init,
- .config_aneg = genphy_config_aneg,
- .read_status = genphy_read_status,
- .suspend = bcm7xxx_suspend,
- .resume = bcm7xxx_config_init,
- .driver = { .owner = THIS_MODULE },
- }, {
- .phy_id = PHY_BCM_OUI_4,
- .phy_id_mask = 0xffff0000,
- .name = "Broadcom BCM7XXX 40nm",
- .features = PHY_GBIT_FEATURES |
- SUPPORTED_Pause | SUPPORTED_Asym_Pause,
- .flags = PHY_IS_INTERNAL,
- .config_init = bcm7xxx_config_init,
- .config_aneg = genphy_config_aneg,
- .read_status = genphy_read_status,
- .suspend = bcm7xxx_suspend,
- .resume = bcm7xxx_config_init,
- .driver = { .owner = THIS_MODULE },
- }, {
- .phy_id = PHY_BCM_OUI_5,
- .phy_id_mask = 0xffffff00,
- .name = "Broadcom BCM7XXX 65nm",
- .features = PHY_BASIC_FEATURES |
- SUPPORTED_Pause | SUPPORTED_Asym_Pause,
- .flags = PHY_IS_INTERNAL,
- .config_init = bcm7xxx_dummy_config_init,
- .config_aneg = genphy_config_aneg,
- .read_status = genphy_read_status,
- .suspend = bcm7xxx_suspend,
- .resume = bcm7xxx_config_init,
- .driver = { .owner = THIS_MODULE },
- } };
- static struct mdio_device_id __maybe_unused bcm7xxx_tbl[] = {
- { PHY_ID_BCM7250, 0xfffffff0, },
- { PHY_ID_BCM7364, 0xfffffff0, },
- { PHY_ID_BCM7366, 0xfffffff0, },
- { PHY_ID_BCM7425, 0xfffffff0, },
- { PHY_ID_BCM7429, 0xfffffff0, },
- { PHY_ID_BCM7439, 0xfffffff0, },
- { PHY_ID_BCM7445, 0xfffffff0, },
- { PHY_BCM_OUI_4, 0xffff0000 },
- { PHY_BCM_OUI_5, 0xffffff00 },
- { }
- };
- module_phy_driver(bcm7xxx_driver);
- MODULE_DEVICE_TABLE(mdio, bcm7xxx_tbl);
- MODULE_DESCRIPTION("Broadcom BCM7xxx internal PHY driver");
- MODULE_LICENSE("GPL");
- MODULE_AUTHOR("Broadcom Corporation");
|