dp83640_reg.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /* dp83640_reg.h
  2. * Generated by regen.tcl on Thu Feb 17 10:02:48 AM CET 2011
  3. */
  4. #ifndef HAVE_DP83640_REGISTERS
  5. #define HAVE_DP83640_REGISTERS
  6. #define PAGE0 0x0000
  7. #define PHYCR2 0x001c /* PHY Control Register 2 */
  8. #define PAGE4 0x0004
  9. #define PTP_CTL 0x0014 /* PTP Control Register */
  10. #define PTP_TDR 0x0015 /* PTP Time Data Register */
  11. #define PTP_STS 0x0016 /* PTP Status Register */
  12. #define PTP_TSTS 0x0017 /* PTP Trigger Status Register */
  13. #define PTP_RATEL 0x0018 /* PTP Rate Low Register */
  14. #define PTP_RATEH 0x0019 /* PTP Rate High Register */
  15. #define PTP_RDCKSUM 0x001a /* PTP Read Checksum */
  16. #define PTP_WRCKSUM 0x001b /* PTP Write Checksum */
  17. #define PTP_TXTS 0x001c /* PTP Transmit Timestamp Register, in four 16-bit reads */
  18. #define PTP_RXTS 0x001d /* PTP Receive Timestamp Register, in six? 16-bit reads */
  19. #define PTP_ESTS 0x001e /* PTP Event Status Register */
  20. #define PTP_EDATA 0x001f /* PTP Event Data Register */
  21. #define PAGE5 0x0005
  22. #define PTP_TRIG 0x0014 /* PTP Trigger Configuration Register */
  23. #define PTP_EVNT 0x0015 /* PTP Event Configuration Register */
  24. #define PTP_TXCFG0 0x0016 /* PTP Transmit Configuration Register 0 */
  25. #define PTP_TXCFG1 0x0017 /* PTP Transmit Configuration Register 1 */
  26. #define PSF_CFG0 0x0018 /* PHY Status Frame Configuration Register 0 */
  27. #define PTP_RXCFG0 0x0019 /* PTP Receive Configuration Register 0 */
  28. #define PTP_RXCFG1 0x001a /* PTP Receive Configuration Register 1 */
  29. #define PTP_RXCFG2 0x001b /* PTP Receive Configuration Register 2 */
  30. #define PTP_RXCFG3 0x001c /* PTP Receive Configuration Register 3 */
  31. #define PTP_RXCFG4 0x001d /* PTP Receive Configuration Register 4 */
  32. #define PTP_TRDL 0x001e /* PTP Temporary Rate Duration Low Register */
  33. #define PTP_TRDH 0x001f /* PTP Temporary Rate Duration High Register */
  34. #define PAGE6 0x0006
  35. #define PTP_COC 0x0014 /* PTP Clock Output Control Register */
  36. #define PSF_CFG1 0x0015 /* PHY Status Frame Configuration Register 1 */
  37. #define PSF_CFG2 0x0016 /* PHY Status Frame Configuration Register 2 */
  38. #define PSF_CFG3 0x0017 /* PHY Status Frame Configuration Register 3 */
  39. #define PSF_CFG4 0x0018 /* PHY Status Frame Configuration Register 4 */
  40. #define PTP_SFDCFG 0x0019 /* PTP SFD Configuration Register */
  41. #define PTP_INTCTL 0x001a /* PTP Interrupt Control Register */
  42. #define PTP_CLKSRC 0x001b /* PTP Clock Source Register */
  43. #define PTP_ETR 0x001c /* PTP Ethernet Type Register */
  44. #define PTP_OFF 0x001d /* PTP Offset Register */
  45. #define PTP_GPIOMON 0x001e /* PTP GPIO Monitor Register */
  46. #define PTP_RXHASH 0x001f /* PTP Receive Hash Register */
  47. /* Bit definitions for the PHYCR2 register */
  48. #define BC_WRITE (1<<11) /* Broadcast Write Enable */
  49. /* Bit definitions for the PTP_CTL register */
  50. #define TRIG_SEL_SHIFT (10) /* PTP Trigger Select */
  51. #define TRIG_SEL_MASK (0x7)
  52. #define TRIG_DIS (1<<9) /* Disable PTP Trigger */
  53. #define TRIG_EN (1<<8) /* Enable PTP Trigger */
  54. #define TRIG_READ (1<<7) /* Read PTP Trigger */
  55. #define TRIG_LOAD (1<<6) /* Load PTP Trigger */
  56. #define PTP_RD_CLK (1<<5) /* Read PTP Clock */
  57. #define PTP_LOAD_CLK (1<<4) /* Load PTP Clock */
  58. #define PTP_STEP_CLK (1<<3) /* Step PTP Clock */
  59. #define PTP_ENABLE (1<<2) /* Enable PTP Clock */
  60. #define PTP_DISABLE (1<<1) /* Disable PTP Clock */
  61. #define PTP_RESET (1<<0) /* Reset PTP Clock */
  62. /* Bit definitions for the PTP_STS register */
  63. #define TXTS_RDY (1<<11) /* Transmit Timestamp Ready */
  64. #define RXTS_RDY (1<<10) /* Receive Timestamp Ready */
  65. #define TRIG_DONE (1<<9) /* PTP Trigger Done */
  66. #define EVENT_RDY (1<<8) /* PTP Event Timestamp Ready */
  67. #define TXTS_IE (1<<3) /* Transmit Timestamp Interrupt Enable */
  68. #define RXTS_IE (1<<2) /* Receive Timestamp Interrupt Enable */
  69. #define TRIG_IE (1<<1) /* Trigger Interrupt Enable */
  70. #define EVENT_IE (1<<0) /* Event Interrupt Enable */
  71. /* Bit definitions for the PTP_TSTS register */
  72. #define TRIG7_ERROR (1<<15) /* Trigger 7 Error */
  73. #define TRIG7_ACTIVE (1<<14) /* Trigger 7 Active */
  74. #define TRIG6_ERROR (1<<13) /* Trigger 6 Error */
  75. #define TRIG6_ACTIVE (1<<12) /* Trigger 6 Active */
  76. #define TRIG5_ERROR (1<<11) /* Trigger 5 Error */
  77. #define TRIG5_ACTIVE (1<<10) /* Trigger 5 Active */
  78. #define TRIG4_ERROR (1<<9) /* Trigger 4 Error */
  79. #define TRIG4_ACTIVE (1<<8) /* Trigger 4 Active */
  80. #define TRIG3_ERROR (1<<7) /* Trigger 3 Error */
  81. #define TRIG3_ACTIVE (1<<6) /* Trigger 3 Active */
  82. #define TRIG2_ERROR (1<<5) /* Trigger 2 Error */
  83. #define TRIG2_ACTIVE (1<<4) /* Trigger 2 Active */
  84. #define TRIG1_ERROR (1<<3) /* Trigger 1 Error */
  85. #define TRIG1_ACTIVE (1<<2) /* Trigger 1 Active */
  86. #define TRIG0_ERROR (1<<1) /* Trigger 0 Error */
  87. #define TRIG0_ACTIVE (1<<0) /* Trigger 0 Active */
  88. /* Bit definitions for the PTP_RATEH register */
  89. #define PTP_RATE_DIR (1<<15) /* PTP Rate Direction */
  90. #define PTP_TMP_RATE (1<<14) /* PTP Temporary Rate */
  91. #define PTP_RATE_HI_SHIFT (0) /* PTP Rate High 10-bits */
  92. #define PTP_RATE_HI_MASK (0x3ff)
  93. /* Bit definitions for the PTP_ESTS register */
  94. #define EVNTS_MISSED_SHIFT (8) /* Indicates number of events missed */
  95. #define EVNTS_MISSED_MASK (0x7)
  96. #define EVNT_TS_LEN_SHIFT (6) /* Indicates length of the Timestamp field in 16-bit words minus 1 */
  97. #define EVNT_TS_LEN_MASK (0x3)
  98. #define EVNT_RF (1<<5) /* Indicates whether the event is a rise or falling event */
  99. #define EVNT_NUM_SHIFT (2) /* Indicates Event Timestamp Unit which detected an event */
  100. #define EVNT_NUM_MASK (0x7)
  101. #define MULT_EVNT (1<<1) /* Indicates multiple events were detected at the same time */
  102. #define EVENT_DET (1<<0) /* PTP Event Detected */
  103. /* Bit definitions for the PTP_EDATA register */
  104. #define E7_RISE (1<<15) /* Indicates direction of Event 7 */
  105. #define E7_DET (1<<14) /* Indicates Event 7 detected */
  106. #define E6_RISE (1<<13) /* Indicates direction of Event 6 */
  107. #define E6_DET (1<<12) /* Indicates Event 6 detected */
  108. #define E5_RISE (1<<11) /* Indicates direction of Event 5 */
  109. #define E5_DET (1<<10) /* Indicates Event 5 detected */
  110. #define E4_RISE (1<<9) /* Indicates direction of Event 4 */
  111. #define E4_DET (1<<8) /* Indicates Event 4 detected */
  112. #define E3_RISE (1<<7) /* Indicates direction of Event 3 */
  113. #define E3_DET (1<<6) /* Indicates Event 3 detected */
  114. #define E2_RISE (1<<5) /* Indicates direction of Event 2 */
  115. #define E2_DET (1<<4) /* Indicates Event 2 detected */
  116. #define E1_RISE (1<<3) /* Indicates direction of Event 1 */
  117. #define E1_DET (1<<2) /* Indicates Event 1 detected */
  118. #define E0_RISE (1<<1) /* Indicates direction of Event 0 */
  119. #define E0_DET (1<<0) /* Indicates Event 0 detected */
  120. /* Bit definitions for the PTP_TRIG register */
  121. #define TRIG_PULSE (1<<15) /* generate a Pulse rather than a single edge */
  122. #define TRIG_PER (1<<14) /* generate a periodic signal */
  123. #define TRIG_IF_LATE (1<<13) /* trigger immediately if already past */
  124. #define TRIG_NOTIFY (1<<12) /* Trigger Notification Enable */
  125. #define TRIG_GPIO_SHIFT (8) /* Trigger GPIO Connection, value 1-12 */
  126. #define TRIG_GPIO_MASK (0xf)
  127. #define TRIG_TOGGLE (1<<7) /* Trigger Toggle Mode Enable */
  128. #define TRIG_CSEL_SHIFT (1) /* Trigger Configuration Select */
  129. #define TRIG_CSEL_MASK (0x7)
  130. #define TRIG_WR (1<<0) /* Trigger Configuration Write */
  131. /* Bit definitions for the PTP_EVNT register */
  132. #define EVNT_RISE (1<<14) /* Event Rise Detect Enable */
  133. #define EVNT_FALL (1<<13) /* Event Fall Detect Enable */
  134. #define EVNT_SINGLE (1<<12) /* enable single event capture operation */
  135. #define EVNT_GPIO_SHIFT (8) /* Event GPIO Connection, value 1-12 */
  136. #define EVNT_GPIO_MASK (0xf)
  137. #define EVNT_SEL_SHIFT (1) /* Event Select */
  138. #define EVNT_SEL_MASK (0x7)
  139. #define EVNT_WR (1<<0) /* Event Configuration Write */
  140. /* Bit definitions for the PTP_TXCFG0 register */
  141. #define SYNC_1STEP (1<<15) /* insert timestamp into transmit Sync Messages */
  142. #define DR_INSERT (1<<13) /* Insert Delay_Req Timestamp in Delay_Resp (dangerous) */
  143. #define NTP_TS_EN (1<<12) /* Enable Timestamping of NTP Packets */
  144. #define IGNORE_2STEP (1<<11) /* Ignore Two_Step flag for One-Step operation */
  145. #define CRC_1STEP (1<<10) /* Disable checking of CRC for One-Step operation */
  146. #define CHK_1STEP (1<<9) /* Enable UDP Checksum correction for One-Step Operation */
  147. #define IP1588_EN (1<<8) /* Enable IEEE 1588 defined IP address filter */
  148. #define TX_L2_EN (1<<7) /* Layer2 Timestamp Enable */
  149. #define TX_IPV6_EN (1<<6) /* IPv6 Timestamp Enable */
  150. #define TX_IPV4_EN (1<<5) /* IPv4 Timestamp Enable */
  151. #define TX_PTP_VER_SHIFT (1) /* Enable Timestamp capture for IEEE 1588 version X */
  152. #define TX_PTP_VER_MASK (0xf)
  153. #define TX_TS_EN (1<<0) /* Transmit Timestamp Enable */
  154. /* Bit definitions for the PTP_TXCFG1 register */
  155. #define BYTE0_MASK_SHIFT (8) /* Bit mask to be used for matching Byte0 of the PTP Message */
  156. #define BYTE0_MASK_MASK (0xff)
  157. #define BYTE0_DATA_SHIFT (0) /* Data to be used for matching Byte0 of the PTP Message */
  158. #define BYTE0_DATA_MASK (0xff)
  159. /* Bit definitions for the PSF_CFG0 register */
  160. #define MAC_SRC_ADD_SHIFT (11) /* Status Frame Mac Source Address */
  161. #define MAC_SRC_ADD_MASK (0x3)
  162. #define MIN_PRE_SHIFT (8) /* Status Frame Minimum Preamble */
  163. #define MIN_PRE_MASK (0x7)
  164. #define PSF_ENDIAN (1<<7) /* Status Frame Endian Control */
  165. #define PSF_IPV4 (1<<6) /* Status Frame IPv4 Enable */
  166. #define PSF_PCF_RD (1<<5) /* Control Frame Read PHY Status Frame Enable */
  167. #define PSF_ERR_EN (1<<4) /* Error PHY Status Frame Enable */
  168. #define PSF_TXTS_EN (1<<3) /* Transmit Timestamp PHY Status Frame Enable */
  169. #define PSF_RXTS_EN (1<<2) /* Receive Timestamp PHY Status Frame Enable */
  170. #define PSF_TRIG_EN (1<<1) /* Trigger PHY Status Frame Enable */
  171. #define PSF_EVNT_EN (1<<0) /* Event PHY Status Frame Enable */
  172. /* Bit definitions for the PTP_RXCFG0 register */
  173. #define DOMAIN_EN (1<<15) /* Domain Match Enable */
  174. #define ALT_MAST_DIS (1<<14) /* Alternate Master Timestamp Disable */
  175. #define USER_IP_SEL (1<<13) /* Selects portion of IP address accessible thru PTP_RXCFG2 */
  176. #define USER_IP_EN (1<<12) /* Enable User-programmed IP address filter */
  177. #define RX_SLAVE (1<<11) /* Receive Slave Only */
  178. #define IP1588_EN_SHIFT (8) /* Enable IEEE 1588 defined IP address filters */
  179. #define IP1588_EN_MASK (0xf)
  180. #define RX_L2_EN (1<<7) /* Layer2 Timestamp Enable */
  181. #define RX_IPV6_EN (1<<6) /* IPv6 Timestamp Enable */
  182. #define RX_IPV4_EN (1<<5) /* IPv4 Timestamp Enable */
  183. #define RX_PTP_VER_SHIFT (1) /* Enable Timestamp capture for IEEE 1588 version X */
  184. #define RX_PTP_VER_MASK (0xf)
  185. #define RX_TS_EN (1<<0) /* Receive Timestamp Enable */
  186. /* Bit definitions for the PTP_RXCFG1 register */
  187. #define BYTE0_MASK_SHIFT (8) /* Bit mask to be used for matching Byte0 of the PTP Message */
  188. #define BYTE0_MASK_MASK (0xff)
  189. #define BYTE0_DATA_SHIFT (0) /* Data to be used for matching Byte0 of the PTP Message */
  190. #define BYTE0_DATA_MASK (0xff)
  191. /* Bit definitions for the PTP_RXCFG3 register */
  192. #define TS_MIN_IFG_SHIFT (12) /* Minimum Inter-frame Gap */
  193. #define TS_MIN_IFG_MASK (0xf)
  194. #define ACC_UDP (1<<11) /* Record Timestamp if UDP Checksum Error */
  195. #define ACC_CRC (1<<10) /* Record Timestamp if CRC Error */
  196. #define TS_APPEND (1<<9) /* Append Timestamp for L2 */
  197. #define TS_INSERT (1<<8) /* Enable Timestamp Insertion */
  198. #define PTP_DOMAIN_SHIFT (0) /* PTP Message domainNumber field */
  199. #define PTP_DOMAIN_MASK (0xff)
  200. /* Bit definitions for the PTP_RXCFG4 register */
  201. #define IPV4_UDP_MOD (1<<15) /* Enable IPV4 UDP Modification */
  202. #define TS_SEC_EN (1<<14) /* Enable Timestamp Seconds */
  203. #define TS_SEC_LEN_SHIFT (12) /* Inserted Timestamp Seconds Length */
  204. #define TS_SEC_LEN_MASK (0x3)
  205. #define RXTS_NS_OFF_SHIFT (6) /* Receive Timestamp Nanoseconds offset */
  206. #define RXTS_NS_OFF_MASK (0x3f)
  207. #define RXTS_SEC_OFF_SHIFT (0) /* Receive Timestamp Seconds offset */
  208. #define RXTS_SEC_OFF_MASK (0x3f)
  209. /* Bit definitions for the PTP_COC register */
  210. #define PTP_CLKOUT_EN (1<<15) /* PTP Clock Output Enable */
  211. #define PTP_CLKOUT_SEL (1<<14) /* PTP Clock Output Source Select */
  212. #define PTP_CLKOUT_SPEEDSEL (1<<13) /* PTP Clock Output I/O Speed Select */
  213. #define PTP_CLKDIV_SHIFT (0) /* PTP Clock Divide-by Value */
  214. #define PTP_CLKDIV_MASK (0xff)
  215. /* Bit definitions for the PSF_CFG1 register */
  216. #define PTPRESERVED_SHIFT (12) /* PTP v2 reserved field */
  217. #define PTPRESERVED_MASK (0xf)
  218. #define VERSIONPTP_SHIFT (8) /* PTP v2 versionPTP field */
  219. #define VERSIONPTP_MASK (0xf)
  220. #define TRANSPORT_SPECIFIC_SHIFT (4) /* PTP v2 Header transportSpecific field */
  221. #define TRANSPORT_SPECIFIC_MASK (0xf)
  222. #define MESSAGETYPE_SHIFT (0) /* PTP v2 messageType field */
  223. #define MESSAGETYPE_MASK (0xf)
  224. /* Bit definitions for the PTP_SFDCFG register */
  225. #define TX_SFD_GPIO_SHIFT (4) /* TX SFD GPIO Select, value 1-12 */
  226. #define TX_SFD_GPIO_MASK (0xf)
  227. #define RX_SFD_GPIO_SHIFT (0) /* RX SFD GPIO Select, value 1-12 */
  228. #define RX_SFD_GPIO_MASK (0xf)
  229. /* Bit definitions for the PTP_INTCTL register */
  230. #define PTP_INT_GPIO_SHIFT (0) /* PTP Interrupt GPIO Select */
  231. #define PTP_INT_GPIO_MASK (0xf)
  232. /* Bit definitions for the PTP_CLKSRC register */
  233. #define CLK_SRC_SHIFT (14) /* PTP Clock Source Select */
  234. #define CLK_SRC_MASK (0x3)
  235. #define CLK_SRC_PER_SHIFT (0) /* PTP Clock Source Period */
  236. #define CLK_SRC_PER_MASK (0x7f)
  237. /* Bit definitions for the PTP_OFF register */
  238. #define PTP_OFFSET_SHIFT (0) /* PTP Message offset from preceding header */
  239. #define PTP_OFFSET_MASK (0xff)
  240. #endif