qsemi.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * drivers/net/phy/qsemi.c
  3. *
  4. * Driver for Quality Semiconductor PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/errno.h>
  19. #include <linux/unistd.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/skbuff.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/mm.h>
  28. #include <linux/module.h>
  29. #include <linux/mii.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/phy.h>
  32. #include <asm/io.h>
  33. #include <asm/irq.h>
  34. #include <asm/uaccess.h>
  35. /* ------------------------------------------------------------------------- */
  36. /* The Quality Semiconductor QS6612 is used on the RPX CLLF */
  37. /* register definitions */
  38. #define MII_QS6612_MCR 17 /* Mode Control Register */
  39. #define MII_QS6612_FTR 27 /* Factory Test Register */
  40. #define MII_QS6612_MCO 28 /* Misc. Control Register */
  41. #define MII_QS6612_ISR 29 /* Interrupt Source Register */
  42. #define MII_QS6612_IMR 30 /* Interrupt Mask Register */
  43. #define MII_QS6612_IMR_INIT 0x003a
  44. #define MII_QS6612_PCR 31 /* 100BaseTx PHY Control Reg. */
  45. #define QS6612_PCR_AN_COMPLETE 0x1000
  46. #define QS6612_PCR_RLBEN 0x0200
  47. #define QS6612_PCR_DCREN 0x0100
  48. #define QS6612_PCR_4B5BEN 0x0040
  49. #define QS6612_PCR_TX_ISOLATE 0x0020
  50. #define QS6612_PCR_MLT3_DIS 0x0002
  51. #define QS6612_PCR_SCRM_DESCRM 0x0001
  52. MODULE_DESCRIPTION("Quality Semiconductor PHY driver");
  53. MODULE_AUTHOR("Andy Fleming");
  54. MODULE_LICENSE("GPL");
  55. /* Returns 0, unless there's a write error */
  56. static int qs6612_config_init(struct phy_device *phydev)
  57. {
  58. /* The PHY powers up isolated on the RPX,
  59. * so send a command to allow operation.
  60. * XXX - My docs indicate this should be 0x0940
  61. * ...or something. The current value sets three
  62. * reserved bits, bit 11, which specifies it should be
  63. * set to one, bit 10, which specifies it should be set
  64. * to 0, and bit 7, which doesn't specify. However, my
  65. * docs are preliminary, and I will leave it like this
  66. * until someone more knowledgable corrects me or it.
  67. * -- Andy Fleming
  68. */
  69. return phy_write(phydev, MII_QS6612_PCR, 0x0dc0);
  70. }
  71. static int qs6612_ack_interrupt(struct phy_device *phydev)
  72. {
  73. int err;
  74. err = phy_read(phydev, MII_QS6612_ISR);
  75. if (err < 0)
  76. return err;
  77. err = phy_read(phydev, MII_BMSR);
  78. if (err < 0)
  79. return err;
  80. err = phy_read(phydev, MII_EXPANSION);
  81. if (err < 0)
  82. return err;
  83. return 0;
  84. }
  85. static int qs6612_config_intr(struct phy_device *phydev)
  86. {
  87. int err;
  88. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  89. err = phy_write(phydev, MII_QS6612_IMR,
  90. MII_QS6612_IMR_INIT);
  91. else
  92. err = phy_write(phydev, MII_QS6612_IMR, 0);
  93. return err;
  94. }
  95. static struct phy_driver qs6612_driver[] = { {
  96. .phy_id = 0x00181440,
  97. .name = "QS6612",
  98. .phy_id_mask = 0xfffffff0,
  99. .features = PHY_BASIC_FEATURES,
  100. .flags = PHY_HAS_INTERRUPT,
  101. .config_init = qs6612_config_init,
  102. .config_aneg = genphy_config_aneg,
  103. .read_status = genphy_read_status,
  104. .ack_interrupt = qs6612_ack_interrupt,
  105. .config_intr = qs6612_config_intr,
  106. .driver = { .owner = THIS_MODULE,},
  107. } };
  108. module_phy_driver(qs6612_driver);
  109. static struct mdio_device_id __maybe_unused qs6612_tbl[] = {
  110. { 0x00181440, 0xfffffff0 },
  111. { }
  112. };
  113. MODULE_DEVICE_TABLE(mdio, qs6612_tbl);