smsc95xx.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. *****************************************************************************/
  19. #ifndef _SMSC95XX_H
  20. #define _SMSC95XX_H
  21. /* Tx command words */
  22. #define TX_CMD_A_DATA_OFFSET_ (0x001F0000)
  23. #define TX_CMD_A_FIRST_SEG_ (0x00002000)
  24. #define TX_CMD_A_LAST_SEG_ (0x00001000)
  25. #define TX_CMD_A_BUF_SIZE_ (0x000007FF)
  26. #define TX_CMD_B_CSUM_ENABLE (0x00004000)
  27. #define TX_CMD_B_ADD_CRC_DISABLE_ (0x00002000)
  28. #define TX_CMD_B_DISABLE_PADDING_ (0x00001000)
  29. #define TX_CMD_B_PKT_BYTE_LENGTH_ (0x000007FF)
  30. /* Rx status word */
  31. #define RX_STS_FF_ (0x40000000) /* Filter Fail */
  32. #define RX_STS_FL_ (0x3FFF0000) /* Frame Length */
  33. #define RX_STS_ES_ (0x00008000) /* Error Summary */
  34. #define RX_STS_BF_ (0x00002000) /* Broadcast Frame */
  35. #define RX_STS_LE_ (0x00001000) /* Length Error */
  36. #define RX_STS_RF_ (0x00000800) /* Runt Frame */
  37. #define RX_STS_MF_ (0x00000400) /* Multicast Frame */
  38. #define RX_STS_TL_ (0x00000080) /* Frame too long */
  39. #define RX_STS_CS_ (0x00000040) /* Collision Seen */
  40. #define RX_STS_FT_ (0x00000020) /* Frame Type */
  41. #define RX_STS_RW_ (0x00000010) /* Receive Watchdog */
  42. #define RX_STS_ME_ (0x00000008) /* Mii Error */
  43. #define RX_STS_DB_ (0x00000004) /* Dribbling */
  44. #define RX_STS_CRC_ (0x00000002) /* CRC Error */
  45. /* SCSRs */
  46. #define ID_REV (0x00)
  47. #define ID_REV_CHIP_ID_MASK_ (0xFFFF0000)
  48. #define ID_REV_CHIP_REV_MASK_ (0x0000FFFF)
  49. #define ID_REV_CHIP_ID_9500_ (0x9500)
  50. #define ID_REV_CHIP_ID_9500A_ (0x9E00)
  51. #define ID_REV_CHIP_ID_9512_ (0xEC00)
  52. #define ID_REV_CHIP_ID_9530_ (0x9530)
  53. #define ID_REV_CHIP_ID_89530_ (0x9E08)
  54. #define ID_REV_CHIP_ID_9730_ (0x9730)
  55. #define INT_STS (0x08)
  56. #define INT_STS_TX_STOP_ (0x00020000)
  57. #define INT_STS_RX_STOP_ (0x00010000)
  58. #define INT_STS_PHY_INT_ (0x00008000)
  59. #define INT_STS_TXE_ (0x00004000)
  60. #define INT_STS_TDFU_ (0x00002000)
  61. #define INT_STS_TDFO_ (0x00001000)
  62. #define INT_STS_RXDF_ (0x00000800)
  63. #define INT_STS_GPIOS_ (0x000007FF)
  64. #define INT_STS_CLEAR_ALL_ (0xFFFFFFFF)
  65. #define RX_CFG (0x0C)
  66. #define RX_FIFO_FLUSH_ (0x00000001)
  67. #define TX_CFG (0x10)
  68. #define TX_CFG_ON_ (0x00000004)
  69. #define TX_CFG_STOP_ (0x00000002)
  70. #define TX_CFG_FIFO_FLUSH_ (0x00000001)
  71. #define HW_CFG (0x14)
  72. #define HW_CFG_BIR_ (0x00001000)
  73. #define HW_CFG_LEDB_ (0x00000800)
  74. #define HW_CFG_RXDOFF_ (0x00000600)
  75. #define HW_CFG_DRP_ (0x00000040)
  76. #define HW_CFG_MEF_ (0x00000020)
  77. #define HW_CFG_LRST_ (0x00000008)
  78. #define HW_CFG_PSEL_ (0x00000004)
  79. #define HW_CFG_BCE_ (0x00000002)
  80. #define HW_CFG_SRST_ (0x00000001)
  81. #define RX_FIFO_INF (0x18)
  82. #define PM_CTRL (0x20)
  83. #define PM_CTL_RES_CLR_WKP_STS (0x00000200)
  84. #define PM_CTL_DEV_RDY_ (0x00000080)
  85. #define PM_CTL_SUS_MODE_ (0x00000060)
  86. #define PM_CTL_SUS_MODE_0 (0x00000000)
  87. #define PM_CTL_SUS_MODE_1 (0x00000020)
  88. #define PM_CTL_SUS_MODE_2 (0x00000040)
  89. #define PM_CTL_SUS_MODE_3 (0x00000060)
  90. #define PM_CTL_PHY_RST_ (0x00000010)
  91. #define PM_CTL_WOL_EN_ (0x00000008)
  92. #define PM_CTL_ED_EN_ (0x00000004)
  93. #define PM_CTL_WUPS_ (0x00000003)
  94. #define PM_CTL_WUPS_NO_ (0x00000000)
  95. #define PM_CTL_WUPS_ED_ (0x00000001)
  96. #define PM_CTL_WUPS_WOL_ (0x00000002)
  97. #define PM_CTL_WUPS_MULTI_ (0x00000003)
  98. #define LED_GPIO_CFG (0x24)
  99. #define LED_GPIO_CFG_SPD_LED (0x01000000)
  100. #define LED_GPIO_CFG_LNK_LED (0x00100000)
  101. #define LED_GPIO_CFG_FDX_LED (0x00010000)
  102. #define GPIO_CFG (0x28)
  103. #define AFC_CFG (0x2C)
  104. /* Hi watermark = 15.5Kb (~10 mtu pkts) */
  105. /* low watermark = 3k (~2 mtu pkts) */
  106. /* backpressure duration = ~ 350us */
  107. /* Apply FC on any frame. */
  108. #define AFC_CFG_DEFAULT (0x00F830A1)
  109. #define E2P_CMD (0x30)
  110. #define E2P_CMD_BUSY_ (0x80000000)
  111. #define E2P_CMD_MASK_ (0x70000000)
  112. #define E2P_CMD_READ_ (0x00000000)
  113. #define E2P_CMD_EWDS_ (0x10000000)
  114. #define E2P_CMD_EWEN_ (0x20000000)
  115. #define E2P_CMD_WRITE_ (0x30000000)
  116. #define E2P_CMD_WRAL_ (0x40000000)
  117. #define E2P_CMD_ERASE_ (0x50000000)
  118. #define E2P_CMD_ERAL_ (0x60000000)
  119. #define E2P_CMD_RELOAD_ (0x70000000)
  120. #define E2P_CMD_TIMEOUT_ (0x00000400)
  121. #define E2P_CMD_LOADED_ (0x00000200)
  122. #define E2P_CMD_ADDR_ (0x000001FF)
  123. #define MAX_EEPROM_SIZE (512)
  124. #define E2P_DATA (0x34)
  125. #define E2P_DATA_MASK_ (0x000000FF)
  126. #define BURST_CAP (0x38)
  127. #define GPIO_WAKE (0x64)
  128. #define INT_EP_CTL (0x68)
  129. #define INT_EP_CTL_INTEP_ (0x80000000)
  130. #define INT_EP_CTL_MACRTO_ (0x00080000)
  131. #define INT_EP_CTL_TX_STOP_ (0x00020000)
  132. #define INT_EP_CTL_RX_STOP_ (0x00010000)
  133. #define INT_EP_CTL_PHY_INT_ (0x00008000)
  134. #define INT_EP_CTL_TXE_ (0x00004000)
  135. #define INT_EP_CTL_TDFU_ (0x00002000)
  136. #define INT_EP_CTL_TDFO_ (0x00001000)
  137. #define INT_EP_CTL_RXDF_ (0x00000800)
  138. #define INT_EP_CTL_GPIOS_ (0x000007FF)
  139. #define BULK_IN_DLY (0x6C)
  140. /* MAC CSRs */
  141. #define MAC_CR (0x100)
  142. #define MAC_CR_RXALL_ (0x80000000)
  143. #define MAC_CR_RCVOWN_ (0x00800000)
  144. #define MAC_CR_LOOPBK_ (0x00200000)
  145. #define MAC_CR_FDPX_ (0x00100000)
  146. #define MAC_CR_MCPAS_ (0x00080000)
  147. #define MAC_CR_PRMS_ (0x00040000)
  148. #define MAC_CR_INVFILT_ (0x00020000)
  149. #define MAC_CR_PASSBAD_ (0x00010000)
  150. #define MAC_CR_HFILT_ (0x00008000)
  151. #define MAC_CR_HPFILT_ (0x00002000)
  152. #define MAC_CR_LCOLL_ (0x00001000)
  153. #define MAC_CR_BCAST_ (0x00000800)
  154. #define MAC_CR_DISRTY_ (0x00000400)
  155. #define MAC_CR_PADSTR_ (0x00000100)
  156. #define MAC_CR_BOLMT_MASK (0x000000C0)
  157. #define MAC_CR_DFCHK_ (0x00000020)
  158. #define MAC_CR_TXEN_ (0x00000008)
  159. #define MAC_CR_RXEN_ (0x00000004)
  160. #define ADDRH (0x104)
  161. #define ADDRL (0x108)
  162. #define HASHH (0x10C)
  163. #define HASHL (0x110)
  164. #define MII_ADDR (0x114)
  165. #define MII_WRITE_ (0x02)
  166. #define MII_BUSY_ (0x01)
  167. #define MII_READ_ (0x00) /* ~of MII Write bit */
  168. #define MII_DATA (0x118)
  169. #define FLOW (0x11C)
  170. #define FLOW_FCPT_ (0xFFFF0000)
  171. #define FLOW_FCPASS_ (0x00000004)
  172. #define FLOW_FCEN_ (0x00000002)
  173. #define FLOW_FCBSY_ (0x00000001)
  174. #define VLAN1 (0x120)
  175. #define VLAN2 (0x124)
  176. #define WUFF (0x128)
  177. #define LAN9500_WUFF_NUM (4)
  178. #define LAN9500A_WUFF_NUM (8)
  179. #define WUCSR (0x12C)
  180. #define WUCSR_WFF_PTR_RST_ (0x80000000)
  181. #define WUCSR_GUE_ (0x00000200)
  182. #define WUCSR_WUFR_ (0x00000040)
  183. #define WUCSR_MPR_ (0x00000020)
  184. #define WUCSR_WAKE_EN_ (0x00000004)
  185. #define WUCSR_MPEN_ (0x00000002)
  186. #define COE_CR (0x130)
  187. #define Tx_COE_EN_ (0x00010000)
  188. #define Rx_COE_MODE_ (0x00000002)
  189. #define Rx_COE_EN_ (0x00000001)
  190. /* Vendor-specific PHY Definitions */
  191. /* EDPD NLP / crossover time configuration (LAN9500A only) */
  192. #define PHY_EDPD_CONFIG (16)
  193. #define PHY_EDPD_CONFIG_TX_NLP_EN_ ((u16)0x8000)
  194. #define PHY_EDPD_CONFIG_TX_NLP_1000_ ((u16)0x0000)
  195. #define PHY_EDPD_CONFIG_TX_NLP_768_ ((u16)0x2000)
  196. #define PHY_EDPD_CONFIG_TX_NLP_512_ ((u16)0x4000)
  197. #define PHY_EDPD_CONFIG_TX_NLP_256_ ((u16)0x6000)
  198. #define PHY_EDPD_CONFIG_RX_1_NLP_ ((u16)0x1000)
  199. #define PHY_EDPD_CONFIG_RX_NLP_64_ ((u16)0x0000)
  200. #define PHY_EDPD_CONFIG_RX_NLP_256_ ((u16)0x0400)
  201. #define PHY_EDPD_CONFIG_RX_NLP_512_ ((u16)0x0800)
  202. #define PHY_EDPD_CONFIG_RX_NLP_1000_ ((u16)0x0C00)
  203. #define PHY_EDPD_CONFIG_EXT_CROSSOVER_ ((u16)0x0001)
  204. #define PHY_EDPD_CONFIG_DEFAULT (PHY_EDPD_CONFIG_TX_NLP_EN_ | \
  205. PHY_EDPD_CONFIG_TX_NLP_768_ | \
  206. PHY_EDPD_CONFIG_RX_1_NLP_)
  207. /* Mode Control/Status Register */
  208. #define PHY_MODE_CTRL_STS (17)
  209. #define MODE_CTRL_STS_EDPWRDOWN_ ((u16)0x2000)
  210. #define MODE_CTRL_STS_ENERGYON_ ((u16)0x0002)
  211. #define SPECIAL_CTRL_STS (27)
  212. #define SPECIAL_CTRL_STS_OVRRD_AMDIX_ ((u16)0x8000)
  213. #define SPECIAL_CTRL_STS_AMDIX_ENABLE_ ((u16)0x4000)
  214. #define SPECIAL_CTRL_STS_AMDIX_STATE_ ((u16)0x2000)
  215. #define PHY_INT_SRC (29)
  216. #define PHY_INT_SRC_ENERGY_ON_ ((u16)0x0080)
  217. #define PHY_INT_SRC_ANEG_COMP_ ((u16)0x0040)
  218. #define PHY_INT_SRC_REMOTE_FAULT_ ((u16)0x0020)
  219. #define PHY_INT_SRC_LINK_DOWN_ ((u16)0x0010)
  220. #define PHY_INT_MASK (30)
  221. #define PHY_INT_MASK_ENERGY_ON_ ((u16)0x0080)
  222. #define PHY_INT_MASK_ANEG_COMP_ ((u16)0x0040)
  223. #define PHY_INT_MASK_REMOTE_FAULT_ ((u16)0x0020)
  224. #define PHY_INT_MASK_LINK_DOWN_ ((u16)0x0010)
  225. #define PHY_INT_MASK_DEFAULT_ (PHY_INT_MASK_ANEG_COMP_ | \
  226. PHY_INT_MASK_LINK_DOWN_)
  227. #define PHY_SPECIAL (31)
  228. #define PHY_SPECIAL_SPD_ ((u16)0x001C)
  229. #define PHY_SPECIAL_SPD_10HALF_ ((u16)0x0004)
  230. #define PHY_SPECIAL_SPD_10FULL_ ((u16)0x0014)
  231. #define PHY_SPECIAL_SPD_100HALF_ ((u16)0x0008)
  232. #define PHY_SPECIAL_SPD_100FULL_ ((u16)0x0018)
  233. /* USB Vendor Requests */
  234. #define USB_VENDOR_REQUEST_WRITE_REGISTER 0xA0
  235. #define USB_VENDOR_REQUEST_READ_REGISTER 0xA1
  236. #define USB_VENDOR_REQUEST_GET_STATS 0xA2
  237. /* Interrupt Endpoint status word bitfields */
  238. #define INT_ENP_TX_STOP_ ((u32)BIT(17))
  239. #define INT_ENP_RX_STOP_ ((u32)BIT(16))
  240. #define INT_ENP_PHY_INT_ ((u32)BIT(15))
  241. #define INT_ENP_TXE_ ((u32)BIT(14))
  242. #define INT_ENP_TDFU_ ((u32)BIT(13))
  243. #define INT_ENP_TDFO_ ((u32)BIT(12))
  244. #define INT_ENP_RXDF_ ((u32)BIT(11))
  245. #endif /* _SMSC95XX_H */