pci.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL_PCI_H__
  30. #define __RTL_PCI_H__
  31. #include <linux/pci.h>
  32. /*
  33. 1: MSDU packet queue,
  34. 2: Rx Command Queue
  35. */
  36. #define RTL_PCI_RX_MPDU_QUEUE 0
  37. #define RTL_PCI_RX_CMD_QUEUE 1
  38. #define RTL_PCI_MAX_RX_QUEUE 2
  39. #define RTL_PCI_MAX_RX_COUNT 512/*64*/
  40. #define RTL_PCI_MAX_TX_QUEUE_COUNT 9
  41. #define RT_TXDESC_NUM 128
  42. #define TX_DESC_NUM_92E 512
  43. #define RT_TXDESC_NUM_BE_QUEUE 256
  44. #define BK_QUEUE 0
  45. #define BE_QUEUE 1
  46. #define VI_QUEUE 2
  47. #define VO_QUEUE 3
  48. #define BEACON_QUEUE 4
  49. #define TXCMD_QUEUE 5
  50. #define MGNT_QUEUE 6
  51. #define HIGH_QUEUE 7
  52. #define HCCA_QUEUE 8
  53. #define RTL_PCI_DEVICE(vend, dev, cfg) \
  54. .vendor = (vend), \
  55. .device = (dev), \
  56. .subvendor = PCI_ANY_ID, \
  57. .subdevice = PCI_ANY_ID,\
  58. .driver_data = (kernel_ulong_t)&(cfg)
  59. #define INTEL_VENDOR_ID 0x8086
  60. #define SIS_VENDOR_ID 0x1039
  61. #define ATI_VENDOR_ID 0x1002
  62. #define ATI_DEVICE_ID 0x7914
  63. #define AMD_VENDOR_ID 0x1022
  64. #define PCI_MAX_BRIDGE_NUMBER 255
  65. #define PCI_MAX_DEVICES 32
  66. #define PCI_MAX_FUNCTION 8
  67. #define PCI_CONF_ADDRESS 0x0CF8 /*PCI Configuration Space Address */
  68. #define PCI_CONF_DATA 0x0CFC /*PCI Configuration Space Data */
  69. #define PCI_CLASS_BRIDGE_DEV 0x06
  70. #define PCI_SUBCLASS_BR_PCI_TO_PCI 0x04
  71. #define PCI_CAPABILITY_ID_PCI_EXPRESS 0x10
  72. #define PCI_CAP_ID_EXP 0x10
  73. #define U1DONTCARE 0xFF
  74. #define U2DONTCARE 0xFFFF
  75. #define U4DONTCARE 0xFFFFFFFF
  76. #define RTL_PCI_8192_DID 0x8192 /*8192 PCI-E */
  77. #define RTL_PCI_8192SE_DID 0x8192 /*8192 SE */
  78. #define RTL_PCI_8174_DID 0x8174 /*8192 SE */
  79. #define RTL_PCI_8173_DID 0x8173 /*8191 SE Crab */
  80. #define RTL_PCI_8172_DID 0x8172 /*8191 SE RE */
  81. #define RTL_PCI_8171_DID 0x8171 /*8191 SE Unicron */
  82. #define RTL_PCI_8723AE_DID 0x8723 /*8723AE */
  83. #define RTL_PCI_0045_DID 0x0045 /*8190 PCI for Ceraga */
  84. #define RTL_PCI_0046_DID 0x0046 /*8190 Cardbus for Ceraga */
  85. #define RTL_PCI_0044_DID 0x0044 /*8192e PCIE for Ceraga */
  86. #define RTL_PCI_0047_DID 0x0047 /*8192e Express Card for Ceraga */
  87. #define RTL_PCI_700F_DID 0x700F
  88. #define RTL_PCI_701F_DID 0x701F
  89. #define RTL_PCI_DLINK_DID 0x3304
  90. #define RTL_PCI_8723AE_DID 0x8723 /*8723e */
  91. #define RTL_PCI_8192CET_DID 0x8191 /*8192ce */
  92. #define RTL_PCI_8192CE_DID 0x8178 /*8192ce */
  93. #define RTL_PCI_8191CE_DID 0x8177 /*8192ce */
  94. #define RTL_PCI_8188CE_DID 0x8176 /*8192ce */
  95. #define RTL_PCI_8192CU_DID 0x8191 /*8192ce */
  96. #define RTL_PCI_8192DE_DID 0x8193 /*8192de */
  97. #define RTL_PCI_8192DE_DID2 0x002B /*92DE*/
  98. #define RTL_PCI_8188EE_DID 0x8179 /*8188ee*/
  99. #define RTL_PCI_8723BE_DID 0xB723 /*8723be*/
  100. #define RTL_PCI_8192EE_DID 0x818B /*8192ee*/
  101. #define RTL_PCI_8821AE_DID 0x8821 /*8821ae*/
  102. #define RTL_PCI_8812AE_DID 0x8812 /*8812ae*/
  103. /*8192 support 16 pages of IO registers*/
  104. #define RTL_MEM_MAPPED_IO_RANGE_8190PCI 0x1000
  105. #define RTL_MEM_MAPPED_IO_RANGE_8192PCIE 0x4000
  106. #define RTL_MEM_MAPPED_IO_RANGE_8192SE 0x4000
  107. #define RTL_MEM_MAPPED_IO_RANGE_8192CE 0x4000
  108. #define RTL_MEM_MAPPED_IO_RANGE_8192DE 0x4000
  109. #define RTL_PCI_REVISION_ID_8190PCI 0x00
  110. #define RTL_PCI_REVISION_ID_8192PCIE 0x01
  111. #define RTL_PCI_REVISION_ID_8192SE 0x10
  112. #define RTL_PCI_REVISION_ID_8192CE 0x1
  113. #define RTL_PCI_REVISION_ID_8192DE 0x0
  114. #define RTL_DEFAULT_HARDWARE_TYPE HARDWARE_TYPE_RTL8192CE
  115. enum pci_bridge_vendor {
  116. PCI_BRIDGE_VENDOR_INTEL = 0x0, /*0b'0000,0001 */
  117. PCI_BRIDGE_VENDOR_ATI, /*0b'0000,0010*/
  118. PCI_BRIDGE_VENDOR_AMD, /*0b'0000,0100*/
  119. PCI_BRIDGE_VENDOR_SIS, /*0b'0000,1000*/
  120. PCI_BRIDGE_VENDOR_UNKNOWN, /*0b'0100,0000*/
  121. PCI_BRIDGE_VENDOR_MAX,
  122. };
  123. struct rtl_pci_capabilities_header {
  124. u8 capability_id;
  125. u8 next;
  126. };
  127. /* In new TRX flow, Buffer_desc is new concept
  128. * But TX wifi info == TX descriptor in old flow
  129. * RX wifi info == RX descriptor in old flow
  130. */
  131. struct rtl_tx_buffer_desc {
  132. #if (RTL8192EE_SEG_NUM == 2)
  133. u32 dword[2*(DMA_IS_64BIT + 1)*8]; /*seg = 8*/
  134. #elif (RTL8192EE_SEG_NUM == 1)
  135. u32 dword[2*(DMA_IS_64BIT + 1)*4]; /*seg = 4*/
  136. #elif (RTL8192EE_SEG_NUM == 0)
  137. u32 dword[2*(DMA_IS_64BIT + 1)*2]; /*seg = 2*/
  138. #endif
  139. } __packed;
  140. struct rtl_tx_desc {
  141. u32 dword[16];
  142. } __packed;
  143. struct rtl_rx_buffer_desc { /*rx buffer desc*/
  144. u32 dword[2];
  145. } __packed;
  146. struct rtl_rx_desc { /*old: rx desc new: rx wifi info*/
  147. u32 dword[8];
  148. } __packed;
  149. struct rtl_tx_cmd_desc {
  150. u32 dword[16];
  151. } __packed;
  152. struct rtl8192_tx_ring {
  153. struct rtl_tx_desc *desc;
  154. dma_addr_t dma;
  155. unsigned int idx;
  156. unsigned int entries;
  157. struct sk_buff_head queue;
  158. /*add for new trx flow*/
  159. struct rtl_tx_buffer_desc *buffer_desc; /*tx buffer descriptor*/
  160. dma_addr_t buffer_desc_dma; /*tx bufferd desc dma memory*/
  161. u16 avl_desc; /* available_desc_to_write */
  162. u16 cur_tx_wp; /* current_tx_write_point */
  163. u16 cur_tx_rp; /* current_tx_read_point */
  164. };
  165. struct rtl8192_rx_ring {
  166. struct rtl_rx_desc *desc;
  167. dma_addr_t dma;
  168. unsigned int idx;
  169. struct sk_buff *rx_buf[RTL_PCI_MAX_RX_COUNT];
  170. /*add for new trx flow*/
  171. struct rtl_rx_buffer_desc *buffer_desc; /*rx buffer descriptor*/
  172. u16 next_rx_rp; /* next_rx_read_point */
  173. };
  174. struct rtl_pci {
  175. struct pci_dev *pdev;
  176. bool irq_enabled;
  177. bool driver_is_goingto_unload;
  178. bool up_first_time;
  179. bool first_init;
  180. bool being_init_adapter;
  181. bool init_ready;
  182. /*Tx */
  183. struct rtl8192_tx_ring tx_ring[RTL_PCI_MAX_TX_QUEUE_COUNT];
  184. int txringcount[RTL_PCI_MAX_TX_QUEUE_COUNT];
  185. u32 transmit_config;
  186. /*Rx */
  187. struct rtl8192_rx_ring rx_ring[RTL_PCI_MAX_RX_QUEUE];
  188. int rxringcount;
  189. u16 rxbuffersize;
  190. u32 receive_config;
  191. /*irq */
  192. u8 irq_alloc;
  193. u32 irq_mask[2];
  194. u32 sys_irq_mask;
  195. /*Bcn control register setting */
  196. u32 reg_bcn_ctrl_val;
  197. /*ASPM*/ u8 const_pci_aspm;
  198. u8 const_amdpci_aspm;
  199. u8 const_hwsw_rfoff_d3;
  200. u8 const_support_pciaspm;
  201. /*pci-e bridge */
  202. u8 const_hostpci_aspm_setting;
  203. /*pci-e device */
  204. u8 const_devicepci_aspm_setting;
  205. /*If it supports ASPM, Offset[560h] = 0x40,
  206. otherwise Offset[560h] = 0x00. */
  207. bool support_aspm;
  208. bool support_backdoor;
  209. /*QOS & EDCA */
  210. enum acm_method acm_method;
  211. u16 shortretry_limit;
  212. u16 longretry_limit;
  213. /* MSI support */
  214. bool msi_support;
  215. bool using_msi;
  216. /* interrupt clear before set */
  217. bool int_clear;
  218. };
  219. struct mp_adapter {
  220. u8 linkctrl_reg;
  221. u8 busnumber;
  222. u8 devnumber;
  223. u8 funcnumber;
  224. u8 pcibridge_busnum;
  225. u8 pcibridge_devnum;
  226. u8 pcibridge_funcnum;
  227. u8 pcibridge_vendor;
  228. u16 pcibridge_vendorid;
  229. u16 pcibridge_deviceid;
  230. u8 num4bytes;
  231. u8 pcibridge_pciehdr_offset;
  232. u8 pcibridge_linkctrlreg;
  233. bool amd_l1_patch;
  234. };
  235. struct rtl_pci_priv {
  236. struct bt_coexist_info bt_coexist;
  237. struct rtl_led_ctl ledctl;
  238. struct rtl_pci dev;
  239. struct mp_adapter ndis_adapter;
  240. };
  241. #define rtl_pcipriv(hw) (((struct rtl_pci_priv *)(rtl_priv(hw))->priv))
  242. #define rtl_pcidev(pcipriv) (&((pcipriv)->dev))
  243. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw);
  244. extern struct rtl_intf_ops rtl_pci_ops;
  245. int rtl_pci_probe(struct pci_dev *pdev,
  246. const struct pci_device_id *id);
  247. void rtl_pci_disconnect(struct pci_dev *pdev);
  248. #ifdef CONFIG_PM_SLEEP
  249. int rtl_pci_suspend(struct device *dev);
  250. int rtl_pci_resume(struct device *dev);
  251. #endif /* CONFIG_PM_SLEEP */
  252. static inline u8 pci_read8_sync(struct rtl_priv *rtlpriv, u32 addr)
  253. {
  254. return readb((u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
  255. }
  256. static inline u16 pci_read16_sync(struct rtl_priv *rtlpriv, u32 addr)
  257. {
  258. return readw((u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
  259. }
  260. static inline u32 pci_read32_sync(struct rtl_priv *rtlpriv, u32 addr)
  261. {
  262. return readl((u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
  263. }
  264. static inline void pci_write8_async(struct rtl_priv *rtlpriv, u32 addr, u8 val)
  265. {
  266. writeb(val, (u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
  267. }
  268. static inline void pci_write16_async(struct rtl_priv *rtlpriv,
  269. u32 addr, u16 val)
  270. {
  271. writew(val, (u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
  272. }
  273. static inline void pci_write32_async(struct rtl_priv *rtlpriv,
  274. u32 addr, u32 val)
  275. {
  276. writel(val, (u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
  277. }
  278. static inline u16 calc_fifo_space(u16 rp, u16 wp)
  279. {
  280. if (rp <= wp)
  281. return RTL_PCI_MAX_RX_COUNT - 1 + rp - wp;
  282. return rp - wp - 1;
  283. }
  284. #endif