lba_pci.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707
  1. /*
  2. **
  3. ** PCI Lower Bus Adapter (LBA) manager
  4. **
  5. ** (c) Copyright 1999,2000 Grant Grundler
  6. ** (c) Copyright 1999,2000 Hewlett-Packard Company
  7. **
  8. ** This program is free software; you can redistribute it and/or modify
  9. ** it under the terms of the GNU General Public License as published by
  10. ** the Free Software Foundation; either version 2 of the License, or
  11. ** (at your option) any later version.
  12. **
  13. **
  14. ** This module primarily provides access to PCI bus (config/IOport
  15. ** spaces) on platforms with an SBA/LBA chipset. A/B/C/J/L/N-class
  16. ** with 4 digit model numbers - eg C3000 (and A400...sigh).
  17. **
  18. ** LBA driver isn't as simple as the Dino driver because:
  19. ** (a) this chip has substantial bug fixes between revisions
  20. ** (Only one Dino bug has a software workaround :^( )
  21. ** (b) has more options which we don't (yet) support (DMA hints, OLARD)
  22. ** (c) IRQ support lives in the I/O SAPIC driver (not with PCI driver)
  23. ** (d) play nicely with both PAT and "Legacy" PA-RISC firmware (PDC).
  24. ** (dino only deals with "Legacy" PDC)
  25. **
  26. ** LBA driver passes the I/O SAPIC HPA to the I/O SAPIC driver.
  27. ** (I/O SAPIC is integratd in the LBA chip).
  28. **
  29. ** FIXME: Add support to SBA and LBA drivers for DMA hint sets
  30. ** FIXME: Add support for PCI card hot-plug (OLARD).
  31. */
  32. #include <linux/delay.h>
  33. #include <linux/types.h>
  34. #include <linux/kernel.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/init.h> /* for __init */
  37. #include <linux/pci.h>
  38. #include <linux/ioport.h>
  39. #include <linux/slab.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/pdc.h>
  42. #include <asm/pdcpat.h>
  43. #include <asm/page.h>
  44. #include <asm/ropes.h>
  45. #include <asm/hardware.h> /* for register_parisc_driver() stuff */
  46. #include <asm/parisc-device.h>
  47. #include <asm/io.h> /* read/write stuff */
  48. #undef DEBUG_LBA /* general stuff */
  49. #undef DEBUG_LBA_PORT /* debug I/O Port access */
  50. #undef DEBUG_LBA_CFG /* debug Config Space Access (ie PCI Bus walk) */
  51. #undef DEBUG_LBA_PAT /* debug PCI Resource Mgt code - PDC PAT only */
  52. #undef FBB_SUPPORT /* Fast Back-Back xfers - NOT READY YET */
  53. #ifdef DEBUG_LBA
  54. #define DBG(x...) printk(x)
  55. #else
  56. #define DBG(x...)
  57. #endif
  58. #ifdef DEBUG_LBA_PORT
  59. #define DBG_PORT(x...) printk(x)
  60. #else
  61. #define DBG_PORT(x...)
  62. #endif
  63. #ifdef DEBUG_LBA_CFG
  64. #define DBG_CFG(x...) printk(x)
  65. #else
  66. #define DBG_CFG(x...)
  67. #endif
  68. #ifdef DEBUG_LBA_PAT
  69. #define DBG_PAT(x...) printk(x)
  70. #else
  71. #define DBG_PAT(x...)
  72. #endif
  73. /*
  74. ** Config accessor functions only pass in the 8-bit bus number and not
  75. ** the 8-bit "PCI Segment" number. Each LBA will be assigned a PCI bus
  76. ** number based on what firmware wrote into the scratch register.
  77. **
  78. ** The "secondary" bus number is set to this before calling
  79. ** pci_register_ops(). If any PPB's are present, the scan will
  80. ** discover them and update the "secondary" and "subordinate"
  81. ** fields in the pci_bus structure.
  82. **
  83. ** Changes in the configuration *may* result in a different
  84. ** bus number for each LBA depending on what firmware does.
  85. */
  86. #define MODULE_NAME "LBA"
  87. /* non-postable I/O port space, densely packed */
  88. #define LBA_PORT_BASE (PCI_F_EXTEND | 0xfee00000UL)
  89. static void __iomem *astro_iop_base __read_mostly;
  90. static u32 lba_t32;
  91. /* lba flags */
  92. #define LBA_FLAG_SKIP_PROBE 0x10
  93. #define LBA_SKIP_PROBE(d) ((d)->flags & LBA_FLAG_SKIP_PROBE)
  94. /* Looks nice and keeps the compiler happy */
  95. #define LBA_DEV(d) ({ \
  96. void *__pdata = d; \
  97. BUG_ON(!__pdata); \
  98. (struct lba_device *)__pdata; })
  99. /*
  100. ** Only allow 8 subsidiary busses per LBA
  101. ** Problem is the PCI bus numbering is globally shared.
  102. */
  103. #define LBA_MAX_NUM_BUSES 8
  104. /************************************
  105. * LBA register read and write support
  106. *
  107. * BE WARNED: register writes are posted.
  108. * (ie follow writes which must reach HW with a read)
  109. */
  110. #define READ_U8(addr) __raw_readb(addr)
  111. #define READ_U16(addr) __raw_readw(addr)
  112. #define READ_U32(addr) __raw_readl(addr)
  113. #define WRITE_U8(value, addr) __raw_writeb(value, addr)
  114. #define WRITE_U16(value, addr) __raw_writew(value, addr)
  115. #define WRITE_U32(value, addr) __raw_writel(value, addr)
  116. #define READ_REG8(addr) readb(addr)
  117. #define READ_REG16(addr) readw(addr)
  118. #define READ_REG32(addr) readl(addr)
  119. #define READ_REG64(addr) readq(addr)
  120. #define WRITE_REG8(value, addr) writeb(value, addr)
  121. #define WRITE_REG16(value, addr) writew(value, addr)
  122. #define WRITE_REG32(value, addr) writel(value, addr)
  123. #define LBA_CFG_TOK(bus,dfn) ((u32) ((bus)<<16 | (dfn)<<8))
  124. #define LBA_CFG_BUS(tok) ((u8) ((tok)>>16))
  125. #define LBA_CFG_DEV(tok) ((u8) ((tok)>>11) & 0x1f)
  126. #define LBA_CFG_FUNC(tok) ((u8) ((tok)>>8 ) & 0x7)
  127. /*
  128. ** Extract LBA (Rope) number from HPA
  129. ** REVISIT: 16 ropes for Stretch/Ike?
  130. */
  131. #define ROPES_PER_IOC 8
  132. #define LBA_NUM(x) ((((unsigned long) x) >> 13) & (ROPES_PER_IOC-1))
  133. static void
  134. lba_dump_res(struct resource *r, int d)
  135. {
  136. int i;
  137. if (NULL == r)
  138. return;
  139. printk(KERN_DEBUG "(%p)", r->parent);
  140. for (i = d; i ; --i) printk(" ");
  141. printk(KERN_DEBUG "%p [%lx,%lx]/%lx\n", r,
  142. (long)r->start, (long)r->end, r->flags);
  143. lba_dump_res(r->child, d+2);
  144. lba_dump_res(r->sibling, d);
  145. }
  146. /*
  147. ** LBA rev 2.0, 2.1, 2.2, and 3.0 bus walks require a complex
  148. ** workaround for cfg cycles:
  149. ** -- preserve LBA state
  150. ** -- prevent any DMA from occurring
  151. ** -- turn on smart mode
  152. ** -- probe with config writes before doing config reads
  153. ** -- check ERROR_STATUS
  154. ** -- clear ERROR_STATUS
  155. ** -- restore LBA state
  156. **
  157. ** The workaround is only used for device discovery.
  158. */
  159. static int lba_device_present(u8 bus, u8 dfn, struct lba_device *d)
  160. {
  161. u8 first_bus = d->hba.hba_bus->busn_res.start;
  162. u8 last_sub_bus = d->hba.hba_bus->busn_res.end;
  163. if ((bus < first_bus) ||
  164. (bus > last_sub_bus) ||
  165. ((bus - first_bus) >= LBA_MAX_NUM_BUSES)) {
  166. return 0;
  167. }
  168. return 1;
  169. }
  170. #define LBA_CFG_SETUP(d, tok) { \
  171. /* Save contents of error config register. */ \
  172. error_config = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG); \
  173. \
  174. /* Save contents of status control register. */ \
  175. status_control = READ_REG32(d->hba.base_addr + LBA_STAT_CTL); \
  176. \
  177. /* For LBA rev 2.0, 2.1, 2.2, and 3.0, we must disable DMA \
  178. ** arbitration for full bus walks. \
  179. */ \
  180. /* Save contents of arb mask register. */ \
  181. arb_mask = READ_REG32(d->hba.base_addr + LBA_ARB_MASK); \
  182. \
  183. /* \
  184. * Turn off all device arbitration bits (i.e. everything \
  185. * except arbitration enable bit). \
  186. */ \
  187. WRITE_REG32(0x1, d->hba.base_addr + LBA_ARB_MASK); \
  188. \
  189. /* \
  190. * Set the smart mode bit so that master aborts don't cause \
  191. * LBA to go into PCI fatal mode (required). \
  192. */ \
  193. WRITE_REG32(error_config | LBA_SMART_MODE, d->hba.base_addr + LBA_ERROR_CONFIG); \
  194. }
  195. #define LBA_CFG_PROBE(d, tok) { \
  196. /* \
  197. * Setup Vendor ID write and read back the address register \
  198. * to make sure that LBA is the bus master. \
  199. */ \
  200. WRITE_REG32(tok | PCI_VENDOR_ID, (d)->hba.base_addr + LBA_PCI_CFG_ADDR);\
  201. /* \
  202. * Read address register to ensure that LBA is the bus master, \
  203. * which implies that DMA traffic has stopped when DMA arb is off. \
  204. */ \
  205. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  206. /* \
  207. * Generate a cfg write cycle (will have no affect on \
  208. * Vendor ID register since read-only). \
  209. */ \
  210. WRITE_REG32(~0, (d)->hba.base_addr + LBA_PCI_CFG_DATA); \
  211. /* \
  212. * Make sure write has completed before proceeding further, \
  213. * i.e. before setting clear enable. \
  214. */ \
  215. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  216. }
  217. /*
  218. * HPREVISIT:
  219. * -- Can't tell if config cycle got the error.
  220. *
  221. * OV bit is broken until rev 4.0, so can't use OV bit and
  222. * LBA_ERROR_LOG_ADDR to tell if error belongs to config cycle.
  223. *
  224. * As of rev 4.0, no longer need the error check.
  225. *
  226. * -- Even if we could tell, we still want to return -1
  227. * for **ANY** error (not just master abort).
  228. *
  229. * -- Only clear non-fatal errors (we don't want to bring
  230. * LBA out of pci-fatal mode).
  231. *
  232. * Actually, there is still a race in which
  233. * we could be clearing a fatal error. We will
  234. * live with this during our initial bus walk
  235. * until rev 4.0 (no driver activity during
  236. * initial bus walk). The initial bus walk
  237. * has race conditions concerning the use of
  238. * smart mode as well.
  239. */
  240. #define LBA_MASTER_ABORT_ERROR 0xc
  241. #define LBA_FATAL_ERROR 0x10
  242. #define LBA_CFG_MASTER_ABORT_CHECK(d, base, tok, error) { \
  243. u32 error_status = 0; \
  244. /* \
  245. * Set clear enable (CE) bit. Unset by HW when new \
  246. * errors are logged -- LBA HW ERS section 14.3.3). \
  247. */ \
  248. WRITE_REG32(status_control | CLEAR_ERRLOG_ENABLE, base + LBA_STAT_CTL); \
  249. error_status = READ_REG32(base + LBA_ERROR_STATUS); \
  250. if ((error_status & 0x1f) != 0) { \
  251. /* \
  252. * Fail the config read request. \
  253. */ \
  254. error = 1; \
  255. if ((error_status & LBA_FATAL_ERROR) == 0) { \
  256. /* \
  257. * Clear error status (if fatal bit not set) by setting \
  258. * clear error log bit (CL). \
  259. */ \
  260. WRITE_REG32(status_control | CLEAR_ERRLOG, base + LBA_STAT_CTL); \
  261. } \
  262. } \
  263. }
  264. #define LBA_CFG_TR4_ADDR_SETUP(d, addr) \
  265. WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR);
  266. #define LBA_CFG_ADDR_SETUP(d, addr) { \
  267. WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  268. /* \
  269. * Read address register to ensure that LBA is the bus master, \
  270. * which implies that DMA traffic has stopped when DMA arb is off. \
  271. */ \
  272. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  273. }
  274. #define LBA_CFG_RESTORE(d, base) { \
  275. /* \
  276. * Restore status control register (turn off clear enable). \
  277. */ \
  278. WRITE_REG32(status_control, base + LBA_STAT_CTL); \
  279. /* \
  280. * Restore error config register (turn off smart mode). \
  281. */ \
  282. WRITE_REG32(error_config, base + LBA_ERROR_CONFIG); \
  283. /* \
  284. * Restore arb mask register (reenables DMA arbitration). \
  285. */ \
  286. WRITE_REG32(arb_mask, base + LBA_ARB_MASK); \
  287. }
  288. static unsigned int
  289. lba_rd_cfg(struct lba_device *d, u32 tok, u8 reg, u32 size)
  290. {
  291. u32 data = ~0U;
  292. int error = 0;
  293. u32 arb_mask = 0; /* used by LBA_CFG_SETUP/RESTORE */
  294. u32 error_config = 0; /* used by LBA_CFG_SETUP/RESTORE */
  295. u32 status_control = 0; /* used by LBA_CFG_SETUP/RESTORE */
  296. LBA_CFG_SETUP(d, tok);
  297. LBA_CFG_PROBE(d, tok);
  298. LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
  299. if (!error) {
  300. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  301. LBA_CFG_ADDR_SETUP(d, tok | reg);
  302. switch (size) {
  303. case 1: data = (u32) READ_REG8(data_reg + (reg & 3)); break;
  304. case 2: data = (u32) READ_REG16(data_reg+ (reg & 2)); break;
  305. case 4: data = READ_REG32(data_reg); break;
  306. }
  307. }
  308. LBA_CFG_RESTORE(d, d->hba.base_addr);
  309. return(data);
  310. }
  311. static int elroy_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
  312. {
  313. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  314. u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
  315. u32 tok = LBA_CFG_TOK(local_bus, devfn);
  316. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  317. if ((pos > 255) || (devfn > 255))
  318. return -EINVAL;
  319. /* FIXME: B2K/C3600 workaround is always use old method... */
  320. /* if (!LBA_SKIP_PROBE(d)) */ {
  321. /* original - Generate config cycle on broken elroy
  322. with risk we will miss PCI bus errors. */
  323. *data = lba_rd_cfg(d, tok, pos, size);
  324. DBG_CFG("%s(%x+%2x) -> 0x%x (a)\n", __func__, tok, pos, *data);
  325. return 0;
  326. }
  327. if (LBA_SKIP_PROBE(d) && !lba_device_present(bus->busn_res.start, devfn, d)) {
  328. DBG_CFG("%s(%x+%2x) -> -1 (b)\n", __func__, tok, pos);
  329. /* either don't want to look or know device isn't present. */
  330. *data = ~0U;
  331. return(0);
  332. }
  333. /* Basic Algorithm
  334. ** Should only get here on fully working LBA rev.
  335. ** This is how simple the code should have been.
  336. */
  337. LBA_CFG_ADDR_SETUP(d, tok | pos);
  338. switch(size) {
  339. case 1: *data = READ_REG8 (data_reg + (pos & 3)); break;
  340. case 2: *data = READ_REG16(data_reg + (pos & 2)); break;
  341. case 4: *data = READ_REG32(data_reg); break;
  342. }
  343. DBG_CFG("%s(%x+%2x) -> 0x%x (c)\n", __func__, tok, pos, *data);
  344. return 0;
  345. }
  346. static void
  347. lba_wr_cfg(struct lba_device *d, u32 tok, u8 reg, u32 data, u32 size)
  348. {
  349. int error = 0;
  350. u32 arb_mask = 0;
  351. u32 error_config = 0;
  352. u32 status_control = 0;
  353. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  354. LBA_CFG_SETUP(d, tok);
  355. LBA_CFG_ADDR_SETUP(d, tok | reg);
  356. switch (size) {
  357. case 1: WRITE_REG8 (data, data_reg + (reg & 3)); break;
  358. case 2: WRITE_REG16(data, data_reg + (reg & 2)); break;
  359. case 4: WRITE_REG32(data, data_reg); break;
  360. }
  361. LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
  362. LBA_CFG_RESTORE(d, d->hba.base_addr);
  363. }
  364. /*
  365. * LBA 4.0 config write code implements non-postable semantics
  366. * by doing a read of CONFIG ADDR after the write.
  367. */
  368. static int elroy_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
  369. {
  370. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  371. u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
  372. u32 tok = LBA_CFG_TOK(local_bus,devfn);
  373. if ((pos > 255) || (devfn > 255))
  374. return -EINVAL;
  375. if (!LBA_SKIP_PROBE(d)) {
  376. /* Original Workaround */
  377. lba_wr_cfg(d, tok, pos, (u32) data, size);
  378. DBG_CFG("%s(%x+%2x) = 0x%x (a)\n", __func__, tok, pos,data);
  379. return 0;
  380. }
  381. if (LBA_SKIP_PROBE(d) && (!lba_device_present(bus->busn_res.start, devfn, d))) {
  382. DBG_CFG("%s(%x+%2x) = 0x%x (b)\n", __func__, tok, pos,data);
  383. return 1; /* New Workaround */
  384. }
  385. DBG_CFG("%s(%x+%2x) = 0x%x (c)\n", __func__, tok, pos, data);
  386. /* Basic Algorithm */
  387. LBA_CFG_ADDR_SETUP(d, tok | pos);
  388. switch(size) {
  389. case 1: WRITE_REG8 (data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 3));
  390. break;
  391. case 2: WRITE_REG16(data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 2));
  392. break;
  393. case 4: WRITE_REG32(data, d->hba.base_addr + LBA_PCI_CFG_DATA);
  394. break;
  395. }
  396. /* flush posted write */
  397. lba_t32 = READ_REG32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
  398. return 0;
  399. }
  400. static struct pci_ops elroy_cfg_ops = {
  401. .read = elroy_cfg_read,
  402. .write = elroy_cfg_write,
  403. };
  404. /*
  405. * The mercury_cfg_ops are slightly misnamed; they're also used for Elroy
  406. * TR4.0 as no additional bugs were found in this areea between Elroy and
  407. * Mercury
  408. */
  409. static int mercury_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
  410. {
  411. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  412. u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
  413. u32 tok = LBA_CFG_TOK(local_bus, devfn);
  414. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  415. if ((pos > 255) || (devfn > 255))
  416. return -EINVAL;
  417. LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
  418. switch(size) {
  419. case 1:
  420. *data = READ_REG8(data_reg + (pos & 3));
  421. break;
  422. case 2:
  423. *data = READ_REG16(data_reg + (pos & 2));
  424. break;
  425. case 4:
  426. *data = READ_REG32(data_reg); break;
  427. break;
  428. }
  429. DBG_CFG("mercury_cfg_read(%x+%2x) -> 0x%x\n", tok, pos, *data);
  430. return 0;
  431. }
  432. /*
  433. * LBA 4.0 config write code implements non-postable semantics
  434. * by doing a read of CONFIG ADDR after the write.
  435. */
  436. static int mercury_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
  437. {
  438. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  439. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  440. u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
  441. u32 tok = LBA_CFG_TOK(local_bus,devfn);
  442. if ((pos > 255) || (devfn > 255))
  443. return -EINVAL;
  444. DBG_CFG("%s(%x+%2x) <- 0x%x (c)\n", __func__, tok, pos, data);
  445. LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
  446. switch(size) {
  447. case 1:
  448. WRITE_REG8 (data, data_reg + (pos & 3));
  449. break;
  450. case 2:
  451. WRITE_REG16(data, data_reg + (pos & 2));
  452. break;
  453. case 4:
  454. WRITE_REG32(data, data_reg);
  455. break;
  456. }
  457. /* flush posted write */
  458. lba_t32 = READ_U32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
  459. return 0;
  460. }
  461. static struct pci_ops mercury_cfg_ops = {
  462. .read = mercury_cfg_read,
  463. .write = mercury_cfg_write,
  464. };
  465. static void
  466. lba_bios_init(void)
  467. {
  468. DBG(MODULE_NAME ": lba_bios_init\n");
  469. }
  470. #ifdef CONFIG_64BIT
  471. /*
  472. * truncate_pat_collision: Deal with overlaps or outright collisions
  473. * between PAT PDC reported ranges.
  474. *
  475. * Broken PA8800 firmware will report lmmio range that
  476. * overlaps with CPU HPA. Just truncate the lmmio range.
  477. *
  478. * BEWARE: conflicts with this lmmio range may be an
  479. * elmmio range which is pointing down another rope.
  480. *
  481. * FIXME: only deals with one collision per range...theoretically we
  482. * could have several. Supporting more than one collision will get messy.
  483. */
  484. static unsigned long
  485. truncate_pat_collision(struct resource *root, struct resource *new)
  486. {
  487. unsigned long start = new->start;
  488. unsigned long end = new->end;
  489. struct resource *tmp = root->child;
  490. if (end <= start || start < root->start || !tmp)
  491. return 0;
  492. /* find first overlap */
  493. while (tmp && tmp->end < start)
  494. tmp = tmp->sibling;
  495. /* no entries overlap */
  496. if (!tmp) return 0;
  497. /* found one that starts behind the new one
  498. ** Don't need to do anything.
  499. */
  500. if (tmp->start >= end) return 0;
  501. if (tmp->start <= start) {
  502. /* "front" of new one overlaps */
  503. new->start = tmp->end + 1;
  504. if (tmp->end >= end) {
  505. /* AACCKK! totally overlaps! drop this range. */
  506. return 1;
  507. }
  508. }
  509. if (tmp->end < end ) {
  510. /* "end" of new one overlaps */
  511. new->end = tmp->start - 1;
  512. }
  513. printk(KERN_WARNING "LBA: Truncating lmmio_space [%lx/%lx] "
  514. "to [%lx,%lx]\n",
  515. start, end,
  516. (long)new->start, (long)new->end );
  517. return 0; /* truncation successful */
  518. }
  519. /*
  520. * extend_lmmio_len: extend lmmio range to maximum length
  521. *
  522. * This is needed at least on C8000 systems to get the ATI FireGL card
  523. * working. On other systems we will currently not extend the lmmio space.
  524. */
  525. static unsigned long
  526. extend_lmmio_len(unsigned long start, unsigned long end, unsigned long lba_len)
  527. {
  528. struct resource *tmp;
  529. /* exit if not a C8000 */
  530. if (boot_cpu_data.cpu_type < mako)
  531. return end;
  532. pr_debug("LMMIO mismatch: PAT length = 0x%lx, MASK register = 0x%lx\n",
  533. end - start, lba_len);
  534. lba_len = min(lba_len+1, 256UL*1024*1024); /* limit to 256 MB */
  535. pr_debug("LBA: lmmio_space [0x%lx-0x%lx] - original\n", start, end);
  536. end += lba_len;
  537. if (end < start) /* fix overflow */
  538. end = -1ULL;
  539. pr_debug("LBA: lmmio_space [0x%lx-0x%lx] - current\n", start, end);
  540. /* first overlap */
  541. for (tmp = iomem_resource.child; tmp; tmp = tmp->sibling) {
  542. pr_debug("LBA: testing %pR\n", tmp);
  543. if (tmp->start == start)
  544. continue; /* ignore ourself */
  545. if (tmp->end < start)
  546. continue;
  547. if (tmp->start > end)
  548. continue;
  549. if (end >= tmp->start)
  550. end = tmp->start - 1;
  551. }
  552. pr_info("LBA: lmmio_space [0x%lx-0x%lx] - new\n", start, end);
  553. /* return new end */
  554. return end;
  555. }
  556. #else
  557. #define truncate_pat_collision(r,n) (0)
  558. #endif
  559. /*
  560. ** The algorithm is generic code.
  561. ** But it needs to access local data structures to get the IRQ base.
  562. ** Could make this a "pci_fixup_irq(bus, region)" but not sure
  563. ** it's worth it.
  564. **
  565. ** Called by do_pci_scan_bus() immediately after each PCI bus is walked.
  566. ** Resources aren't allocated until recursive buswalk below HBA is completed.
  567. */
  568. static void
  569. lba_fixup_bus(struct pci_bus *bus)
  570. {
  571. struct pci_dev *dev;
  572. #ifdef FBB_SUPPORT
  573. u16 status;
  574. #endif
  575. struct lba_device *ldev = LBA_DEV(parisc_walk_tree(bus->bridge));
  576. DBG("lba_fixup_bus(0x%p) bus %d platform_data 0x%p\n",
  577. bus, (int)bus->busn_res.start, bus->bridge->platform_data);
  578. /*
  579. ** Properly Setup MMIO resources for this bus.
  580. ** pci_alloc_primary_bus() mangles this.
  581. */
  582. if (bus->parent) {
  583. int i;
  584. /* PCI-PCI Bridge */
  585. pci_read_bridge_bases(bus);
  586. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++)
  587. pci_claim_bridge_resource(bus->self, i);
  588. } else {
  589. /* Host-PCI Bridge */
  590. int err;
  591. DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
  592. ldev->hba.io_space.name,
  593. ldev->hba.io_space.start, ldev->hba.io_space.end,
  594. ldev->hba.io_space.flags);
  595. DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
  596. ldev->hba.lmmio_space.name,
  597. ldev->hba.lmmio_space.start, ldev->hba.lmmio_space.end,
  598. ldev->hba.lmmio_space.flags);
  599. err = request_resource(&ioport_resource, &(ldev->hba.io_space));
  600. if (err < 0) {
  601. lba_dump_res(&ioport_resource, 2);
  602. BUG();
  603. }
  604. if (ldev->hba.elmmio_space.flags) {
  605. err = request_resource(&iomem_resource,
  606. &(ldev->hba.elmmio_space));
  607. if (err < 0) {
  608. printk("FAILED: lba_fixup_bus() request for "
  609. "elmmio_space [%lx/%lx]\n",
  610. (long)ldev->hba.elmmio_space.start,
  611. (long)ldev->hba.elmmio_space.end);
  612. /* lba_dump_res(&iomem_resource, 2); */
  613. /* BUG(); */
  614. }
  615. }
  616. if (ldev->hba.lmmio_space.flags) {
  617. err = request_resource(&iomem_resource, &(ldev->hba.lmmio_space));
  618. if (err < 0) {
  619. printk(KERN_ERR "FAILED: lba_fixup_bus() request for "
  620. "lmmio_space [%lx/%lx]\n",
  621. (long)ldev->hba.lmmio_space.start,
  622. (long)ldev->hba.lmmio_space.end);
  623. }
  624. }
  625. #ifdef CONFIG_64BIT
  626. /* GMMIO is distributed range. Every LBA/Rope gets part it. */
  627. if (ldev->hba.gmmio_space.flags) {
  628. err = request_resource(&iomem_resource, &(ldev->hba.gmmio_space));
  629. if (err < 0) {
  630. printk("FAILED: lba_fixup_bus() request for "
  631. "gmmio_space [%lx/%lx]\n",
  632. (long)ldev->hba.gmmio_space.start,
  633. (long)ldev->hba.gmmio_space.end);
  634. lba_dump_res(&iomem_resource, 2);
  635. BUG();
  636. }
  637. }
  638. #endif
  639. }
  640. list_for_each_entry(dev, &bus->devices, bus_list) {
  641. int i;
  642. DBG("lba_fixup_bus() %s\n", pci_name(dev));
  643. /* Virtualize Device/Bridge Resources. */
  644. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
  645. struct resource *res = &dev->resource[i];
  646. /* If resource not allocated - skip it */
  647. if (!res->start)
  648. continue;
  649. /*
  650. ** FIXME: this will result in whinging for devices
  651. ** that share expansion ROMs (think quad tulip), but
  652. ** isn't harmful.
  653. */
  654. pci_claim_resource(dev, i);
  655. }
  656. #ifdef FBB_SUPPORT
  657. /*
  658. ** If one device does not support FBB transfers,
  659. ** No one on the bus can be allowed to use them.
  660. */
  661. (void) pci_read_config_word(dev, PCI_STATUS, &status);
  662. bus->bridge_ctl &= ~(status & PCI_STATUS_FAST_BACK);
  663. #endif
  664. /*
  665. ** P2PB's have no IRQs. ignore them.
  666. */
  667. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
  668. continue;
  669. /* Adjust INTERRUPT_LINE for this dev */
  670. iosapic_fixup_irq(ldev->iosapic_obj, dev);
  671. }
  672. #ifdef FBB_SUPPORT
  673. /* FIXME/REVISIT - finish figuring out to set FBB on both
  674. ** pci_setup_bridge() clobbers PCI_BRIDGE_CONTROL.
  675. ** Can't fixup here anyway....garr...
  676. */
  677. if (fbb_enable) {
  678. if (bus->parent) {
  679. u8 control;
  680. /* enable on PPB */
  681. (void) pci_read_config_byte(bus->self, PCI_BRIDGE_CONTROL, &control);
  682. (void) pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, control | PCI_STATUS_FAST_BACK);
  683. } else {
  684. /* enable on LBA */
  685. }
  686. fbb_enable = PCI_COMMAND_FAST_BACK;
  687. }
  688. /* Lastly enable FBB/PERR/SERR on all devices too */
  689. list_for_each_entry(dev, &bus->devices, bus_list) {
  690. (void) pci_read_config_word(dev, PCI_COMMAND, &status);
  691. status |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR | fbb_enable;
  692. (void) pci_write_config_word(dev, PCI_COMMAND, status);
  693. }
  694. #endif
  695. }
  696. static struct pci_bios_ops lba_bios_ops = {
  697. .init = lba_bios_init,
  698. .fixup_bus = lba_fixup_bus,
  699. };
  700. /*******************************************************
  701. **
  702. ** LBA Sprockets "I/O Port" Space Accessor Functions
  703. **
  704. ** This set of accessor functions is intended for use with
  705. ** "legacy firmware" (ie Sprockets on Allegro/Forte boxes).
  706. **
  707. ** Many PCI devices don't require use of I/O port space (eg Tulip,
  708. ** NCR720) since they export the same registers to both MMIO and
  709. ** I/O port space. In general I/O port space is slower than
  710. ** MMIO since drivers are designed so PIO writes can be posted.
  711. **
  712. ********************************************************/
  713. #define LBA_PORT_IN(size, mask) \
  714. static u##size lba_astro_in##size (struct pci_hba_data *d, u16 addr) \
  715. { \
  716. u##size t; \
  717. t = READ_REG##size(astro_iop_base + addr); \
  718. DBG_PORT(" 0x%x\n", t); \
  719. return (t); \
  720. }
  721. LBA_PORT_IN( 8, 3)
  722. LBA_PORT_IN(16, 2)
  723. LBA_PORT_IN(32, 0)
  724. /*
  725. ** BUG X4107: Ordering broken - DMA RD return can bypass PIO WR
  726. **
  727. ** Fixed in Elroy 2.2. The READ_U32(..., LBA_FUNC_ID) below is
  728. ** guarantee non-postable completion semantics - not avoid X4107.
  729. ** The READ_U32 only guarantees the write data gets to elroy but
  730. ** out to the PCI bus. We can't read stuff from I/O port space
  731. ** since we don't know what has side-effects. Attempting to read
  732. ** from configuration space would be suicidal given the number of
  733. ** bugs in that elroy functionality.
  734. **
  735. ** Description:
  736. ** DMA read results can improperly pass PIO writes (X4107). The
  737. ** result of this bug is that if a processor modifies a location in
  738. ** memory after having issued PIO writes, the PIO writes are not
  739. ** guaranteed to be completed before a PCI device is allowed to see
  740. ** the modified data in a DMA read.
  741. **
  742. ** Note that IKE bug X3719 in TR1 IKEs will result in the same
  743. ** symptom.
  744. **
  745. ** Workaround:
  746. ** The workaround for this bug is to always follow a PIO write with
  747. ** a PIO read to the same bus before starting DMA on that PCI bus.
  748. **
  749. */
  750. #define LBA_PORT_OUT(size, mask) \
  751. static void lba_astro_out##size (struct pci_hba_data *d, u16 addr, u##size val) \
  752. { \
  753. DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __func__, d, addr, val); \
  754. WRITE_REG##size(val, astro_iop_base + addr); \
  755. if (LBA_DEV(d)->hw_rev < 3) \
  756. lba_t32 = READ_U32(d->base_addr + LBA_FUNC_ID); \
  757. }
  758. LBA_PORT_OUT( 8, 3)
  759. LBA_PORT_OUT(16, 2)
  760. LBA_PORT_OUT(32, 0)
  761. static struct pci_port_ops lba_astro_port_ops = {
  762. .inb = lba_astro_in8,
  763. .inw = lba_astro_in16,
  764. .inl = lba_astro_in32,
  765. .outb = lba_astro_out8,
  766. .outw = lba_astro_out16,
  767. .outl = lba_astro_out32
  768. };
  769. #ifdef CONFIG_64BIT
  770. #define PIOP_TO_GMMIO(lba, addr) \
  771. ((lba)->iop_base + (((addr)&0xFFFC)<<10) + ((addr)&3))
  772. /*******************************************************
  773. **
  774. ** LBA PAT "I/O Port" Space Accessor Functions
  775. **
  776. ** This set of accessor functions is intended for use with
  777. ** "PAT PDC" firmware (ie Prelude/Rhapsody/Piranha boxes).
  778. **
  779. ** This uses the PIOP space located in the first 64MB of GMMIO.
  780. ** Each rope gets a full 64*KB* (ie 4 bytes per page) this way.
  781. ** bits 1:0 stay the same. bits 15:2 become 25:12.
  782. ** Then add the base and we can generate an I/O Port cycle.
  783. ********************************************************/
  784. #undef LBA_PORT_IN
  785. #define LBA_PORT_IN(size, mask) \
  786. static u##size lba_pat_in##size (struct pci_hba_data *l, u16 addr) \
  787. { \
  788. u##size t; \
  789. DBG_PORT("%s(0x%p, 0x%x) ->", __func__, l, addr); \
  790. t = READ_REG##size(PIOP_TO_GMMIO(LBA_DEV(l), addr)); \
  791. DBG_PORT(" 0x%x\n", t); \
  792. return (t); \
  793. }
  794. LBA_PORT_IN( 8, 3)
  795. LBA_PORT_IN(16, 2)
  796. LBA_PORT_IN(32, 0)
  797. #undef LBA_PORT_OUT
  798. #define LBA_PORT_OUT(size, mask) \
  799. static void lba_pat_out##size (struct pci_hba_data *l, u16 addr, u##size val) \
  800. { \
  801. void __iomem *where = PIOP_TO_GMMIO(LBA_DEV(l), addr); \
  802. DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __func__, l, addr, val); \
  803. WRITE_REG##size(val, where); \
  804. /* flush the I/O down to the elroy at least */ \
  805. lba_t32 = READ_U32(l->base_addr + LBA_FUNC_ID); \
  806. }
  807. LBA_PORT_OUT( 8, 3)
  808. LBA_PORT_OUT(16, 2)
  809. LBA_PORT_OUT(32, 0)
  810. static struct pci_port_ops lba_pat_port_ops = {
  811. .inb = lba_pat_in8,
  812. .inw = lba_pat_in16,
  813. .inl = lba_pat_in32,
  814. .outb = lba_pat_out8,
  815. .outw = lba_pat_out16,
  816. .outl = lba_pat_out32
  817. };
  818. /*
  819. ** make range information from PDC available to PCI subsystem.
  820. ** We make the PDC call here in order to get the PCI bus range
  821. ** numbers. The rest will get forwarded in pcibios_fixup_bus().
  822. ** We don't have a struct pci_bus assigned to us yet.
  823. */
  824. static void
  825. lba_pat_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
  826. {
  827. unsigned long bytecnt;
  828. long io_count;
  829. long status; /* PDC return status */
  830. long pa_count;
  831. pdc_pat_cell_mod_maddr_block_t *pa_pdc_cell; /* PA_VIEW */
  832. pdc_pat_cell_mod_maddr_block_t *io_pdc_cell; /* IO_VIEW */
  833. int i;
  834. pa_pdc_cell = kzalloc(sizeof(pdc_pat_cell_mod_maddr_block_t), GFP_KERNEL);
  835. if (!pa_pdc_cell)
  836. return;
  837. io_pdc_cell = kzalloc(sizeof(pdc_pat_cell_mod_maddr_block_t), GFP_KERNEL);
  838. if (!io_pdc_cell) {
  839. kfree(pa_pdc_cell);
  840. return;
  841. }
  842. /* return cell module (IO view) */
  843. status = pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
  844. PA_VIEW, pa_pdc_cell);
  845. pa_count = pa_pdc_cell->mod[1];
  846. status |= pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
  847. IO_VIEW, io_pdc_cell);
  848. io_count = io_pdc_cell->mod[1];
  849. /* We've already done this once for device discovery...*/
  850. if (status != PDC_OK) {
  851. panic("pdc_pat_cell_module() call failed for LBA!\n");
  852. }
  853. if (PAT_GET_ENTITY(pa_pdc_cell->mod_info) != PAT_ENTITY_LBA) {
  854. panic("pdc_pat_cell_module() entity returned != PAT_ENTITY_LBA!\n");
  855. }
  856. /*
  857. ** Inspect the resources PAT tells us about
  858. */
  859. for (i = 0; i < pa_count; i++) {
  860. struct {
  861. unsigned long type;
  862. unsigned long start;
  863. unsigned long end; /* aka finish */
  864. } *p, *io;
  865. struct resource *r;
  866. p = (void *) &(pa_pdc_cell->mod[2+i*3]);
  867. io = (void *) &(io_pdc_cell->mod[2+i*3]);
  868. /* Convert the PAT range data to PCI "struct resource" */
  869. switch(p->type & 0xff) {
  870. case PAT_PBNUM:
  871. lba_dev->hba.bus_num.start = p->start;
  872. lba_dev->hba.bus_num.end = p->end;
  873. lba_dev->hba.bus_num.flags = IORESOURCE_BUS;
  874. break;
  875. case PAT_LMMIO:
  876. /* used to fix up pre-initialized MEM BARs */
  877. if (!lba_dev->hba.lmmio_space.flags) {
  878. unsigned long lba_len;
  879. lba_len = ~READ_REG32(lba_dev->hba.base_addr
  880. + LBA_LMMIO_MASK);
  881. if ((p->end - p->start) != lba_len)
  882. p->end = extend_lmmio_len(p->start,
  883. p->end, lba_len);
  884. sprintf(lba_dev->hba.lmmio_name,
  885. "PCI%02x LMMIO",
  886. (int)lba_dev->hba.bus_num.start);
  887. lba_dev->hba.lmmio_space_offset = p->start -
  888. io->start;
  889. r = &lba_dev->hba.lmmio_space;
  890. r->name = lba_dev->hba.lmmio_name;
  891. } else if (!lba_dev->hba.elmmio_space.flags) {
  892. sprintf(lba_dev->hba.elmmio_name,
  893. "PCI%02x ELMMIO",
  894. (int)lba_dev->hba.bus_num.start);
  895. r = &lba_dev->hba.elmmio_space;
  896. r->name = lba_dev->hba.elmmio_name;
  897. } else {
  898. printk(KERN_WARNING MODULE_NAME
  899. " only supports 2 LMMIO resources!\n");
  900. break;
  901. }
  902. r->start = p->start;
  903. r->end = p->end;
  904. r->flags = IORESOURCE_MEM;
  905. r->parent = r->sibling = r->child = NULL;
  906. break;
  907. case PAT_GMMIO:
  908. /* MMIO space > 4GB phys addr; for 64-bit BAR */
  909. sprintf(lba_dev->hba.gmmio_name, "PCI%02x GMMIO",
  910. (int)lba_dev->hba.bus_num.start);
  911. r = &lba_dev->hba.gmmio_space;
  912. r->name = lba_dev->hba.gmmio_name;
  913. r->start = p->start;
  914. r->end = p->end;
  915. r->flags = IORESOURCE_MEM;
  916. r->parent = r->sibling = r->child = NULL;
  917. break;
  918. case PAT_NPIOP:
  919. printk(KERN_WARNING MODULE_NAME
  920. " range[%d] : ignoring NPIOP (0x%lx)\n",
  921. i, p->start);
  922. break;
  923. case PAT_PIOP:
  924. /*
  925. ** Postable I/O port space is per PCI host adapter.
  926. ** base of 64MB PIOP region
  927. */
  928. lba_dev->iop_base = ioremap_nocache(p->start, 64 * 1024 * 1024);
  929. sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
  930. (int)lba_dev->hba.bus_num.start);
  931. r = &lba_dev->hba.io_space;
  932. r->name = lba_dev->hba.io_name;
  933. r->start = HBA_PORT_BASE(lba_dev->hba.hba_num);
  934. r->end = r->start + HBA_PORT_SPACE_SIZE - 1;
  935. r->flags = IORESOURCE_IO;
  936. r->parent = r->sibling = r->child = NULL;
  937. break;
  938. default:
  939. printk(KERN_WARNING MODULE_NAME
  940. " range[%d] : unknown pat range type (0x%lx)\n",
  941. i, p->type & 0xff);
  942. break;
  943. }
  944. }
  945. kfree(pa_pdc_cell);
  946. kfree(io_pdc_cell);
  947. }
  948. #else
  949. /* keep compiler from complaining about missing declarations */
  950. #define lba_pat_port_ops lba_astro_port_ops
  951. #define lba_pat_resources(pa_dev, lba_dev)
  952. #endif /* CONFIG_64BIT */
  953. extern void sba_distributed_lmmio(struct parisc_device *, struct resource *);
  954. extern void sba_directed_lmmio(struct parisc_device *, struct resource *);
  955. static void
  956. lba_legacy_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
  957. {
  958. struct resource *r;
  959. int lba_num;
  960. lba_dev->hba.lmmio_space_offset = PCI_F_EXTEND;
  961. /*
  962. ** With "legacy" firmware, the lowest byte of FW_SCRATCH
  963. ** represents bus->secondary and the second byte represents
  964. ** bus->subsidiary (i.e. highest PPB programmed by firmware).
  965. ** PCI bus walk *should* end up with the same result.
  966. ** FIXME: But we don't have sanity checks in PCI or LBA.
  967. */
  968. lba_num = READ_REG32(lba_dev->hba.base_addr + LBA_FW_SCRATCH);
  969. r = &(lba_dev->hba.bus_num);
  970. r->name = "LBA PCI Busses";
  971. r->start = lba_num & 0xff;
  972. r->end = (lba_num>>8) & 0xff;
  973. r->flags = IORESOURCE_BUS;
  974. /* Set up local PCI Bus resources - we don't need them for
  975. ** Legacy boxes but it's nice to see in /proc/iomem.
  976. */
  977. r = &(lba_dev->hba.lmmio_space);
  978. sprintf(lba_dev->hba.lmmio_name, "PCI%02x LMMIO",
  979. (int)lba_dev->hba.bus_num.start);
  980. r->name = lba_dev->hba.lmmio_name;
  981. #if 1
  982. /* We want the CPU -> IO routing of addresses.
  983. * The SBA BASE/MASK registers control CPU -> IO routing.
  984. * Ask SBA what is routed to this rope/LBA.
  985. */
  986. sba_distributed_lmmio(pa_dev, r);
  987. #else
  988. /*
  989. * The LBA BASE/MASK registers control IO -> System routing.
  990. *
  991. * The following code works but doesn't get us what we want.
  992. * Well, only because firmware (v5.0) on C3000 doesn't program
  993. * the LBA BASE/MASE registers to be the exact inverse of
  994. * the corresponding SBA registers. Other Astro/Pluto
  995. * based platform firmware may do it right.
  996. *
  997. * Should someone want to mess with MSI, they may need to
  998. * reprogram LBA BASE/MASK registers. Thus preserve the code
  999. * below until MSI is known to work on C3000/A500/N4000/RP3440.
  1000. *
  1001. * Using the code below, /proc/iomem shows:
  1002. * ...
  1003. * f0000000-f0ffffff : PCI00 LMMIO
  1004. * f05d0000-f05d0000 : lcd_data
  1005. * f05d0008-f05d0008 : lcd_cmd
  1006. * f1000000-f1ffffff : PCI01 LMMIO
  1007. * f4000000-f4ffffff : PCI02 LMMIO
  1008. * f4000000-f4001fff : sym53c8xx
  1009. * f4002000-f4003fff : sym53c8xx
  1010. * f4004000-f40043ff : sym53c8xx
  1011. * f4005000-f40053ff : sym53c8xx
  1012. * f4007000-f4007fff : ohci_hcd
  1013. * f4008000-f40083ff : tulip
  1014. * f6000000-f6ffffff : PCI03 LMMIO
  1015. * f8000000-fbffffff : PCI00 ELMMIO
  1016. * fa100000-fa4fffff : stifb mmio
  1017. * fb000000-fb1fffff : stifb fb
  1018. *
  1019. * But everything listed under PCI02 actually lives under PCI00.
  1020. * This is clearly wrong.
  1021. *
  1022. * Asking SBA how things are routed tells the correct story:
  1023. * LMMIO_BASE/MASK/ROUTE f4000001 fc000000 00000000
  1024. * DIR0_BASE/MASK/ROUTE fa000001 fe000000 00000006
  1025. * DIR1_BASE/MASK/ROUTE f9000001 ff000000 00000004
  1026. * DIR2_BASE/MASK/ROUTE f0000000 fc000000 00000000
  1027. * DIR3_BASE/MASK/ROUTE f0000000 fc000000 00000000
  1028. *
  1029. * Which looks like this in /proc/iomem:
  1030. * f4000000-f47fffff : PCI00 LMMIO
  1031. * f4000000-f4001fff : sym53c8xx
  1032. * ...[deteled core devices - same as above]...
  1033. * f4008000-f40083ff : tulip
  1034. * f4800000-f4ffffff : PCI01 LMMIO
  1035. * f6000000-f67fffff : PCI02 LMMIO
  1036. * f7000000-f77fffff : PCI03 LMMIO
  1037. * f9000000-f9ffffff : PCI02 ELMMIO
  1038. * fa000000-fbffffff : PCI03 ELMMIO
  1039. * fa100000-fa4fffff : stifb mmio
  1040. * fb000000-fb1fffff : stifb fb
  1041. *
  1042. * ie all Built-in core are under now correctly under PCI00.
  1043. * The "PCI02 ELMMIO" directed range is for:
  1044. * +-[02]---03.0 3Dfx Interactive, Inc. Voodoo 2
  1045. *
  1046. * All is well now.
  1047. */
  1048. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_BASE);
  1049. if (r->start & 1) {
  1050. unsigned long rsize;
  1051. r->flags = IORESOURCE_MEM;
  1052. /* mmio_mask also clears Enable bit */
  1053. r->start &= mmio_mask;
  1054. r->start = PCI_HOST_ADDR(HBA_DATA(lba_dev), r->start);
  1055. rsize = ~ READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_MASK);
  1056. /*
  1057. ** Each rope only gets part of the distributed range.
  1058. ** Adjust "window" for this rope.
  1059. */
  1060. rsize /= ROPES_PER_IOC;
  1061. r->start += (rsize + 1) * LBA_NUM(pa_dev->hpa.start);
  1062. r->end = r->start + rsize;
  1063. } else {
  1064. r->end = r->start = 0; /* Not enabled. */
  1065. }
  1066. #endif
  1067. /*
  1068. ** "Directed" ranges are used when the "distributed range" isn't
  1069. ** sufficient for all devices below a given LBA. Typically devices
  1070. ** like graphics cards or X25 may need a directed range when the
  1071. ** bus has multiple slots (ie multiple devices) or the device
  1072. ** needs more than the typical 4 or 8MB a distributed range offers.
  1073. **
  1074. ** The main reason for ignoring it now frigging complications.
  1075. ** Directed ranges may overlap (and have precedence) over
  1076. ** distributed ranges. Or a distributed range assigned to a unused
  1077. ** rope may be used by a directed range on a different rope.
  1078. ** Support for graphics devices may require fixing this
  1079. ** since they may be assigned a directed range which overlaps
  1080. ** an existing (but unused portion of) distributed range.
  1081. */
  1082. r = &(lba_dev->hba.elmmio_space);
  1083. sprintf(lba_dev->hba.elmmio_name, "PCI%02x ELMMIO",
  1084. (int)lba_dev->hba.bus_num.start);
  1085. r->name = lba_dev->hba.elmmio_name;
  1086. #if 1
  1087. /* See comment which precedes call to sba_directed_lmmio() */
  1088. sba_directed_lmmio(pa_dev, r);
  1089. #else
  1090. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_BASE);
  1091. if (r->start & 1) {
  1092. unsigned long rsize;
  1093. r->flags = IORESOURCE_MEM;
  1094. /* mmio_mask also clears Enable bit */
  1095. r->start &= mmio_mask;
  1096. r->start = PCI_HOST_ADDR(HBA_DATA(lba_dev), r->start);
  1097. rsize = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_MASK);
  1098. r->end = r->start + ~rsize;
  1099. }
  1100. #endif
  1101. r = &(lba_dev->hba.io_space);
  1102. sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
  1103. (int)lba_dev->hba.bus_num.start);
  1104. r->name = lba_dev->hba.io_name;
  1105. r->flags = IORESOURCE_IO;
  1106. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_IOS_BASE) & ~1L;
  1107. r->end = r->start + (READ_REG32(lba_dev->hba.base_addr + LBA_IOS_MASK) ^ (HBA_PORT_SPACE_SIZE - 1));
  1108. /* Virtualize the I/O Port space ranges */
  1109. lba_num = HBA_PORT_BASE(lba_dev->hba.hba_num);
  1110. r->start |= lba_num;
  1111. r->end |= lba_num;
  1112. }
  1113. /**************************************************************************
  1114. **
  1115. ** LBA initialization code (HW and SW)
  1116. **
  1117. ** o identify LBA chip itself
  1118. ** o initialize LBA chip modes (HardFail)
  1119. ** o FIXME: initialize DMA hints for reasonable defaults
  1120. ** o enable configuration functions
  1121. ** o call pci_register_ops() to discover devs (fixup/fixup_bus get invoked)
  1122. **
  1123. **************************************************************************/
  1124. static int __init
  1125. lba_hw_init(struct lba_device *d)
  1126. {
  1127. u32 stat;
  1128. u32 bus_reset; /* PDC_PAT_BUG */
  1129. #if 0
  1130. printk(KERN_DEBUG "LBA %lx STAT_CTL %Lx ERROR_CFG %Lx STATUS %Lx DMA_CTL %Lx\n",
  1131. d->hba.base_addr,
  1132. READ_REG64(d->hba.base_addr + LBA_STAT_CTL),
  1133. READ_REG64(d->hba.base_addr + LBA_ERROR_CONFIG),
  1134. READ_REG64(d->hba.base_addr + LBA_ERROR_STATUS),
  1135. READ_REG64(d->hba.base_addr + LBA_DMA_CTL) );
  1136. printk(KERN_DEBUG " ARB mask %Lx pri %Lx mode %Lx mtlt %Lx\n",
  1137. READ_REG64(d->hba.base_addr + LBA_ARB_MASK),
  1138. READ_REG64(d->hba.base_addr + LBA_ARB_PRI),
  1139. READ_REG64(d->hba.base_addr + LBA_ARB_MODE),
  1140. READ_REG64(d->hba.base_addr + LBA_ARB_MTLT) );
  1141. printk(KERN_DEBUG " HINT cfg 0x%Lx\n",
  1142. READ_REG64(d->hba.base_addr + LBA_HINT_CFG));
  1143. printk(KERN_DEBUG " HINT reg ");
  1144. { int i;
  1145. for (i=LBA_HINT_BASE; i< (14*8 + LBA_HINT_BASE); i+=8)
  1146. printk(" %Lx", READ_REG64(d->hba.base_addr + i));
  1147. }
  1148. printk("\n");
  1149. #endif /* DEBUG_LBA_PAT */
  1150. #ifdef CONFIG_64BIT
  1151. /*
  1152. * FIXME add support for PDC_PAT_IO "Get slot status" - OLAR support
  1153. * Only N-Class and up can really make use of Get slot status.
  1154. * maybe L-class too but I've never played with it there.
  1155. */
  1156. #endif
  1157. /* PDC_PAT_BUG: exhibited in rev 40.48 on L2000 */
  1158. bus_reset = READ_REG32(d->hba.base_addr + LBA_STAT_CTL + 4) & 1;
  1159. if (bus_reset) {
  1160. printk(KERN_DEBUG "NOTICE: PCI bus reset still asserted! (clearing)\n");
  1161. }
  1162. stat = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG);
  1163. if (stat & LBA_SMART_MODE) {
  1164. printk(KERN_DEBUG "NOTICE: LBA in SMART mode! (cleared)\n");
  1165. stat &= ~LBA_SMART_MODE;
  1166. WRITE_REG32(stat, d->hba.base_addr + LBA_ERROR_CONFIG);
  1167. }
  1168. /*
  1169. * Hard Fail vs. Soft Fail on PCI "Master Abort".
  1170. *
  1171. * "Master Abort" means the MMIO transaction timed out - usually due to
  1172. * the device not responding to an MMIO read. We would like HF to be
  1173. * enabled to find driver problems, though it means the system will
  1174. * crash with a HPMC.
  1175. *
  1176. * In SoftFail mode "~0L" is returned as a result of a timeout on the
  1177. * pci bus. This is like how PCI busses on x86 and most other
  1178. * architectures behave. In order to increase compatibility with
  1179. * existing (x86) PCI hardware and existing Linux drivers we enable
  1180. * Soft Faul mode on PA-RISC now too.
  1181. */
  1182. stat = READ_REG32(d->hba.base_addr + LBA_STAT_CTL);
  1183. #if defined(ENABLE_HARDFAIL)
  1184. WRITE_REG32(stat | HF_ENABLE, d->hba.base_addr + LBA_STAT_CTL);
  1185. #else
  1186. WRITE_REG32(stat & ~HF_ENABLE, d->hba.base_addr + LBA_STAT_CTL);
  1187. #endif
  1188. /*
  1189. ** Writing a zero to STAT_CTL.rf (bit 0) will clear reset signal
  1190. ** if it's not already set. If we just cleared the PCI Bus Reset
  1191. ** signal, wait a bit for the PCI devices to recover and setup.
  1192. */
  1193. if (bus_reset)
  1194. mdelay(pci_post_reset_delay);
  1195. if (0 == READ_REG32(d->hba.base_addr + LBA_ARB_MASK)) {
  1196. /*
  1197. ** PDC_PAT_BUG: PDC rev 40.48 on L2000.
  1198. ** B2000/C3600/J6000 also have this problem?
  1199. **
  1200. ** Elroys with hot pluggable slots don't get configured
  1201. ** correctly if the slot is empty. ARB_MASK is set to 0
  1202. ** and we can't master transactions on the bus if it's
  1203. ** not at least one. 0x3 enables elroy and first slot.
  1204. */
  1205. printk(KERN_DEBUG "NOTICE: Enabling PCI Arbitration\n");
  1206. WRITE_REG32(0x3, d->hba.base_addr + LBA_ARB_MASK);
  1207. }
  1208. /*
  1209. ** FIXME: Hint registers are programmed with default hint
  1210. ** values by firmware. Hints should be sane even if we
  1211. ** can't reprogram them the way drivers want.
  1212. */
  1213. return 0;
  1214. }
  1215. /*
  1216. * Unfortunately, when firmware numbers busses, it doesn't take into account
  1217. * Cardbus bridges. So we have to renumber the busses to suit ourselves.
  1218. * Elroy/Mercury don't actually know what bus number they're attached to;
  1219. * we use bus 0 to indicate the directly attached bus and any other bus
  1220. * number will be taken care of by the PCI-PCI bridge.
  1221. */
  1222. static unsigned int lba_next_bus = 0;
  1223. /*
  1224. * Determine if lba should claim this chip (return 0) or not (return 1).
  1225. * If so, initialize the chip and tell other partners in crime they
  1226. * have work to do.
  1227. */
  1228. static int __init
  1229. lba_driver_probe(struct parisc_device *dev)
  1230. {
  1231. struct lba_device *lba_dev;
  1232. LIST_HEAD(resources);
  1233. struct pci_bus *lba_bus;
  1234. struct pci_ops *cfg_ops;
  1235. u32 func_class;
  1236. void *tmp_obj;
  1237. char *version;
  1238. void __iomem *addr = ioremap_nocache(dev->hpa.start, 4096);
  1239. int max;
  1240. /* Read HW Rev First */
  1241. func_class = READ_REG32(addr + LBA_FCLASS);
  1242. if (IS_ELROY(dev)) {
  1243. func_class &= 0xf;
  1244. switch (func_class) {
  1245. case 0: version = "TR1.0"; break;
  1246. case 1: version = "TR2.0"; break;
  1247. case 2: version = "TR2.1"; break;
  1248. case 3: version = "TR2.2"; break;
  1249. case 4: version = "TR3.0"; break;
  1250. case 5: version = "TR4.0"; break;
  1251. default: version = "TR4+";
  1252. }
  1253. printk(KERN_INFO "Elroy version %s (0x%x) found at 0x%lx\n",
  1254. version, func_class & 0xf, (long)dev->hpa.start);
  1255. if (func_class < 2) {
  1256. printk(KERN_WARNING "Can't support LBA older than "
  1257. "TR2.1 - continuing under adversity.\n");
  1258. }
  1259. #if 0
  1260. /* Elroy TR4.0 should work with simple algorithm.
  1261. But it doesn't. Still missing something. *sigh*
  1262. */
  1263. if (func_class > 4) {
  1264. cfg_ops = &mercury_cfg_ops;
  1265. } else
  1266. #endif
  1267. {
  1268. cfg_ops = &elroy_cfg_ops;
  1269. }
  1270. } else if (IS_MERCURY(dev) || IS_QUICKSILVER(dev)) {
  1271. int major, minor;
  1272. func_class &= 0xff;
  1273. major = func_class >> 4, minor = func_class & 0xf;
  1274. /* We could use one printk for both Elroy and Mercury,
  1275. * but for the mask for func_class.
  1276. */
  1277. printk(KERN_INFO "%s version TR%d.%d (0x%x) found at 0x%lx\n",
  1278. IS_MERCURY(dev) ? "Mercury" : "Quicksilver", major,
  1279. minor, func_class, (long)dev->hpa.start);
  1280. cfg_ops = &mercury_cfg_ops;
  1281. } else {
  1282. printk(KERN_ERR "Unknown LBA found at 0x%lx\n",
  1283. (long)dev->hpa.start);
  1284. return -ENODEV;
  1285. }
  1286. /* Tell I/O SAPIC driver we have a IRQ handler/region. */
  1287. tmp_obj = iosapic_register(dev->hpa.start + LBA_IOSAPIC_BASE);
  1288. /* NOTE: PCI devices (e.g. 103c:1005 graphics card) which don't
  1289. ** have an IRT entry will get NULL back from iosapic code.
  1290. */
  1291. lba_dev = kzalloc(sizeof(struct lba_device), GFP_KERNEL);
  1292. if (!lba_dev) {
  1293. printk(KERN_ERR "lba_init_chip - couldn't alloc lba_device\n");
  1294. return(1);
  1295. }
  1296. /* ---------- First : initialize data we already have --------- */
  1297. lba_dev->hw_rev = func_class;
  1298. lba_dev->hba.base_addr = addr;
  1299. lba_dev->hba.dev = dev;
  1300. lba_dev->iosapic_obj = tmp_obj; /* save interrupt handle */
  1301. lba_dev->hba.iommu = sba_get_iommu(dev); /* get iommu data */
  1302. parisc_set_drvdata(dev, lba_dev);
  1303. /* ------------ Second : initialize common stuff ---------- */
  1304. pci_bios = &lba_bios_ops;
  1305. pcibios_register_hba(HBA_DATA(lba_dev));
  1306. spin_lock_init(&lba_dev->lba_lock);
  1307. if (lba_hw_init(lba_dev))
  1308. return(1);
  1309. /* ---------- Third : setup I/O Port and MMIO resources --------- */
  1310. if (is_pdc_pat()) {
  1311. /* PDC PAT firmware uses PIOP region of GMMIO space. */
  1312. pci_port = &lba_pat_port_ops;
  1313. /* Go ask PDC PAT what resources this LBA has */
  1314. lba_pat_resources(dev, lba_dev);
  1315. } else {
  1316. if (!astro_iop_base) {
  1317. /* Sprockets PDC uses NPIOP region */
  1318. astro_iop_base = ioremap_nocache(LBA_PORT_BASE, 64 * 1024);
  1319. pci_port = &lba_astro_port_ops;
  1320. }
  1321. /* Poke the chip a bit for /proc output */
  1322. lba_legacy_resources(dev, lba_dev);
  1323. }
  1324. if (lba_dev->hba.bus_num.start < lba_next_bus)
  1325. lba_dev->hba.bus_num.start = lba_next_bus;
  1326. /* Overlaps with elmmio can (and should) fail here.
  1327. * We will prune (or ignore) the distributed range.
  1328. *
  1329. * FIXME: SBA code should register all elmmio ranges first.
  1330. * that would take care of elmmio ranges routed
  1331. * to a different rope (already discovered) from
  1332. * getting registered *after* LBA code has already
  1333. * registered it's distributed lmmio range.
  1334. */
  1335. if (truncate_pat_collision(&iomem_resource,
  1336. &(lba_dev->hba.lmmio_space))) {
  1337. printk(KERN_WARNING "LBA: lmmio_space [%lx/%lx] duplicate!\n",
  1338. (long)lba_dev->hba.lmmio_space.start,
  1339. (long)lba_dev->hba.lmmio_space.end);
  1340. lba_dev->hba.lmmio_space.flags = 0;
  1341. }
  1342. pci_add_resource_offset(&resources, &lba_dev->hba.io_space,
  1343. HBA_PORT_BASE(lba_dev->hba.hba_num));
  1344. if (lba_dev->hba.elmmio_space.flags)
  1345. pci_add_resource_offset(&resources, &lba_dev->hba.elmmio_space,
  1346. lba_dev->hba.lmmio_space_offset);
  1347. if (lba_dev->hba.lmmio_space.flags)
  1348. pci_add_resource_offset(&resources, &lba_dev->hba.lmmio_space,
  1349. lba_dev->hba.lmmio_space_offset);
  1350. if (lba_dev->hba.gmmio_space.flags) {
  1351. /* Not registering GMMIO space - according to docs it's not
  1352. * even used on HP-UX. */
  1353. /* pci_add_resource(&resources, &lba_dev->hba.gmmio_space); */
  1354. }
  1355. pci_add_resource(&resources, &lba_dev->hba.bus_num);
  1356. dev->dev.platform_data = lba_dev;
  1357. lba_bus = lba_dev->hba.hba_bus =
  1358. pci_create_root_bus(&dev->dev, lba_dev->hba.bus_num.start,
  1359. cfg_ops, NULL, &resources);
  1360. if (!lba_bus) {
  1361. pci_free_resource_list(&resources);
  1362. return 0;
  1363. }
  1364. max = pci_scan_child_bus(lba_bus);
  1365. /* This is in lieu of calling pci_assign_unassigned_resources() */
  1366. if (is_pdc_pat()) {
  1367. /* assign resources to un-initialized devices */
  1368. DBG_PAT("LBA pci_bus_size_bridges()\n");
  1369. pci_bus_size_bridges(lba_bus);
  1370. DBG_PAT("LBA pci_bus_assign_resources()\n");
  1371. pci_bus_assign_resources(lba_bus);
  1372. #ifdef DEBUG_LBA_PAT
  1373. DBG_PAT("\nLBA PIOP resource tree\n");
  1374. lba_dump_res(&lba_dev->hba.io_space, 2);
  1375. DBG_PAT("\nLBA LMMIO resource tree\n");
  1376. lba_dump_res(&lba_dev->hba.lmmio_space, 2);
  1377. #endif
  1378. }
  1379. /*
  1380. ** Once PCI register ops has walked the bus, access to config
  1381. ** space is restricted. Avoids master aborts on config cycles.
  1382. ** Early LBA revs go fatal on *any* master abort.
  1383. */
  1384. if (cfg_ops == &elroy_cfg_ops) {
  1385. lba_dev->flags |= LBA_FLAG_SKIP_PROBE;
  1386. }
  1387. lba_next_bus = max + 1;
  1388. pci_bus_add_devices(lba_bus);
  1389. /* Whew! Finally done! Tell services we got this one covered. */
  1390. return 0;
  1391. }
  1392. static struct parisc_device_id lba_tbl[] = {
  1393. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, ELROY_HVERS, 0xa },
  1394. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, MERCURY_HVERS, 0xa },
  1395. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, QUICKSILVER_HVERS, 0xa },
  1396. { 0, }
  1397. };
  1398. static struct parisc_driver lba_driver = {
  1399. .name = MODULE_NAME,
  1400. .id_table = lba_tbl,
  1401. .probe = lba_driver_probe,
  1402. };
  1403. /*
  1404. ** One time initialization to let the world know the LBA was found.
  1405. ** Must be called exactly once before pci_init().
  1406. */
  1407. void __init lba_init(void)
  1408. {
  1409. register_parisc_driver(&lba_driver);
  1410. }
  1411. /*
  1412. ** Initialize the IBASE/IMASK registers for LBA (Elroy).
  1413. ** Only called from sba_iommu.c in order to route ranges (MMIO vs DMA).
  1414. ** sba_iommu is responsible for locking (none needed at init time).
  1415. */
  1416. void lba_set_iregs(struct parisc_device *lba, u32 ibase, u32 imask)
  1417. {
  1418. void __iomem * base_addr = ioremap_nocache(lba->hpa.start, 4096);
  1419. imask <<= 2; /* adjust for hints - 2 more bits */
  1420. /* Make sure we aren't trying to set bits that aren't writeable. */
  1421. WARN_ON((ibase & 0x001fffff) != 0);
  1422. WARN_ON((imask & 0x001fffff) != 0);
  1423. DBG("%s() ibase 0x%x imask 0x%x\n", __func__, ibase, imask);
  1424. WRITE_REG32( imask, base_addr + LBA_IMASK);
  1425. WRITE_REG32( ibase, base_addr + LBA_IBASE);
  1426. iounmap(base_addr);
  1427. }
  1428. /*
  1429. * The design of the Diva management card in rp34x0 machines (rp3410, rp3440)
  1430. * seems rushed, so that many built-in components simply don't work.
  1431. * The following quirks disable the serial AUX port and the built-in ATI RV100
  1432. * Radeon 7000 graphics card which both don't have any external connectors and
  1433. * thus are useless, and even worse, e.g. the AUX port occupies ttyS0 and as
  1434. * such makes those machines the only PARISC machines on which we can't use
  1435. * ttyS0 as boot console.
  1436. */
  1437. static void quirk_diva_ati_card(struct pci_dev *dev)
  1438. {
  1439. if (dev->subsystem_vendor != PCI_VENDOR_ID_HP ||
  1440. dev->subsystem_device != 0x1292)
  1441. return;
  1442. dev_info(&dev->dev, "Hiding Diva built-in ATI card");
  1443. dev->device = 0;
  1444. }
  1445. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RADEON_QY,
  1446. quirk_diva_ati_card);
  1447. static void quirk_diva_aux_disable(struct pci_dev *dev)
  1448. {
  1449. if (dev->subsystem_vendor != PCI_VENDOR_ID_HP ||
  1450. dev->subsystem_device != 0x1291)
  1451. return;
  1452. dev_info(&dev->dev, "Hiding Diva built-in AUX serial device");
  1453. dev->device = 0;
  1454. }
  1455. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  1456. quirk_diva_aux_disable);