123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894 |
- /*
- * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
- * Author: Addy Ke <addy.ke@rock-chips.com>
- *
- * This program is free software; you can redistribute it and/or modify it
- * under the terms and conditions of the GNU General Public License,
- * version 2, as published by the Free Software Foundation.
- *
- * This program is distributed in the hope it will be useful, but WITHOUT
- * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
- * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
- * more details.
- *
- */
- #include <linux/init.h>
- #include <linux/module.h>
- #include <linux/clk.h>
- #include <linux/err.h>
- #include <linux/delay.h>
- #include <linux/interrupt.h>
- #include <linux/platform_device.h>
- #include <linux/slab.h>
- #include <linux/spi/spi.h>
- #include <linux/scatterlist.h>
- #include <linux/of.h>
- #include <linux/pm_runtime.h>
- #include <linux/io.h>
- #include <linux/dmaengine.h>
- #define DRIVER_NAME "rockchip-spi"
- /* SPI register offsets */
- #define ROCKCHIP_SPI_CTRLR0 0x0000
- #define ROCKCHIP_SPI_CTRLR1 0x0004
- #define ROCKCHIP_SPI_SSIENR 0x0008
- #define ROCKCHIP_SPI_SER 0x000c
- #define ROCKCHIP_SPI_BAUDR 0x0010
- #define ROCKCHIP_SPI_TXFTLR 0x0014
- #define ROCKCHIP_SPI_RXFTLR 0x0018
- #define ROCKCHIP_SPI_TXFLR 0x001c
- #define ROCKCHIP_SPI_RXFLR 0x0020
- #define ROCKCHIP_SPI_SR 0x0024
- #define ROCKCHIP_SPI_IPR 0x0028
- #define ROCKCHIP_SPI_IMR 0x002c
- #define ROCKCHIP_SPI_ISR 0x0030
- #define ROCKCHIP_SPI_RISR 0x0034
- #define ROCKCHIP_SPI_ICR 0x0038
- #define ROCKCHIP_SPI_DMACR 0x003c
- #define ROCKCHIP_SPI_DMATDLR 0x0040
- #define ROCKCHIP_SPI_DMARDLR 0x0044
- #define ROCKCHIP_SPI_TXDR 0x0400
- #define ROCKCHIP_SPI_RXDR 0x0800
- /* Bit fields in CTRLR0 */
- #define CR0_DFS_OFFSET 0
- #define CR0_CFS_OFFSET 2
- #define CR0_SCPH_OFFSET 6
- #define CR0_SCPOL_OFFSET 7
- #define CR0_CSM_OFFSET 8
- #define CR0_CSM_KEEP 0x0
- /* ss_n be high for half sclk_out cycles */
- #define CR0_CSM_HALF 0X1
- /* ss_n be high for one sclk_out cycle */
- #define CR0_CSM_ONE 0x2
- /* ss_n to sclk_out delay */
- #define CR0_SSD_OFFSET 10
- /*
- * The period between ss_n active and
- * sclk_out active is half sclk_out cycles
- */
- #define CR0_SSD_HALF 0x0
- /*
- * The period between ss_n active and
- * sclk_out active is one sclk_out cycle
- */
- #define CR0_SSD_ONE 0x1
- #define CR0_EM_OFFSET 11
- #define CR0_EM_LITTLE 0x0
- #define CR0_EM_BIG 0x1
- #define CR0_FBM_OFFSET 12
- #define CR0_FBM_MSB 0x0
- #define CR0_FBM_LSB 0x1
- #define CR0_BHT_OFFSET 13
- #define CR0_BHT_16BIT 0x0
- #define CR0_BHT_8BIT 0x1
- #define CR0_RSD_OFFSET 14
- #define CR0_FRF_OFFSET 16
- #define CR0_FRF_SPI 0x0
- #define CR0_FRF_SSP 0x1
- #define CR0_FRF_MICROWIRE 0x2
- #define CR0_XFM_OFFSET 18
- #define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET)
- #define CR0_XFM_TR 0x0
- #define CR0_XFM_TO 0x1
- #define CR0_XFM_RO 0x2
- #define CR0_OPM_OFFSET 20
- #define CR0_OPM_MASTER 0x0
- #define CR0_OPM_SLAVE 0x1
- #define CR0_MTM_OFFSET 0x21
- /* Bit fields in SER, 2bit */
- #define SER_MASK 0x3
- /* Bit fields in SR, 5bit */
- #define SR_MASK 0x1f
- #define SR_BUSY (1 << 0)
- #define SR_TF_FULL (1 << 1)
- #define SR_TF_EMPTY (1 << 2)
- #define SR_RF_EMPTY (1 << 3)
- #define SR_RF_FULL (1 << 4)
- /* Bit fields in ISR, IMR, ISR, RISR, 5bit */
- #define INT_MASK 0x1f
- #define INT_TF_EMPTY (1 << 0)
- #define INT_TF_OVERFLOW (1 << 1)
- #define INT_RF_UNDERFLOW (1 << 2)
- #define INT_RF_OVERFLOW (1 << 3)
- #define INT_RF_FULL (1 << 4)
- /* Bit fields in ICR, 4bit */
- #define ICR_MASK 0x0f
- #define ICR_ALL (1 << 0)
- #define ICR_RF_UNDERFLOW (1 << 1)
- #define ICR_RF_OVERFLOW (1 << 2)
- #define ICR_TF_OVERFLOW (1 << 3)
- /* Bit fields in DMACR */
- #define RF_DMA_EN (1 << 0)
- #define TF_DMA_EN (1 << 1)
- #define RXBUSY (1 << 0)
- #define TXBUSY (1 << 1)
- /* sclk_out: spi master internal logic in rk3x can support 50Mhz */
- #define MAX_SCLK_OUT 50000000
- enum rockchip_ssi_type {
- SSI_MOTO_SPI = 0,
- SSI_TI_SSP,
- SSI_NS_MICROWIRE,
- };
- struct rockchip_spi_dma_data {
- struct dma_chan *ch;
- enum dma_transfer_direction direction;
- dma_addr_t addr;
- };
- struct rockchip_spi {
- struct device *dev;
- struct spi_master *master;
- struct clk *spiclk;
- struct clk *apb_pclk;
- void __iomem *regs;
- /*depth of the FIFO buffer */
- u32 fifo_len;
- /* max bus freq supported */
- u32 max_freq;
- /* supported slave numbers */
- enum rockchip_ssi_type type;
- u16 mode;
- u8 tmode;
- u8 bpw;
- u8 n_bytes;
- u8 rsd_nsecs;
- unsigned len;
- u32 speed;
- const void *tx;
- const void *tx_end;
- void *rx;
- void *rx_end;
- u32 state;
- /* protect state */
- spinlock_t lock;
- struct completion xfer_completion;
- u32 use_dma;
- struct sg_table tx_sg;
- struct sg_table rx_sg;
- struct rockchip_spi_dma_data dma_rx;
- struct rockchip_spi_dma_data dma_tx;
- };
- static inline void spi_enable_chip(struct rockchip_spi *rs, int enable)
- {
- writel_relaxed((enable ? 1 : 0), rs->regs + ROCKCHIP_SPI_SSIENR);
- }
- static inline void spi_set_clk(struct rockchip_spi *rs, u16 div)
- {
- writel_relaxed(div, rs->regs + ROCKCHIP_SPI_BAUDR);
- }
- static inline void flush_fifo(struct rockchip_spi *rs)
- {
- while (readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR))
- readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
- }
- static inline void wait_for_idle(struct rockchip_spi *rs)
- {
- unsigned long timeout = jiffies + msecs_to_jiffies(5);
- do {
- if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY))
- return;
- } while (!time_after(jiffies, timeout));
- dev_warn(rs->dev, "spi controller is in busy state!\n");
- }
- static u32 get_fifo_len(struct rockchip_spi *rs)
- {
- u32 fifo;
- for (fifo = 2; fifo < 32; fifo++) {
- writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR);
- if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR))
- break;
- }
- writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR);
- return (fifo == 31) ? 0 : fifo;
- }
- static inline u32 tx_max(struct rockchip_spi *rs)
- {
- u32 tx_left, tx_room;
- tx_left = (rs->tx_end - rs->tx) / rs->n_bytes;
- tx_room = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR);
- return min(tx_left, tx_room);
- }
- static inline u32 rx_max(struct rockchip_spi *rs)
- {
- u32 rx_left = (rs->rx_end - rs->rx) / rs->n_bytes;
- u32 rx_room = (u32)readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR);
- return min(rx_left, rx_room);
- }
- static void rockchip_spi_set_cs(struct spi_device *spi, bool enable)
- {
- u32 ser;
- struct spi_master *master = spi->master;
- struct rockchip_spi *rs = spi_master_get_devdata(master);
- pm_runtime_get_sync(rs->dev);
- ser = readl_relaxed(rs->regs + ROCKCHIP_SPI_SER) & SER_MASK;
- /*
- * drivers/spi/spi.c:
- * static void spi_set_cs(struct spi_device *spi, bool enable)
- * {
- * if (spi->mode & SPI_CS_HIGH)
- * enable = !enable;
- *
- * if (spi->cs_gpio >= 0)
- * gpio_set_value(spi->cs_gpio, !enable);
- * else if (spi->master->set_cs)
- * spi->master->set_cs(spi, !enable);
- * }
- *
- * Note: enable(rockchip_spi_set_cs) = !enable(spi_set_cs)
- */
- if (!enable)
- ser |= 1 << spi->chip_select;
- else
- ser &= ~(1 << spi->chip_select);
- writel_relaxed(ser, rs->regs + ROCKCHIP_SPI_SER);
- pm_runtime_put_sync(rs->dev);
- }
- static int rockchip_spi_prepare_message(struct spi_master *master,
- struct spi_message *msg)
- {
- struct rockchip_spi *rs = spi_master_get_devdata(master);
- struct spi_device *spi = msg->spi;
- rs->mode = spi->mode;
- return 0;
- }
- static void rockchip_spi_handle_err(struct spi_master *master,
- struct spi_message *msg)
- {
- unsigned long flags;
- struct rockchip_spi *rs = spi_master_get_devdata(master);
- spin_lock_irqsave(&rs->lock, flags);
- /*
- * For DMA mode, we need terminate DMA channel and flush
- * fifo for the next transfer if DMA thansfer timeout.
- * handle_err() was called by core if transfer failed.
- * Maybe it is reasonable for error handling here.
- */
- if (rs->use_dma) {
- if (rs->state & RXBUSY) {
- dmaengine_terminate_all(rs->dma_rx.ch);
- flush_fifo(rs);
- }
- if (rs->state & TXBUSY)
- dmaengine_terminate_all(rs->dma_tx.ch);
- }
- spin_unlock_irqrestore(&rs->lock, flags);
- }
- static int rockchip_spi_unprepare_message(struct spi_master *master,
- struct spi_message *msg)
- {
- struct rockchip_spi *rs = spi_master_get_devdata(master);
- spi_enable_chip(rs, 0);
- return 0;
- }
- static void rockchip_spi_pio_writer(struct rockchip_spi *rs)
- {
- u32 max = tx_max(rs);
- u32 txw = 0;
- while (max--) {
- if (rs->n_bytes == 1)
- txw = *(u8 *)(rs->tx);
- else
- txw = *(u16 *)(rs->tx);
- writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR);
- rs->tx += rs->n_bytes;
- }
- }
- static void rockchip_spi_pio_reader(struct rockchip_spi *rs)
- {
- u32 max = rx_max(rs);
- u32 rxw;
- while (max--) {
- rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
- if (rs->n_bytes == 1)
- *(u8 *)(rs->rx) = (u8)rxw;
- else
- *(u16 *)(rs->rx) = (u16)rxw;
- rs->rx += rs->n_bytes;
- }
- }
- static int rockchip_spi_pio_transfer(struct rockchip_spi *rs)
- {
- int remain = 0;
- do {
- if (rs->tx) {
- remain = rs->tx_end - rs->tx;
- rockchip_spi_pio_writer(rs);
- }
- if (rs->rx) {
- remain = rs->rx_end - rs->rx;
- rockchip_spi_pio_reader(rs);
- }
- cpu_relax();
- } while (remain);
- /* If tx, wait until the FIFO data completely. */
- if (rs->tx)
- wait_for_idle(rs);
- spi_enable_chip(rs, 0);
- return 0;
- }
- static void rockchip_spi_dma_rxcb(void *data)
- {
- unsigned long flags;
- struct rockchip_spi *rs = data;
- spin_lock_irqsave(&rs->lock, flags);
- rs->state &= ~RXBUSY;
- if (!(rs->state & TXBUSY)) {
- spi_enable_chip(rs, 0);
- spi_finalize_current_transfer(rs->master);
- }
- spin_unlock_irqrestore(&rs->lock, flags);
- }
- static void rockchip_spi_dma_txcb(void *data)
- {
- unsigned long flags;
- struct rockchip_spi *rs = data;
- /* Wait until the FIFO data completely. */
- wait_for_idle(rs);
- spin_lock_irqsave(&rs->lock, flags);
- rs->state &= ~TXBUSY;
- if (!(rs->state & RXBUSY)) {
- spi_enable_chip(rs, 0);
- spi_finalize_current_transfer(rs->master);
- }
- spin_unlock_irqrestore(&rs->lock, flags);
- }
- static void rockchip_spi_prepare_dma(struct rockchip_spi *rs)
- {
- unsigned long flags;
- struct dma_slave_config rxconf, txconf;
- struct dma_async_tx_descriptor *rxdesc, *txdesc;
- spin_lock_irqsave(&rs->lock, flags);
- rs->state &= ~RXBUSY;
- rs->state &= ~TXBUSY;
- spin_unlock_irqrestore(&rs->lock, flags);
- rxdesc = NULL;
- if (rs->rx) {
- rxconf.direction = rs->dma_rx.direction;
- rxconf.src_addr = rs->dma_rx.addr;
- rxconf.src_addr_width = rs->n_bytes;
- rxconf.src_maxburst = rs->n_bytes;
- dmaengine_slave_config(rs->dma_rx.ch, &rxconf);
- rxdesc = dmaengine_prep_slave_sg(
- rs->dma_rx.ch,
- rs->rx_sg.sgl, rs->rx_sg.nents,
- rs->dma_rx.direction, DMA_PREP_INTERRUPT);
- rxdesc->callback = rockchip_spi_dma_rxcb;
- rxdesc->callback_param = rs;
- }
- txdesc = NULL;
- if (rs->tx) {
- txconf.direction = rs->dma_tx.direction;
- txconf.dst_addr = rs->dma_tx.addr;
- txconf.dst_addr_width = rs->n_bytes;
- txconf.dst_maxburst = rs->n_bytes;
- dmaengine_slave_config(rs->dma_tx.ch, &txconf);
- txdesc = dmaengine_prep_slave_sg(
- rs->dma_tx.ch,
- rs->tx_sg.sgl, rs->tx_sg.nents,
- rs->dma_tx.direction, DMA_PREP_INTERRUPT);
- txdesc->callback = rockchip_spi_dma_txcb;
- txdesc->callback_param = rs;
- }
- /* rx must be started before tx due to spi instinct */
- if (rxdesc) {
- spin_lock_irqsave(&rs->lock, flags);
- rs->state |= RXBUSY;
- spin_unlock_irqrestore(&rs->lock, flags);
- dmaengine_submit(rxdesc);
- dma_async_issue_pending(rs->dma_rx.ch);
- }
- if (txdesc) {
- spin_lock_irqsave(&rs->lock, flags);
- rs->state |= TXBUSY;
- spin_unlock_irqrestore(&rs->lock, flags);
- dmaengine_submit(txdesc);
- dma_async_issue_pending(rs->dma_tx.ch);
- }
- }
- static void rockchip_spi_config(struct rockchip_spi *rs)
- {
- u32 div = 0;
- u32 dmacr = 0;
- int rsd = 0;
- u32 cr0 = (CR0_BHT_8BIT << CR0_BHT_OFFSET)
- | (CR0_SSD_ONE << CR0_SSD_OFFSET);
- cr0 |= (rs->n_bytes << CR0_DFS_OFFSET);
- cr0 |= ((rs->mode & 0x3) << CR0_SCPH_OFFSET);
- cr0 |= (rs->tmode << CR0_XFM_OFFSET);
- cr0 |= (rs->type << CR0_FRF_OFFSET);
- if (rs->use_dma) {
- if (rs->tx)
- dmacr |= TF_DMA_EN;
- if (rs->rx)
- dmacr |= RF_DMA_EN;
- }
- if (WARN_ON(rs->speed > MAX_SCLK_OUT))
- rs->speed = MAX_SCLK_OUT;
- /* the minimum divsor is 2 */
- if (rs->max_freq < 2 * rs->speed) {
- clk_set_rate(rs->spiclk, 2 * rs->speed);
- rs->max_freq = clk_get_rate(rs->spiclk);
- }
- /* div doesn't support odd number */
- div = DIV_ROUND_UP(rs->max_freq, rs->speed);
- div = (div + 1) & 0xfffe;
- /* Rx sample delay is expressed in parent clock cycles (max 3) */
- rsd = DIV_ROUND_CLOSEST(rs->rsd_nsecs * (rs->max_freq >> 8),
- 1000000000 >> 8);
- if (!rsd && rs->rsd_nsecs) {
- pr_warn_once("rockchip-spi: %u Hz are too slow to express %u ns delay\n",
- rs->max_freq, rs->rsd_nsecs);
- } else if (rsd > 3) {
- rsd = 3;
- pr_warn_once("rockchip-spi: %u Hz are too fast to express %u ns delay, clamping at %u ns\n",
- rs->max_freq, rs->rsd_nsecs,
- rsd * 1000000000U / rs->max_freq);
- }
- cr0 |= rsd << CR0_RSD_OFFSET;
- writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0);
- writel_relaxed(rs->len - 1, rs->regs + ROCKCHIP_SPI_CTRLR1);
- writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_TXFTLR);
- writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
- writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMATDLR);
- writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR);
- writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR);
- spi_set_clk(rs, div);
- dev_dbg(rs->dev, "cr0 0x%x, div %d\n", cr0, div);
- }
- static int rockchip_spi_transfer_one(
- struct spi_master *master,
- struct spi_device *spi,
- struct spi_transfer *xfer)
- {
- int ret = 1;
- struct rockchip_spi *rs = spi_master_get_devdata(master);
- WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) &&
- (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY));
- if (!xfer->tx_buf && !xfer->rx_buf) {
- dev_err(rs->dev, "No buffer for transfer\n");
- return -EINVAL;
- }
- rs->speed = xfer->speed_hz;
- rs->bpw = xfer->bits_per_word;
- rs->n_bytes = rs->bpw >> 3;
- rs->tx = xfer->tx_buf;
- rs->tx_end = rs->tx + xfer->len;
- rs->rx = xfer->rx_buf;
- rs->rx_end = rs->rx + xfer->len;
- rs->len = xfer->len;
- rs->tx_sg = xfer->tx_sg;
- rs->rx_sg = xfer->rx_sg;
- if (rs->tx && rs->rx)
- rs->tmode = CR0_XFM_TR;
- else if (rs->tx)
- rs->tmode = CR0_XFM_TO;
- else if (rs->rx)
- rs->tmode = CR0_XFM_RO;
- /* we need prepare dma before spi was enabled */
- if (master->can_dma && master->can_dma(master, spi, xfer))
- rs->use_dma = 1;
- else
- rs->use_dma = 0;
- rockchip_spi_config(rs);
- if (rs->use_dma) {
- if (rs->tmode == CR0_XFM_RO) {
- /* rx: dma must be prepared first */
- rockchip_spi_prepare_dma(rs);
- spi_enable_chip(rs, 1);
- } else {
- /* tx or tr: spi must be enabled first */
- spi_enable_chip(rs, 1);
- rockchip_spi_prepare_dma(rs);
- }
- } else {
- spi_enable_chip(rs, 1);
- ret = rockchip_spi_pio_transfer(rs);
- }
- return ret;
- }
- static bool rockchip_spi_can_dma(struct spi_master *master,
- struct spi_device *spi,
- struct spi_transfer *xfer)
- {
- struct rockchip_spi *rs = spi_master_get_devdata(master);
- return (xfer->len > rs->fifo_len);
- }
- static int rockchip_spi_probe(struct platform_device *pdev)
- {
- int ret = 0;
- struct rockchip_spi *rs;
- struct spi_master *master;
- struct resource *mem;
- u32 rsd_nsecs;
- master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi));
- if (!master)
- return -ENOMEM;
- platform_set_drvdata(pdev, master);
- rs = spi_master_get_devdata(master);
- /* Get basic io resource and map it */
- mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
- rs->regs = devm_ioremap_resource(&pdev->dev, mem);
- if (IS_ERR(rs->regs)) {
- ret = PTR_ERR(rs->regs);
- goto err_ioremap_resource;
- }
- rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
- if (IS_ERR(rs->apb_pclk)) {
- dev_err(&pdev->dev, "Failed to get apb_pclk\n");
- ret = PTR_ERR(rs->apb_pclk);
- goto err_ioremap_resource;
- }
- rs->spiclk = devm_clk_get(&pdev->dev, "spiclk");
- if (IS_ERR(rs->spiclk)) {
- dev_err(&pdev->dev, "Failed to get spi_pclk\n");
- ret = PTR_ERR(rs->spiclk);
- goto err_ioremap_resource;
- }
- ret = clk_prepare_enable(rs->apb_pclk);
- if (ret) {
- dev_err(&pdev->dev, "Failed to enable apb_pclk\n");
- goto err_ioremap_resource;
- }
- ret = clk_prepare_enable(rs->spiclk);
- if (ret) {
- dev_err(&pdev->dev, "Failed to enable spi_clk\n");
- goto err_spiclk_enable;
- }
- spi_enable_chip(rs, 0);
- rs->type = SSI_MOTO_SPI;
- rs->master = master;
- rs->dev = &pdev->dev;
- rs->max_freq = clk_get_rate(rs->spiclk);
- if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns",
- &rsd_nsecs))
- rs->rsd_nsecs = rsd_nsecs;
- rs->fifo_len = get_fifo_len(rs);
- if (!rs->fifo_len) {
- dev_err(&pdev->dev, "Failed to get fifo length\n");
- ret = -EINVAL;
- goto err_get_fifo_len;
- }
- spin_lock_init(&rs->lock);
- pm_runtime_set_active(&pdev->dev);
- pm_runtime_enable(&pdev->dev);
- master->auto_runtime_pm = true;
- master->bus_num = pdev->id;
- master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
- master->num_chipselect = 2;
- master->dev.of_node = pdev->dev.of_node;
- master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8);
- master->set_cs = rockchip_spi_set_cs;
- master->prepare_message = rockchip_spi_prepare_message;
- master->unprepare_message = rockchip_spi_unprepare_message;
- master->transfer_one = rockchip_spi_transfer_one;
- master->handle_err = rockchip_spi_handle_err;
- rs->dma_tx.ch = dma_request_slave_channel(rs->dev, "tx");
- if (!rs->dma_tx.ch)
- dev_warn(rs->dev, "Failed to request TX DMA channel\n");
- rs->dma_rx.ch = dma_request_slave_channel(rs->dev, "rx");
- if (!rs->dma_rx.ch) {
- if (rs->dma_tx.ch) {
- dma_release_channel(rs->dma_tx.ch);
- rs->dma_tx.ch = NULL;
- }
- dev_warn(rs->dev, "Failed to request RX DMA channel\n");
- }
- if (rs->dma_tx.ch && rs->dma_rx.ch) {
- rs->dma_tx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_TXDR);
- rs->dma_rx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_RXDR);
- rs->dma_tx.direction = DMA_MEM_TO_DEV;
- rs->dma_rx.direction = DMA_DEV_TO_MEM;
- master->can_dma = rockchip_spi_can_dma;
- master->dma_tx = rs->dma_tx.ch;
- master->dma_rx = rs->dma_rx.ch;
- }
- ret = devm_spi_register_master(&pdev->dev, master);
- if (ret) {
- dev_err(&pdev->dev, "Failed to register master\n");
- goto err_register_master;
- }
- return 0;
- err_register_master:
- if (rs->dma_tx.ch)
- dma_release_channel(rs->dma_tx.ch);
- if (rs->dma_rx.ch)
- dma_release_channel(rs->dma_rx.ch);
- err_get_fifo_len:
- clk_disable_unprepare(rs->spiclk);
- err_spiclk_enable:
- clk_disable_unprepare(rs->apb_pclk);
- err_ioremap_resource:
- spi_master_put(master);
- return ret;
- }
- static int rockchip_spi_remove(struct platform_device *pdev)
- {
- struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
- struct rockchip_spi *rs = spi_master_get_devdata(master);
- pm_runtime_disable(&pdev->dev);
- clk_disable_unprepare(rs->spiclk);
- clk_disable_unprepare(rs->apb_pclk);
- if (rs->dma_tx.ch)
- dma_release_channel(rs->dma_tx.ch);
- if (rs->dma_rx.ch)
- dma_release_channel(rs->dma_rx.ch);
- return 0;
- }
- #ifdef CONFIG_PM_SLEEP
- static int rockchip_spi_suspend(struct device *dev)
- {
- int ret = 0;
- struct spi_master *master = dev_get_drvdata(dev);
- struct rockchip_spi *rs = spi_master_get_devdata(master);
- ret = spi_master_suspend(rs->master);
- if (ret)
- return ret;
- if (!pm_runtime_suspended(dev)) {
- clk_disable_unprepare(rs->spiclk);
- clk_disable_unprepare(rs->apb_pclk);
- }
- return ret;
- }
- static int rockchip_spi_resume(struct device *dev)
- {
- int ret = 0;
- struct spi_master *master = dev_get_drvdata(dev);
- struct rockchip_spi *rs = spi_master_get_devdata(master);
- if (!pm_runtime_suspended(dev)) {
- ret = clk_prepare_enable(rs->apb_pclk);
- if (ret < 0)
- return ret;
- ret = clk_prepare_enable(rs->spiclk);
- if (ret < 0) {
- clk_disable_unprepare(rs->apb_pclk);
- return ret;
- }
- }
- ret = spi_master_resume(rs->master);
- if (ret < 0) {
- clk_disable_unprepare(rs->spiclk);
- clk_disable_unprepare(rs->apb_pclk);
- }
- return ret;
- }
- #endif /* CONFIG_PM_SLEEP */
- #ifdef CONFIG_PM
- static int rockchip_spi_runtime_suspend(struct device *dev)
- {
- struct spi_master *master = dev_get_drvdata(dev);
- struct rockchip_spi *rs = spi_master_get_devdata(master);
- clk_disable_unprepare(rs->spiclk);
- clk_disable_unprepare(rs->apb_pclk);
- return 0;
- }
- static int rockchip_spi_runtime_resume(struct device *dev)
- {
- int ret;
- struct spi_master *master = dev_get_drvdata(dev);
- struct rockchip_spi *rs = spi_master_get_devdata(master);
- ret = clk_prepare_enable(rs->apb_pclk);
- if (ret)
- return ret;
- ret = clk_prepare_enable(rs->spiclk);
- if (ret)
- clk_disable_unprepare(rs->apb_pclk);
- return ret;
- }
- #endif /* CONFIG_PM */
- static const struct dev_pm_ops rockchip_spi_pm = {
- SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume)
- SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend,
- rockchip_spi_runtime_resume, NULL)
- };
- static const struct of_device_id rockchip_spi_dt_match[] = {
- { .compatible = "rockchip,rk3066-spi", },
- { .compatible = "rockchip,rk3188-spi", },
- { .compatible = "rockchip,rk3288-spi", },
- { },
- };
- MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match);
- static struct platform_driver rockchip_spi_driver = {
- .driver = {
- .name = DRIVER_NAME,
- .pm = &rockchip_spi_pm,
- .of_match_table = of_match_ptr(rockchip_spi_dt_match),
- },
- .probe = rockchip_spi_probe,
- .remove = rockchip_spi_remove,
- };
- module_platform_driver(rockchip_spi_driver);
- MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>");
- MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver");
- MODULE_LICENSE("GPL v2");
|