rf.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965
  1. /*
  2. * Copyright (c) 1996, 2003 VIA Networking Technologies, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  18. *
  19. *
  20. * File: rf.c
  21. *
  22. * Purpose: rf function code
  23. *
  24. * Author: Jerry Chen
  25. *
  26. * Date: Feb. 19, 2004
  27. *
  28. * Functions:
  29. * IFRFbWriteEmbedded - Embedded write RF register via MAC
  30. *
  31. * Revision History:
  32. * RobertYu 2005
  33. * chester 2008
  34. *
  35. */
  36. #include "mac.h"
  37. #include "srom.h"
  38. #include "rf.h"
  39. #include "baseband.h"
  40. #define BY_AL2230_REG_LEN 23 /* 24bit */
  41. #define CB_AL2230_INIT_SEQ 15
  42. #define SWITCH_CHANNEL_DELAY_AL2230 200 /* us */
  43. #define AL2230_PWR_IDX_LEN 64
  44. #define BY_AL7230_REG_LEN 23 /* 24bit */
  45. #define CB_AL7230_INIT_SEQ 16
  46. #define SWITCH_CHANNEL_DELAY_AL7230 200 /* us */
  47. #define AL7230_PWR_IDX_LEN 64
  48. static const unsigned long dwAL2230InitTable[CB_AL2230_INIT_SEQ] = {
  49. 0x03F79000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  50. 0x03333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  51. 0x01A00200+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  52. 0x00FFF300+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  53. 0x0005A400+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  54. 0x0F4DC500+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  55. 0x0805B600+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  56. 0x0146C700+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  57. 0x00068800+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  58. 0x0403B900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  59. 0x00DBBA00+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  60. 0x00099B00+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  61. 0x0BDFFC00+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  62. 0x00000D00+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  63. 0x00580F00+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW
  64. };
  65. static const unsigned long dwAL2230ChannelTable0[CB_MAX_CHANNEL] = {
  66. 0x03F79000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 1, Tf = 2412MHz */
  67. 0x03F79000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 2, Tf = 2417MHz */
  68. 0x03E79000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 3, Tf = 2422MHz */
  69. 0x03E79000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 4, Tf = 2427MHz */
  70. 0x03F7A000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 5, Tf = 2432MHz */
  71. 0x03F7A000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 6, Tf = 2437MHz */
  72. 0x03E7A000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 7, Tf = 2442MHz */
  73. 0x03E7A000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 8, Tf = 2447MHz */
  74. 0x03F7B000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 9, Tf = 2452MHz */
  75. 0x03F7B000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 10, Tf = 2457MHz */
  76. 0x03E7B000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 11, Tf = 2462MHz */
  77. 0x03E7B000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 12, Tf = 2467MHz */
  78. 0x03F7C000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 13, Tf = 2472MHz */
  79. 0x03E7C000+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW /* channel = 14, Tf = 2412M */
  80. };
  81. static const unsigned long dwAL2230ChannelTable1[CB_MAX_CHANNEL] = {
  82. 0x03333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 1, Tf = 2412MHz */
  83. 0x0B333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 2, Tf = 2417MHz */
  84. 0x03333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 3, Tf = 2422MHz */
  85. 0x0B333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 4, Tf = 2427MHz */
  86. 0x03333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 5, Tf = 2432MHz */
  87. 0x0B333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 6, Tf = 2437MHz */
  88. 0x03333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 7, Tf = 2442MHz */
  89. 0x0B333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 8, Tf = 2447MHz */
  90. 0x03333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 9, Tf = 2452MHz */
  91. 0x0B333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 10, Tf = 2457MHz */
  92. 0x03333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 11, Tf = 2462MHz */
  93. 0x0B333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 12, Tf = 2467MHz */
  94. 0x03333100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 13, Tf = 2472MHz */
  95. 0x06666100+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW /* channel = 14, Tf = 2412M */
  96. };
  97. static unsigned long dwAL2230PowerTable[AL2230_PWR_IDX_LEN] = {
  98. 0x04040900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  99. 0x04041900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  100. 0x04042900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  101. 0x04043900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  102. 0x04044900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  103. 0x04045900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  104. 0x04046900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  105. 0x04047900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  106. 0x04048900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  107. 0x04049900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  108. 0x0404A900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  109. 0x0404B900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  110. 0x0404C900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  111. 0x0404D900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  112. 0x0404E900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  113. 0x0404F900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  114. 0x04050900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  115. 0x04051900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  116. 0x04052900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  117. 0x04053900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  118. 0x04054900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  119. 0x04055900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  120. 0x04056900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  121. 0x04057900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  122. 0x04058900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  123. 0x04059900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  124. 0x0405A900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  125. 0x0405B900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  126. 0x0405C900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  127. 0x0405D900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  128. 0x0405E900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  129. 0x0405F900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  130. 0x04060900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  131. 0x04061900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  132. 0x04062900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  133. 0x04063900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  134. 0x04064900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  135. 0x04065900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  136. 0x04066900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  137. 0x04067900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  138. 0x04068900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  139. 0x04069900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  140. 0x0406A900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  141. 0x0406B900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  142. 0x0406C900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  143. 0x0406D900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  144. 0x0406E900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  145. 0x0406F900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  146. 0x04070900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  147. 0x04071900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  148. 0x04072900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  149. 0x04073900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  150. 0x04074900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  151. 0x04075900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  152. 0x04076900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  153. 0x04077900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  154. 0x04078900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  155. 0x04079900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  156. 0x0407A900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  157. 0x0407B900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  158. 0x0407C900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  159. 0x0407D900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  160. 0x0407E900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW,
  161. 0x0407F900+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW
  162. };
  163. /* 40MHz reference frequency
  164. * Need to Pull PLLON(PE3) low when writing channel registers through 3-wire.*/
  165. static const unsigned long dwAL7230InitTable[CB_AL7230_INIT_SEQ] = {
  166. 0x00379000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Channel1 // Need modify for 11a */
  167. 0x13333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Channel1 // Need modify for 11a */
  168. 0x841FF200+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11a: 451FE2 */
  169. 0x3FDFA300+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11a: 5FDFA3 */
  170. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* 11b/g // Need modify for 11a */
  171. /* RoberYu:20050113, Rev0.47 Regsiter Setting Guide */
  172. 0x802B5500+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11a: 8D1B55 */
  173. 0x56AF3600+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW,
  174. 0xCE020700+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11a: 860207 */
  175. 0x6EBC0800+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW,
  176. 0x221BB900+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW,
  177. 0xE0000A00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11a: E0600A */
  178. 0x08031B00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* init 0x080B1B00 => 0x080F1B00 for 3 wire control TxGain(D10) */
  179. /* RoberYu:20050113, Rev0.47 Regsiter Setting Guide */
  180. 0x000A3C00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11a: 00143C */
  181. 0xFFFFFD00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW,
  182. 0x00000E00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW,
  183. 0x1ABA8F00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW /* Need modify for 11a: 12BACF */
  184. };
  185. static const unsigned long dwAL7230InitTableAMode[CB_AL7230_INIT_SEQ] = {
  186. 0x0FF52000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Channel184 // Need modify for 11b/g */
  187. 0x00000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Channel184 // Need modify for 11b/g */
  188. 0x451FE200+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11b/g */
  189. 0x5FDFA300+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11b/g */
  190. 0x67F78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* 11a // Need modify for 11b/g */
  191. 0x853F5500+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11b/g, RoberYu:20050113 */
  192. 0x56AF3600+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW,
  193. 0xCE020700+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11b/g */
  194. 0x6EBC0800+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW,
  195. 0x221BB900+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW,
  196. 0xE0600A00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11b/g */
  197. 0x08031B00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* init 0x080B1B00 => 0x080F1B00 for 3 wire control TxGain(D10) */
  198. 0x00147C00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* Need modify for 11b/g */
  199. 0xFFFFFD00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW,
  200. 0x00000E00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW,
  201. 0x12BACF00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW /* Need modify for 11b/g */
  202. };
  203. static const unsigned long dwAL7230ChannelTable0[CB_MAX_CHANNEL] = {
  204. 0x00379000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 1, Tf = 2412MHz */
  205. 0x00379000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 2, Tf = 2417MHz */
  206. 0x00379000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 3, Tf = 2422MHz */
  207. 0x00379000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 4, Tf = 2427MHz */
  208. 0x0037A000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 5, Tf = 2432MHz */
  209. 0x0037A000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 6, Tf = 2437MHz */
  210. 0x0037A000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 7, Tf = 2442MHz */
  211. 0x0037A000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 8, Tf = 2447MHz //RobertYu: 20050218, update for APNode 0.49 */
  212. 0x0037B000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 9, Tf = 2452MHz //RobertYu: 20050218, update for APNode 0.49 */
  213. 0x0037B000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 10, Tf = 2457MHz //RobertYu: 20050218, update for APNode 0.49 */
  214. 0x0037B000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 11, Tf = 2462MHz //RobertYu: 20050218, update for APNode 0.49 */
  215. 0x0037B000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 12, Tf = 2467MHz //RobertYu: 20050218, update for APNode 0.49 */
  216. 0x0037C000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 13, Tf = 2472MHz //RobertYu: 20050218, update for APNode 0.49 */
  217. 0x0037C000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 14, Tf = 2484MHz */
  218. /* 4.9G => Ch 183, 184, 185, 187, 188, 189, 192, 196 (Value:15 ~ 22) */
  219. 0x0FF52000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 183, Tf = 4915MHz (15) */
  220. 0x0FF52000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 184, Tf = 4920MHz (16) */
  221. 0x0FF52000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 185, Tf = 4925MHz (17) */
  222. 0x0FF52000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 187, Tf = 4935MHz (18) */
  223. 0x0FF52000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 188, Tf = 4940MHz (19) */
  224. 0x0FF52000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 189, Tf = 4945MHz (20) */
  225. 0x0FF53000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 192, Tf = 4960MHz (21) */
  226. 0x0FF53000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 196, Tf = 4980MHz (22) */
  227. /* 5G => Ch 7, 8, 9, 11, 12, 16, 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64,
  228. * 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140, 149, 153, 157, 161, 165 (Value 23 ~ 56) */
  229. 0x0FF54000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 7, Tf = 5035MHz (23) */
  230. 0x0FF54000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 8, Tf = 5040MHz (24) */
  231. 0x0FF54000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 9, Tf = 5045MHz (25) */
  232. 0x0FF54000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 11, Tf = 5055MHz (26) */
  233. 0x0FF54000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 12, Tf = 5060MHz (27) */
  234. 0x0FF55000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 16, Tf = 5080MHz (28) */
  235. 0x0FF56000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 34, Tf = 5170MHz (29) */
  236. 0x0FF56000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 36, Tf = 5180MHz (30) */
  237. 0x0FF57000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 38, Tf = 5190MHz (31) //RobertYu: 20050218, update for APNode 0.49 */
  238. 0x0FF57000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 40, Tf = 5200MHz (32) */
  239. 0x0FF57000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 42, Tf = 5210MHz (33) */
  240. 0x0FF57000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 44, Tf = 5220MHz (34) */
  241. 0x0FF57000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 46, Tf = 5230MHz (35) */
  242. 0x0FF57000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 48, Tf = 5240MHz (36) */
  243. 0x0FF58000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 52, Tf = 5260MHz (37) */
  244. 0x0FF58000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 56, Tf = 5280MHz (38) */
  245. 0x0FF58000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 60, Tf = 5300MHz (39) */
  246. 0x0FF59000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 64, Tf = 5320MHz (40) */
  247. 0x0FF5C000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 100, Tf = 5500MHz (41) */
  248. 0x0FF5C000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 104, Tf = 5520MHz (42) */
  249. 0x0FF5C000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 108, Tf = 5540MHz (43) */
  250. 0x0FF5D000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 112, Tf = 5560MHz (44) */
  251. 0x0FF5D000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 116, Tf = 5580MHz (45) */
  252. 0x0FF5D000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 120, Tf = 5600MHz (46) */
  253. 0x0FF5E000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 124, Tf = 5620MHz (47) */
  254. 0x0FF5E000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 128, Tf = 5640MHz (48) */
  255. 0x0FF5E000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 132, Tf = 5660MHz (49) */
  256. 0x0FF5F000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 136, Tf = 5680MHz (50) */
  257. 0x0FF5F000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 140, Tf = 5700MHz (51) */
  258. 0x0FF60000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 149, Tf = 5745MHz (52) */
  259. 0x0FF60000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 153, Tf = 5765MHz (53) */
  260. 0x0FF60000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 157, Tf = 5785MHz (54) */
  261. 0x0FF61000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 161, Tf = 5805MHz (55) */
  262. 0x0FF61000+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW /* channel = 165, Tf = 5825MHz (56) */
  263. };
  264. static const unsigned long dwAL7230ChannelTable1[CB_MAX_CHANNEL] = {
  265. 0x13333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 1, Tf = 2412MHz */
  266. 0x1B333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 2, Tf = 2417MHz */
  267. 0x03333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 3, Tf = 2422MHz */
  268. 0x0B333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 4, Tf = 2427MHz */
  269. 0x13333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 5, Tf = 2432MHz */
  270. 0x1B333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 6, Tf = 2437MHz */
  271. 0x03333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 7, Tf = 2442MHz */
  272. 0x0B333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 8, Tf = 2447MHz */
  273. 0x13333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 9, Tf = 2452MHz */
  274. 0x1B333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 10, Tf = 2457MHz */
  275. 0x03333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 11, Tf = 2462MHz */
  276. 0x0B333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 12, Tf = 2467MHz */
  277. 0x13333100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 13, Tf = 2472MHz */
  278. 0x06666100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 14, Tf = 2484MHz */
  279. /* 4.9G => Ch 183, 184, 185, 187, 188, 189, 192, 196 (Value:15 ~ 22) */
  280. 0x1D555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 183, Tf = 4915MHz (15) */
  281. 0x00000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 184, Tf = 4920MHz (16) */
  282. 0x02AAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 185, Tf = 4925MHz (17) */
  283. 0x08000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 187, Tf = 4935MHz (18) */
  284. 0x0AAAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 188, Tf = 4940MHz (19) */
  285. 0x0D555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 189, Tf = 4945MHz (20) */
  286. 0x15555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 192, Tf = 4960MHz (21) */
  287. 0x00000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 196, Tf = 4980MHz (22) */
  288. /* 5G => Ch 7, 8, 9, 11, 12, 16, 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64,
  289. * 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140, 149, 153, 157, 161, 165 (Value 23 ~ 56) */
  290. 0x1D555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 7, Tf = 5035MHz (23) */
  291. 0x00000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 8, Tf = 5040MHz (24) */
  292. 0x02AAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 9, Tf = 5045MHz (25) */
  293. 0x08000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 11, Tf = 5055MHz (26) */
  294. 0x0AAAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 12, Tf = 5060MHz (27) */
  295. 0x15555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 16, Tf = 5080MHz (28) */
  296. 0x05555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 34, Tf = 5170MHz (29) */
  297. 0x0AAAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 36, Tf = 5180MHz (30) */
  298. 0x10000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 38, Tf = 5190MHz (31) */
  299. 0x15555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 40, Tf = 5200MHz (32) */
  300. 0x1AAAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 42, Tf = 5210MHz (33) */
  301. 0x00000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 44, Tf = 5220MHz (34) */
  302. 0x05555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 46, Tf = 5230MHz (35) */
  303. 0x0AAAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 48, Tf = 5240MHz (36) */
  304. 0x15555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 52, Tf = 5260MHz (37) */
  305. 0x00000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 56, Tf = 5280MHz (38) */
  306. 0x0AAAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 60, Tf = 5300MHz (39) */
  307. 0x15555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 64, Tf = 5320MHz (40) */
  308. 0x15555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 100, Tf = 5500MHz (41) */
  309. 0x00000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 104, Tf = 5520MHz (42) */
  310. 0x0AAAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 108, Tf = 5540MHz (43) */
  311. 0x15555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 112, Tf = 5560MHz (44) */
  312. 0x00000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 116, Tf = 5580MHz (45) */
  313. 0x0AAAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 120, Tf = 5600MHz (46) */
  314. 0x15555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 124, Tf = 5620MHz (47) */
  315. 0x00000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 128, Tf = 5640MHz (48) */
  316. 0x0AAAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 132, Tf = 5660MHz (49) */
  317. 0x15555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 136, Tf = 5680MHz (50) */
  318. 0x00000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 140, Tf = 5700MHz (51) */
  319. 0x18000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 149, Tf = 5745MHz (52) */
  320. 0x02AAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 153, Tf = 5765MHz (53) */
  321. 0x0D555100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 157, Tf = 5785MHz (54) */
  322. 0x18000100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 161, Tf = 5805MHz (55) */
  323. 0x02AAA100+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW /* channel = 165, Tf = 5825MHz (56) */
  324. };
  325. static const unsigned long dwAL7230ChannelTable2[CB_MAX_CHANNEL] = {
  326. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 1, Tf = 2412MHz */
  327. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 2, Tf = 2417MHz */
  328. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 3, Tf = 2422MHz */
  329. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 4, Tf = 2427MHz */
  330. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 5, Tf = 2432MHz */
  331. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 6, Tf = 2437MHz */
  332. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 7, Tf = 2442MHz */
  333. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 8, Tf = 2447MHz */
  334. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 9, Tf = 2452MHz */
  335. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 10, Tf = 2457MHz */
  336. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 11, Tf = 2462MHz */
  337. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 12, Tf = 2467MHz */
  338. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 13, Tf = 2472MHz */
  339. 0x7FD78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 14, Tf = 2484MHz */
  340. /* 4.9G => Ch 183, 184, 185, 187, 188, 189, 192, 196 (Value:15 ~ 22) */
  341. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 183, Tf = 4915MHz (15) */
  342. 0x67D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 184, Tf = 4920MHz (16) */
  343. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 185, Tf = 4925MHz (17) */
  344. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 187, Tf = 4935MHz (18) */
  345. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 188, Tf = 4940MHz (19) */
  346. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 189, Tf = 4945MHz (20) */
  347. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 192, Tf = 4960MHz (21) */
  348. 0x67D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 196, Tf = 4980MHz (22) */
  349. /* 5G => Ch 7, 8, 9, 11, 12, 16, 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64,
  350. * 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140, 149, 153, 157, 161, 165 (Value 23 ~ 56) */
  351. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 7, Tf = 5035MHz (23) */
  352. 0x67D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 8, Tf = 5040MHz (24) */
  353. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 9, Tf = 5045MHz (25) */
  354. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 11, Tf = 5055MHz (26) */
  355. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 12, Tf = 5060MHz (27) */
  356. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 16, Tf = 5080MHz (28) */
  357. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 34, Tf = 5170MHz (29) */
  358. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 36, Tf = 5180MHz (30) */
  359. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 38, Tf = 5190MHz (31) */
  360. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 40, Tf = 5200MHz (32) */
  361. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 42, Tf = 5210MHz (33) */
  362. 0x67D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 44, Tf = 5220MHz (34) */
  363. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 46, Tf = 5230MHz (35) */
  364. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 48, Tf = 5240MHz (36) */
  365. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 52, Tf = 5260MHz (37) */
  366. 0x67D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 56, Tf = 5280MHz (38) */
  367. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 60, Tf = 5300MHz (39) */
  368. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 64, Tf = 5320MHz (40) */
  369. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 100, Tf = 5500MHz (41) */
  370. 0x67D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 104, Tf = 5520MHz (42) */
  371. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 108, Tf = 5540MHz (43) */
  372. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 112, Tf = 5560MHz (44) */
  373. 0x67D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 116, Tf = 5580MHz (45) */
  374. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 120, Tf = 5600MHz (46) */
  375. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 124, Tf = 5620MHz (47) */
  376. 0x67D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 128, Tf = 5640MHz (48) */
  377. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 132, Tf = 5660MHz (49) */
  378. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 136, Tf = 5680MHz (50) */
  379. 0x67D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 140, Tf = 5700MHz (51) */
  380. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 149, Tf = 5745MHz (52) */
  381. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 153, Tf = 5765MHz (53) */
  382. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 157, Tf = 5785MHz (54) */
  383. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW, /* channel = 161, Tf = 5805MHz (55) */
  384. 0x77D78400+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW /* channel = 165, Tf = 5825MHz (56) */
  385. };
  386. /*
  387. * Description: AIROHA IFRF chip init function
  388. *
  389. * Parameters:
  390. * In:
  391. * dwIoBase - I/O base address
  392. * Out:
  393. * none
  394. *
  395. * Return Value: true if succeeded; false if failed.
  396. *
  397. */
  398. static bool s_bAL7230Init(struct vnt_private *priv)
  399. {
  400. void __iomem *dwIoBase = priv->PortOffset;
  401. int ii;
  402. bool bResult;
  403. bResult = true;
  404. /* 3-wire control for normal mode */
  405. VNSvOutPortB(dwIoBase + MAC_REG_SOFTPWRCTL, 0);
  406. MACvWordRegBitsOn(dwIoBase, MAC_REG_SOFTPWRCTL, (SOFTPWRCTL_SWPECTI |
  407. SOFTPWRCTL_TXPEINV));
  408. BBvPowerSaveModeOFF(priv); /* RobertYu:20050106, have DC value for Calibration */
  409. for (ii = 0; ii < CB_AL7230_INIT_SEQ; ii++)
  410. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTable[ii]);
  411. /* PLL On */
  412. MACvWordRegBitsOn(dwIoBase, MAC_REG_SOFTPWRCTL, SOFTPWRCTL_SWPE3);
  413. /* Calibration */
  414. MACvTimer0MicroSDelay(dwIoBase, 150);/* 150us */
  415. /* TXDCOC:active, RCK:disable */
  416. bResult &= IFRFbWriteEmbedded(priv, (0x9ABA8F00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW));
  417. MACvTimer0MicroSDelay(dwIoBase, 30);/* 30us */
  418. /* TXDCOC:disable, RCK:active */
  419. bResult &= IFRFbWriteEmbedded(priv, (0x3ABA8F00+(BY_AL7230_REG_LEN<<3)+IFREGCTL_REGW));
  420. MACvTimer0MicroSDelay(dwIoBase, 30);/* 30us */
  421. /* TXDCOC:disable, RCK:disable */
  422. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTable[CB_AL7230_INIT_SEQ-1]);
  423. MACvWordRegBitsOn(dwIoBase, MAC_REG_SOFTPWRCTL, (SOFTPWRCTL_SWPE3 |
  424. SOFTPWRCTL_SWPE2 |
  425. SOFTPWRCTL_SWPECTI |
  426. SOFTPWRCTL_TXPEINV));
  427. BBvPowerSaveModeON(priv); /* RobertYu:20050106 */
  428. /* PE1: TX_ON, PE2: RX_ON, PE3: PLLON */
  429. /* 3-wire control for power saving mode */
  430. VNSvOutPortB(dwIoBase + MAC_REG_PSPWRSIG, (PSSIG_WPE3 | PSSIG_WPE2)); /* 1100 0000 */
  431. return bResult;
  432. }
  433. /* Need to Pull PLLON low when writing channel registers through
  434. * 3-wire interface */
  435. static bool s_bAL7230SelectChannel(struct vnt_private *priv, unsigned char byChannel)
  436. {
  437. void __iomem *dwIoBase = priv->PortOffset;
  438. bool bResult;
  439. bResult = true;
  440. /* PLLON Off */
  441. MACvWordRegBitsOff(dwIoBase, MAC_REG_SOFTPWRCTL, SOFTPWRCTL_SWPE3);
  442. bResult &= IFRFbWriteEmbedded(priv, dwAL7230ChannelTable0[byChannel - 1]);
  443. bResult &= IFRFbWriteEmbedded(priv, dwAL7230ChannelTable1[byChannel - 1]);
  444. bResult &= IFRFbWriteEmbedded(priv, dwAL7230ChannelTable2[byChannel - 1]);
  445. /* PLLOn On */
  446. MACvWordRegBitsOn(dwIoBase, MAC_REG_SOFTPWRCTL, SOFTPWRCTL_SWPE3);
  447. /* Set Channel[7] = 0 to tell H/W channel is changing now. */
  448. VNSvOutPortB(dwIoBase + MAC_REG_CHANNEL, (byChannel & 0x7F));
  449. MACvTimer0MicroSDelay(dwIoBase, SWITCH_CHANNEL_DELAY_AL7230);
  450. /* Set Channel[7] = 1 to tell H/W channel change is done. */
  451. VNSvOutPortB(dwIoBase + MAC_REG_CHANNEL, (byChannel | 0x80));
  452. return bResult;
  453. }
  454. /*
  455. * Description: Write to IF/RF, by embedded programming
  456. *
  457. * Parameters:
  458. * In:
  459. * dwIoBase - I/O base address
  460. * dwData - data to write
  461. * Out:
  462. * none
  463. *
  464. * Return Value: true if succeeded; false if failed.
  465. *
  466. */
  467. bool IFRFbWriteEmbedded(struct vnt_private *priv, unsigned long dwData)
  468. {
  469. void __iomem *dwIoBase = priv->PortOffset;
  470. unsigned short ww;
  471. unsigned long dwValue;
  472. VNSvOutPortD(dwIoBase + MAC_REG_IFREGCTL, dwData);
  473. /* W_MAX_TIMEOUT is the timeout period */
  474. for (ww = 0; ww < W_MAX_TIMEOUT; ww++) {
  475. VNSvInPortD(dwIoBase + MAC_REG_IFREGCTL, &dwValue);
  476. if (dwValue & IFREGCTL_DONE)
  477. break;
  478. }
  479. if (ww == W_MAX_TIMEOUT)
  480. return false;
  481. return true;
  482. }
  483. /*
  484. * Description: AIROHA IFRF chip init function
  485. *
  486. * Parameters:
  487. * In:
  488. * dwIoBase - I/O base address
  489. * Out:
  490. * none
  491. *
  492. * Return Value: true if succeeded; false if failed.
  493. *
  494. */
  495. static bool RFbAL2230Init(struct vnt_private *priv)
  496. {
  497. void __iomem *dwIoBase = priv->PortOffset;
  498. int ii;
  499. bool bResult;
  500. bResult = true;
  501. /* 3-wire control for normal mode */
  502. VNSvOutPortB(dwIoBase + MAC_REG_SOFTPWRCTL, 0);
  503. MACvWordRegBitsOn(dwIoBase, MAC_REG_SOFTPWRCTL, (SOFTPWRCTL_SWPECTI |
  504. SOFTPWRCTL_TXPEINV));
  505. /* PLL Off */
  506. MACvWordRegBitsOff(dwIoBase, MAC_REG_SOFTPWRCTL, SOFTPWRCTL_SWPE3);
  507. /* patch abnormal AL2230 frequency output */
  508. IFRFbWriteEmbedded(priv, (0x07168700+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW));
  509. for (ii = 0; ii < CB_AL2230_INIT_SEQ; ii++)
  510. bResult &= IFRFbWriteEmbedded(priv, dwAL2230InitTable[ii]);
  511. MACvTimer0MicroSDelay(dwIoBase, 30); /* delay 30 us */
  512. /* PLL On */
  513. MACvWordRegBitsOn(dwIoBase, MAC_REG_SOFTPWRCTL, SOFTPWRCTL_SWPE3);
  514. MACvTimer0MicroSDelay(dwIoBase, 150);/* 150us */
  515. bResult &= IFRFbWriteEmbedded(priv, (0x00d80f00+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW));
  516. MACvTimer0MicroSDelay(dwIoBase, 30);/* 30us */
  517. bResult &= IFRFbWriteEmbedded(priv, (0x00780f00+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW));
  518. MACvTimer0MicroSDelay(dwIoBase, 30);/* 30us */
  519. bResult &= IFRFbWriteEmbedded(priv, dwAL2230InitTable[CB_AL2230_INIT_SEQ-1]);
  520. MACvWordRegBitsOn(dwIoBase, MAC_REG_SOFTPWRCTL, (SOFTPWRCTL_SWPE3 |
  521. SOFTPWRCTL_SWPE2 |
  522. SOFTPWRCTL_SWPECTI |
  523. SOFTPWRCTL_TXPEINV));
  524. /* 3-wire control for power saving mode */
  525. VNSvOutPortB(dwIoBase + MAC_REG_PSPWRSIG, (PSSIG_WPE3 | PSSIG_WPE2)); /* 1100 0000 */
  526. return bResult;
  527. }
  528. static bool RFbAL2230SelectChannel(struct vnt_private *priv, unsigned char byChannel)
  529. {
  530. void __iomem *dwIoBase = priv->PortOffset;
  531. bool bResult;
  532. bResult = true;
  533. bResult &= IFRFbWriteEmbedded(priv, dwAL2230ChannelTable0[byChannel - 1]);
  534. bResult &= IFRFbWriteEmbedded(priv, dwAL2230ChannelTable1[byChannel - 1]);
  535. /* Set Channel[7] = 0 to tell H/W channel is changing now. */
  536. VNSvOutPortB(dwIoBase + MAC_REG_CHANNEL, (byChannel & 0x7F));
  537. MACvTimer0MicroSDelay(dwIoBase, SWITCH_CHANNEL_DELAY_AL2230);
  538. /* Set Channel[7] = 1 to tell H/W channel change is done. */
  539. VNSvOutPortB(dwIoBase + MAC_REG_CHANNEL, (byChannel | 0x80));
  540. return bResult;
  541. }
  542. /*
  543. * Description: RF init function
  544. *
  545. * Parameters:
  546. * In:
  547. * byBBType
  548. * byRFType
  549. * Out:
  550. * none
  551. *
  552. * Return Value: true if succeeded; false if failed.
  553. *
  554. */
  555. bool RFbInit(
  556. struct vnt_private *priv
  557. )
  558. {
  559. bool bResult = true;
  560. switch (priv->byRFType) {
  561. case RF_AIROHA:
  562. case RF_AL2230S:
  563. priv->byMaxPwrLevel = AL2230_PWR_IDX_LEN;
  564. bResult = RFbAL2230Init(priv);
  565. break;
  566. case RF_AIROHA7230:
  567. priv->byMaxPwrLevel = AL7230_PWR_IDX_LEN;
  568. bResult = s_bAL7230Init(priv);
  569. break;
  570. case RF_NOTHING:
  571. bResult = true;
  572. break;
  573. default:
  574. bResult = false;
  575. break;
  576. }
  577. return bResult;
  578. }
  579. /*
  580. * Description: Select channel
  581. *
  582. * Parameters:
  583. * In:
  584. * byRFType
  585. * byChannel - Channel number
  586. * Out:
  587. * none
  588. *
  589. * Return Value: true if succeeded; false if failed.
  590. *
  591. */
  592. bool RFbSelectChannel(struct vnt_private *priv, unsigned char byRFType,
  593. u16 byChannel)
  594. {
  595. bool bResult = true;
  596. switch (byRFType) {
  597. case RF_AIROHA:
  598. case RF_AL2230S:
  599. bResult = RFbAL2230SelectChannel(priv, byChannel);
  600. break;
  601. /*{{ RobertYu: 20050104 */
  602. case RF_AIROHA7230:
  603. bResult = s_bAL7230SelectChannel(priv, byChannel);
  604. break;
  605. /*}} RobertYu */
  606. case RF_NOTHING:
  607. bResult = true;
  608. break;
  609. default:
  610. bResult = false;
  611. break;
  612. }
  613. return bResult;
  614. }
  615. /*
  616. * Description: Write WakeProgSyn
  617. *
  618. * Parameters:
  619. * In:
  620. * dwIoBase - I/O base address
  621. * uChannel - channel number
  622. * bySleepCnt - SleepProgSyn count
  623. *
  624. * Return Value: None.
  625. *
  626. */
  627. bool RFvWriteWakeProgSyn(struct vnt_private *priv, unsigned char byRFType,
  628. u16 uChannel)
  629. {
  630. void __iomem *dwIoBase = priv->PortOffset;
  631. int ii;
  632. unsigned char byInitCount = 0;
  633. unsigned char bySleepCount = 0;
  634. VNSvOutPortW(dwIoBase + MAC_REG_MISCFFNDEX, 0);
  635. switch (byRFType) {
  636. case RF_AIROHA:
  637. case RF_AL2230S:
  638. if (uChannel > CB_MAX_CHANNEL_24G)
  639. return false;
  640. /* Init Reg + Channel Reg (2) */
  641. byInitCount = CB_AL2230_INIT_SEQ + 2;
  642. bySleepCount = 0;
  643. if (byInitCount > (MISCFIFO_SYNDATASIZE - bySleepCount))
  644. return false;
  645. for (ii = 0; ii < CB_AL2230_INIT_SEQ; ii++)
  646. MACvSetMISCFifo(dwIoBase, (unsigned short)(MISCFIFO_SYNDATA_IDX + ii), dwAL2230InitTable[ii]);
  647. MACvSetMISCFifo(dwIoBase, (unsigned short)(MISCFIFO_SYNDATA_IDX + ii), dwAL2230ChannelTable0[uChannel-1]);
  648. ii++;
  649. MACvSetMISCFifo(dwIoBase, (unsigned short)(MISCFIFO_SYNDATA_IDX + ii), dwAL2230ChannelTable1[uChannel-1]);
  650. break;
  651. /* Need to check, PLLON need to be low for channel setting */
  652. case RF_AIROHA7230:
  653. /* Init Reg + Channel Reg (3) */
  654. byInitCount = CB_AL7230_INIT_SEQ + 3;
  655. bySleepCount = 0;
  656. if (byInitCount > (MISCFIFO_SYNDATASIZE - bySleepCount))
  657. return false;
  658. if (uChannel <= CB_MAX_CHANNEL_24G) {
  659. for (ii = 0; ii < CB_AL7230_INIT_SEQ; ii++)
  660. MACvSetMISCFifo(dwIoBase, (unsigned short)(MISCFIFO_SYNDATA_IDX + ii), dwAL7230InitTable[ii]);
  661. } else {
  662. for (ii = 0; ii < CB_AL7230_INIT_SEQ; ii++)
  663. MACvSetMISCFifo(dwIoBase, (unsigned short)(MISCFIFO_SYNDATA_IDX + ii), dwAL7230InitTableAMode[ii]);
  664. }
  665. MACvSetMISCFifo(dwIoBase, (unsigned short)(MISCFIFO_SYNDATA_IDX + ii), dwAL7230ChannelTable0[uChannel-1]);
  666. ii++;
  667. MACvSetMISCFifo(dwIoBase, (unsigned short)(MISCFIFO_SYNDATA_IDX + ii), dwAL7230ChannelTable1[uChannel-1]);
  668. ii++;
  669. MACvSetMISCFifo(dwIoBase, (unsigned short)(MISCFIFO_SYNDATA_IDX + ii), dwAL7230ChannelTable2[uChannel-1]);
  670. break;
  671. case RF_NOTHING:
  672. return true;
  673. default:
  674. return false;
  675. }
  676. MACvSetMISCFifo(dwIoBase, MISCFIFO_SYNINFO_IDX, (unsigned long)MAKEWORD(bySleepCount, byInitCount));
  677. return true;
  678. }
  679. /*
  680. * Description: Set Tx power
  681. *
  682. * Parameters:
  683. * In:
  684. * dwIoBase - I/O base address
  685. * dwRFPowerTable - RF Tx Power Setting
  686. * Out:
  687. * none
  688. *
  689. * Return Value: true if succeeded; false if failed.
  690. *
  691. */
  692. bool RFbSetPower(
  693. struct vnt_private *priv,
  694. unsigned int rate,
  695. u16 uCH
  696. )
  697. {
  698. bool bResult = true;
  699. unsigned char byPwr = 0;
  700. unsigned char byDec = 0;
  701. if (priv->dwDiagRefCount != 0)
  702. return true;
  703. if ((uCH < 1) || (uCH > CB_MAX_CHANNEL))
  704. return false;
  705. switch (rate) {
  706. case RATE_1M:
  707. case RATE_2M:
  708. case RATE_5M:
  709. case RATE_11M:
  710. if (uCH > CB_MAX_CHANNEL_24G)
  711. return false;
  712. byPwr = priv->abyCCKPwrTbl[uCH];
  713. break;
  714. case RATE_6M:
  715. case RATE_9M:
  716. case RATE_12M:
  717. case RATE_18M:
  718. byPwr = priv->abyOFDMPwrTbl[uCH];
  719. if (priv->byRFType == RF_UW2452)
  720. byDec = byPwr + 14;
  721. else
  722. byDec = byPwr + 10;
  723. if (byDec >= priv->byMaxPwrLevel)
  724. byDec = priv->byMaxPwrLevel-1;
  725. byPwr = byDec;
  726. break;
  727. case RATE_24M:
  728. case RATE_36M:
  729. case RATE_48M:
  730. case RATE_54M:
  731. byPwr = priv->abyOFDMPwrTbl[uCH];
  732. break;
  733. }
  734. if (priv->byCurPwr == byPwr)
  735. return true;
  736. bResult = RFbRawSetPower(priv, byPwr, rate);
  737. if (bResult)
  738. priv->byCurPwr = byPwr;
  739. return bResult;
  740. }
  741. /*
  742. * Description: Set Tx power
  743. *
  744. * Parameters:
  745. * In:
  746. * dwIoBase - I/O base address
  747. * dwRFPowerTable - RF Tx Power Setting
  748. * Out:
  749. * none
  750. *
  751. * Return Value: true if succeeded; false if failed.
  752. *
  753. */
  754. bool RFbRawSetPower(
  755. struct vnt_private *priv,
  756. unsigned char byPwr,
  757. unsigned int rate
  758. )
  759. {
  760. bool bResult = true;
  761. unsigned long dwMax7230Pwr = 0;
  762. if (byPwr >= priv->byMaxPwrLevel)
  763. return false;
  764. switch (priv->byRFType) {
  765. case RF_AIROHA:
  766. bResult &= IFRFbWriteEmbedded(priv, dwAL2230PowerTable[byPwr]);
  767. if (rate <= RATE_11M)
  768. bResult &= IFRFbWriteEmbedded(priv, 0x0001B400+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW);
  769. else
  770. bResult &= IFRFbWriteEmbedded(priv, 0x0005A400+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW);
  771. break;
  772. case RF_AL2230S:
  773. bResult &= IFRFbWriteEmbedded(priv, dwAL2230PowerTable[byPwr]);
  774. if (rate <= RATE_11M) {
  775. bResult &= IFRFbWriteEmbedded(priv, 0x040C1400+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW);
  776. bResult &= IFRFbWriteEmbedded(priv, 0x00299B00+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW);
  777. } else {
  778. bResult &= IFRFbWriteEmbedded(priv, 0x0005A400+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW);
  779. bResult &= IFRFbWriteEmbedded(priv, 0x00099B00+(BY_AL2230_REG_LEN<<3)+IFREGCTL_REGW);
  780. }
  781. break;
  782. case RF_AIROHA7230:
  783. /* 0x080F1B00 for 3 wire control TxGain(D10)
  784. * and 0x31 as TX Gain value */
  785. dwMax7230Pwr = 0x080C0B00 | ((byPwr) << 12) |
  786. (BY_AL7230_REG_LEN << 3) | IFREGCTL_REGW;
  787. bResult &= IFRFbWriteEmbedded(priv, dwMax7230Pwr);
  788. break;
  789. default:
  790. break;
  791. }
  792. return bResult;
  793. }
  794. /*+
  795. *
  796. * Routine Description:
  797. * Translate RSSI to dBm
  798. *
  799. * Parameters:
  800. * In:
  801. * priv - The adapter to be translated
  802. * byCurrRSSI - RSSI to be translated
  803. * Out:
  804. * pdwdbm - Translated dbm number
  805. *
  806. * Return Value: none
  807. *
  808. -*/
  809. void
  810. RFvRSSITodBm(
  811. struct vnt_private *priv,
  812. unsigned char byCurrRSSI,
  813. long *pldBm
  814. )
  815. {
  816. unsigned char byIdx = (((byCurrRSSI & 0xC0) >> 6) & 0x03);
  817. long b = (byCurrRSSI & 0x3F);
  818. long a = 0;
  819. unsigned char abyAIROHARF[4] = {0, 18, 0, 40};
  820. switch (priv->byRFType) {
  821. case RF_AIROHA:
  822. case RF_AL2230S:
  823. case RF_AIROHA7230:
  824. a = abyAIROHARF[byIdx];
  825. break;
  826. default:
  827. break;
  828. }
  829. *pldBm = -1 * (a + b * 2);
  830. }
  831. /* Post processing for the 11b/g and 11a.
  832. * for save time on changing Reg2,3,5,7,10,12,15 */
  833. bool RFbAL7230SelectChannelPostProcess(struct vnt_private *priv,
  834. u16 byOldChannel,
  835. u16 byNewChannel)
  836. {
  837. bool bResult;
  838. bResult = true;
  839. /* if change between 11 b/g and 11a need to update the following
  840. * register
  841. * Channel Index 1~14 */
  842. if ((byOldChannel <= CB_MAX_CHANNEL_24G) && (byNewChannel > CB_MAX_CHANNEL_24G)) {
  843. /* Change from 2.4G to 5G [Reg] */
  844. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTableAMode[2]);
  845. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTableAMode[3]);
  846. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTableAMode[5]);
  847. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTableAMode[7]);
  848. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTableAMode[10]);
  849. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTableAMode[12]);
  850. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTableAMode[15]);
  851. } else if ((byOldChannel > CB_MAX_CHANNEL_24G) && (byNewChannel <= CB_MAX_CHANNEL_24G)) {
  852. /* Change from 5G to 2.4G [Reg] */
  853. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTable[2]);
  854. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTable[3]);
  855. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTable[5]);
  856. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTable[7]);
  857. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTable[10]);
  858. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTable[12]);
  859. bResult &= IFRFbWriteEmbedded(priv, dwAL7230InitTable[15]);
  860. }
  861. return bResult;
  862. }