m32r_sio_reg.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /*
  2. * m32r_sio_reg.h
  3. *
  4. * Copyright (C) 1992, 1994 by Theodore Ts'o.
  5. * Copyright (C) 2004 Hirokazu Takata <takata at linux-m32r.org>
  6. *
  7. * Redistribution of this file is permitted under the terms of the GNU
  8. * Public License (GPL)
  9. *
  10. * These are the UART port assignments, expressed as offsets from the base
  11. * register. These assignments should hold for any serial port based on
  12. * a 8250, 16450, or 16550(A).
  13. */
  14. #ifndef _M32R_SIO_REG_H
  15. #define _M32R_SIO_REG_H
  16. #ifdef CONFIG_SERIAL_M32R_PLDSIO
  17. #define SIOCR 0x000
  18. #define SIOMOD0 0x002
  19. #define SIOMOD1 0x004
  20. #define SIOSTS 0x006
  21. #define SIOTRCR 0x008
  22. #define SIOBAUR 0x00a
  23. // #define SIORBAUR 0x018
  24. #define SIOTXB 0x00c
  25. #define SIORXB 0x00e
  26. #define UART_RX ((unsigned long) PLD_ESIO0RXB)
  27. /* In: Receive buffer (DLAB=0) */
  28. #define UART_TX ((unsigned long) PLD_ESIO0TXB)
  29. /* Out: Transmit buffer (DLAB=0) */
  30. #define UART_DLL 0 /* Out: Divisor Latch Low (DLAB=1) */
  31. #define UART_TRG 0 /* (LCR=BF) FCTR bit 7 selects Rx or Tx
  32. * In: Fifo count
  33. * Out: Fifo custom trigger levels
  34. * XR16C85x only */
  35. #define UART_DLM 0 /* Out: Divisor Latch High (DLAB=1) */
  36. #define UART_IER ((unsigned long) PLD_ESIO0INTCR)
  37. /* Out: Interrupt Enable Register */
  38. #define UART_FCTR 0 /* (LCR=BF) Feature Control Register
  39. * XR16C85x only */
  40. #define UART_IIR 0 /* In: Interrupt ID Register */
  41. #define UART_FCR 0 /* Out: FIFO Control Register */
  42. #define UART_EFR 0 /* I/O: Extended Features Register */
  43. /* (DLAB=1, 16C660 only) */
  44. #define UART_LCR 0 /* Out: Line Control Register */
  45. #define UART_MCR 0 /* Out: Modem Control Register */
  46. #define UART_LSR ((unsigned long) PLD_ESIO0STS)
  47. /* In: Line Status Register */
  48. #define UART_MSR 0 /* In: Modem Status Register */
  49. #define UART_SCR 0 /* I/O: Scratch Register */
  50. #define UART_EMSR 0 /* (LCR=BF) Extended Mode Select Register
  51. * FCTR bit 6 selects SCR or EMSR
  52. * XR16c85x only */
  53. #else /* not CONFIG_SERIAL_M32R_PLDSIO */
  54. #define SIOCR 0x000
  55. #define SIOMOD0 0x004
  56. #define SIOMOD1 0x008
  57. #define SIOSTS 0x00c
  58. #define SIOTRCR 0x010
  59. #define SIOBAUR 0x014
  60. #define SIORBAUR 0x018
  61. #define SIOTXB 0x01c
  62. #define SIORXB 0x020
  63. #define UART_RX M32R_SIO0_RXB_PORTL /* In: Receive buffer (DLAB=0) */
  64. #define UART_TX M32R_SIO0_TXB_PORTL /* Out: Transmit buffer (DLAB=0) */
  65. #define UART_DLL 0 /* Out: Divisor Latch Low (DLAB=1) */
  66. #define UART_TRG 0 /* (LCR=BF) FCTR bit 7 selects Rx or Tx
  67. * In: Fifo count
  68. * Out: Fifo custom trigger levels
  69. * XR16C85x only */
  70. #define UART_DLM 0 /* Out: Divisor Latch High (DLAB=1) */
  71. #define UART_IER M32R_SIO0_TRCR_PORTL /* Out: Interrupt Enable Register */
  72. #define UART_FCTR 0 /* (LCR=BF) Feature Control Register
  73. * XR16C85x only */
  74. #define UART_IIR 0 /* In: Interrupt ID Register */
  75. #define UART_FCR 0 /* Out: FIFO Control Register */
  76. #define UART_EFR 0 /* I/O: Extended Features Register */
  77. /* (DLAB=1, 16C660 only) */
  78. #define UART_LCR 0 /* Out: Line Control Register */
  79. #define UART_MCR 0 /* Out: Modem Control Register */
  80. #define UART_LSR M32R_SIO0_STS_PORTL /* In: Line Status Register */
  81. #define UART_MSR 0 /* In: Modem Status Register */
  82. #define UART_SCR 0 /* I/O: Scratch Register */
  83. #define UART_EMSR 0 /* (LCR=BF) Extended Mode Select Register
  84. * FCTR bit 6 selects SCR or EMSR
  85. * XR16c85x only */
  86. #endif /* CONFIG_SERIAL_M32R_PLDSIO */
  87. #define UART_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  88. /*
  89. * These are the definitions for the Line Control Register
  90. *
  91. * Note: if the word length is 5 bits (UART_LCR_WLEN5), then setting
  92. * UART_LCR_STOP will select 1.5 stop bits, not 2 stop bits.
  93. */
  94. #define UART_LCR_DLAB 0x80 /* Divisor latch access bit */
  95. #define UART_LCR_SBC 0x40 /* Set break control */
  96. #define UART_LCR_SPAR 0x20 /* Stick parity (?) */
  97. #define UART_LCR_EPAR 0x10 /* Even parity select */
  98. #define UART_LCR_PARITY 0x08 /* Parity Enable */
  99. #define UART_LCR_STOP 0x04 /* Stop bits: 0=1 stop bit, 1= 2 stop bits */
  100. #define UART_LCR_WLEN5 0x00 /* Wordlength: 5 bits */
  101. #define UART_LCR_WLEN6 0x01 /* Wordlength: 6 bits */
  102. #define UART_LCR_WLEN7 0x02 /* Wordlength: 7 bits */
  103. #define UART_LCR_WLEN8 0x03 /* Wordlength: 8 bits */
  104. /*
  105. * These are the definitions for the Line Status Register
  106. */
  107. #define UART_LSR_TEMT 0x02 /* Transmitter empty */
  108. #define UART_LSR_THRE 0x01 /* Transmit-hold-register empty */
  109. #define UART_LSR_BI 0x00 /* Break interrupt indicator */
  110. #define UART_LSR_FE 0x80 /* Frame error indicator */
  111. #define UART_LSR_PE 0x40 /* Parity error indicator */
  112. #define UART_LSR_OE 0x20 /* Overrun error indicator */
  113. #define UART_LSR_DR 0x04 /* Receiver data ready */
  114. /*
  115. * These are the definitions for the Interrupt Identification Register
  116. */
  117. #define UART_IIR_NO_INT 0x01 /* No interrupts pending */
  118. #define UART_IIR_ID 0x06 /* Mask for the interrupt ID */
  119. #define UART_IIR_MSI 0x00 /* Modem status interrupt */
  120. #define UART_IIR_THRI 0x02 /* Transmitter holding register empty */
  121. #define UART_IIR_RDI 0x04 /* Receiver data interrupt */
  122. #define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */
  123. /*
  124. * These are the definitions for the Interrupt Enable Register
  125. */
  126. #define UART_IER_MSI 0x00 /* Enable Modem status interrupt */
  127. #define UART_IER_RLSI 0x08 /* Enable receiver line status interrupt */
  128. #define UART_IER_THRI 0x03 /* Enable Transmitter holding register int. */
  129. #define UART_IER_RDI 0x04 /* Enable receiver data interrupt */
  130. #endif /* _M32R_SIO_REG_H */