msm_serial.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * Copyright (C) 2007 Google, Inc.
  3. * Author: Robert Love <rlove@google.com>
  4. * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
  5. *
  6. * This software is licensed under the terms of the GNU General Public
  7. * License version 2, as published by the Free Software Foundation, and
  8. * may be copied, distributed, and modified under those terms.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #ifndef __DRIVERS_SERIAL_MSM_SERIAL_H
  16. #define __DRIVERS_SERIAL_MSM_SERIAL_H
  17. #define UART_MR1 0x0000
  18. #define UART_MR1_AUTO_RFR_LEVEL0 0x3F
  19. #define UART_MR1_AUTO_RFR_LEVEL1 0x3FF00
  20. #define UART_DM_MR1_AUTO_RFR_LEVEL1 0xFFFFFF00
  21. #define UART_MR1_RX_RDY_CTL BIT(7)
  22. #define UART_MR1_CTS_CTL BIT(6)
  23. #define UART_MR2 0x0004
  24. #define UART_MR2_ERROR_MODE BIT(6)
  25. #define UART_MR2_BITS_PER_CHAR 0x30
  26. #define UART_MR2_BITS_PER_CHAR_5 (0x0 << 4)
  27. #define UART_MR2_BITS_PER_CHAR_6 (0x1 << 4)
  28. #define UART_MR2_BITS_PER_CHAR_7 (0x2 << 4)
  29. #define UART_MR2_BITS_PER_CHAR_8 (0x3 << 4)
  30. #define UART_MR2_STOP_BIT_LEN_ONE (0x1 << 2)
  31. #define UART_MR2_STOP_BIT_LEN_TWO (0x3 << 2)
  32. #define UART_MR2_PARITY_MODE_NONE 0x0
  33. #define UART_MR2_PARITY_MODE_ODD 0x1
  34. #define UART_MR2_PARITY_MODE_EVEN 0x2
  35. #define UART_MR2_PARITY_MODE_SPACE 0x3
  36. #define UART_MR2_PARITY_MODE 0x3
  37. #define UART_CSR 0x0008
  38. #define UART_TF 0x000C
  39. #define UARTDM_TF 0x0070
  40. #define UART_CR 0x0010
  41. #define UART_CR_CMD_NULL (0 << 4)
  42. #define UART_CR_CMD_RESET_RX (1 << 4)
  43. #define UART_CR_CMD_RESET_TX (2 << 4)
  44. #define UART_CR_CMD_RESET_ERR (3 << 4)
  45. #define UART_CR_CMD_RESET_BREAK_INT (4 << 4)
  46. #define UART_CR_CMD_START_BREAK (5 << 4)
  47. #define UART_CR_CMD_STOP_BREAK (6 << 4)
  48. #define UART_CR_CMD_RESET_CTS (7 << 4)
  49. #define UART_CR_CMD_RESET_STALE_INT (8 << 4)
  50. #define UART_CR_CMD_PACKET_MODE (9 << 4)
  51. #define UART_CR_CMD_MODE_RESET (12 << 4)
  52. #define UART_CR_CMD_SET_RFR (13 << 4)
  53. #define UART_CR_CMD_RESET_RFR (14 << 4)
  54. #define UART_CR_CMD_PROTECTION_EN (16 << 4)
  55. #define UART_CR_CMD_STALE_EVENT_DISABLE (6 << 8)
  56. #define UART_CR_CMD_STALE_EVENT_ENABLE (80 << 4)
  57. #define UART_CR_CMD_FORCE_STALE (4 << 8)
  58. #define UART_CR_CMD_RESET_TX_READY (3 << 8)
  59. #define UART_CR_TX_DISABLE BIT(3)
  60. #define UART_CR_TX_ENABLE BIT(2)
  61. #define UART_CR_RX_DISABLE BIT(1)
  62. #define UART_CR_RX_ENABLE BIT(0)
  63. #define UART_CR_CMD_RESET_RXBREAK_START ((1 << 11) | (2 << 4))
  64. #define UART_IMR 0x0014
  65. #define UART_IMR_TXLEV BIT(0)
  66. #define UART_IMR_RXSTALE BIT(3)
  67. #define UART_IMR_RXLEV BIT(4)
  68. #define UART_IMR_DELTA_CTS BIT(5)
  69. #define UART_IMR_CURRENT_CTS BIT(6)
  70. #define UART_IMR_RXBREAK_START BIT(10)
  71. #define UART_IPR_RXSTALE_LAST 0x20
  72. #define UART_IPR_STALE_LSB 0x1F
  73. #define UART_IPR_STALE_TIMEOUT_MSB 0x3FF80
  74. #define UART_DM_IPR_STALE_TIMEOUT_MSB 0xFFFFFF80
  75. #define UART_IPR 0x0018
  76. #define UART_TFWR 0x001C
  77. #define UART_RFWR 0x0020
  78. #define UART_HCR 0x0024
  79. #define UART_MREG 0x0028
  80. #define UART_NREG 0x002C
  81. #define UART_DREG 0x0030
  82. #define UART_MNDREG 0x0034
  83. #define UART_IRDA 0x0038
  84. #define UART_MISR_MODE 0x0040
  85. #define UART_MISR_RESET 0x0044
  86. #define UART_MISR_EXPORT 0x0048
  87. #define UART_MISR_VAL 0x004C
  88. #define UART_TEST_CTRL 0x0050
  89. #define UART_SR 0x0008
  90. #define UART_SR_HUNT_CHAR BIT(7)
  91. #define UART_SR_RX_BREAK BIT(6)
  92. #define UART_SR_PAR_FRAME_ERR BIT(5)
  93. #define UART_SR_OVERRUN BIT(4)
  94. #define UART_SR_TX_EMPTY BIT(3)
  95. #define UART_SR_TX_READY BIT(2)
  96. #define UART_SR_RX_FULL BIT(1)
  97. #define UART_SR_RX_READY BIT(0)
  98. #define UART_RF 0x000C
  99. #define UARTDM_RF 0x0070
  100. #define UART_MISR 0x0010
  101. #define UART_ISR 0x0014
  102. #define UART_ISR_TX_READY BIT(7)
  103. #define UARTDM_RXFS 0x50
  104. #define UARTDM_RXFS_BUF_SHIFT 0x7
  105. #define UARTDM_RXFS_BUF_MASK 0x7
  106. #define UARTDM_DMEN 0x3C
  107. #define UARTDM_DMEN_RX_SC_ENABLE BIT(5)
  108. #define UARTDM_DMEN_TX_SC_ENABLE BIT(4)
  109. #define UARTDM_DMEN_TX_BAM_ENABLE BIT(2) /* UARTDM_1P4 */
  110. #define UARTDM_DMEN_TX_DM_ENABLE BIT(0) /* < UARTDM_1P4 */
  111. #define UARTDM_DMEN_RX_BAM_ENABLE BIT(3) /* UARTDM_1P4 */
  112. #define UARTDM_DMEN_RX_DM_ENABLE BIT(1) /* < UARTDM_1P4 */
  113. #define UARTDM_DMRX 0x34
  114. #define UARTDM_NCF_TX 0x40
  115. #define UARTDM_RX_TOTAL_SNAP 0x38
  116. #define UART_TO_MSM(uart_port) ((struct msm_port *) uart_port)
  117. static inline
  118. void msm_write(struct uart_port *port, unsigned int val, unsigned int off)
  119. {
  120. writel_relaxed(val, port->membase + off);
  121. }
  122. static inline
  123. unsigned int msm_read(struct uart_port *port, unsigned int off)
  124. {
  125. return readl_relaxed(port->membase + off);
  126. }
  127. /*
  128. * Setup the MND registers to use the TCXO clock.
  129. */
  130. static inline void msm_serial_set_mnd_regs_tcxo(struct uart_port *port)
  131. {
  132. msm_write(port, 0x06, UART_MREG);
  133. msm_write(port, 0xF1, UART_NREG);
  134. msm_write(port, 0x0F, UART_DREG);
  135. msm_write(port, 0x1A, UART_MNDREG);
  136. port->uartclk = 1843200;
  137. }
  138. /*
  139. * Setup the MND registers to use the TCXO clock divided by 4.
  140. */
  141. static inline void msm_serial_set_mnd_regs_tcxoby4(struct uart_port *port)
  142. {
  143. msm_write(port, 0x18, UART_MREG);
  144. msm_write(port, 0xF6, UART_NREG);
  145. msm_write(port, 0x0F, UART_DREG);
  146. msm_write(port, 0x0A, UART_MNDREG);
  147. port->uartclk = 1843200;
  148. }
  149. static inline
  150. void msm_serial_set_mnd_regs_from_uartclk(struct uart_port *port)
  151. {
  152. if (port->uartclk == 19200000)
  153. msm_serial_set_mnd_regs_tcxo(port);
  154. else if (port->uartclk == 4800000)
  155. msm_serial_set_mnd_regs_tcxoby4(port);
  156. }
  157. #define msm_serial_set_mnd_regs msm_serial_set_mnd_regs_from_uartclk
  158. #endif /* __DRIVERS_SERIAL_MSM_SERIAL_H */