hw.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814
  1. /*
  2. * hw.h - DesignWare HS OTG Controller hardware definitions
  3. *
  4. * Copyright 2004-2013 Synopsys, Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions
  8. * are met:
  9. * 1. Redistributions of source code must retain the above copyright
  10. * notice, this list of conditions, and the following disclaimer,
  11. * without modification.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. The names of the above-listed copyright holders may not be used
  16. * to endorse or promote products derived from this software without
  17. * specific prior written permission.
  18. *
  19. * ALTERNATIVELY, this software may be distributed under the terms of the
  20. * GNU General Public License ("GPL") as published by the Free Software
  21. * Foundation; either version 2 of the License, or (at your option) any
  22. * later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  25. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  26. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  27. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  28. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  29. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  30. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  31. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  32. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  33. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  34. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  35. */
  36. #ifndef __DWC2_HW_H__
  37. #define __DWC2_HW_H__
  38. #define HSOTG_REG(x) (x)
  39. #define GOTGCTL HSOTG_REG(0x000)
  40. #define GOTGCTL_CHIRPEN (1 << 27)
  41. #define GOTGCTL_MULT_VALID_BC_MASK (0x1f << 22)
  42. #define GOTGCTL_MULT_VALID_BC_SHIFT 22
  43. #define GOTGCTL_OTGVER (1 << 20)
  44. #define GOTGCTL_BSESVLD (1 << 19)
  45. #define GOTGCTL_ASESVLD (1 << 18)
  46. #define GOTGCTL_DBNC_SHORT (1 << 17)
  47. #define GOTGCTL_CONID_B (1 << 16)
  48. #define GOTGCTL_DEVHNPEN (1 << 11)
  49. #define GOTGCTL_HSTSETHNPEN (1 << 10)
  50. #define GOTGCTL_HNPREQ (1 << 9)
  51. #define GOTGCTL_HSTNEGSCS (1 << 8)
  52. #define GOTGCTL_SESREQ (1 << 1)
  53. #define GOTGCTL_SESREQSCS (1 << 0)
  54. #define GOTGINT HSOTG_REG(0x004)
  55. #define GOTGINT_DBNCE_DONE (1 << 19)
  56. #define GOTGINT_A_DEV_TOUT_CHG (1 << 18)
  57. #define GOTGINT_HST_NEG_DET (1 << 17)
  58. #define GOTGINT_HST_NEG_SUC_STS_CHNG (1 << 9)
  59. #define GOTGINT_SES_REQ_SUC_STS_CHNG (1 << 8)
  60. #define GOTGINT_SES_END_DET (1 << 2)
  61. #define GAHBCFG HSOTG_REG(0x008)
  62. #define GAHBCFG_AHB_SINGLE (1 << 23)
  63. #define GAHBCFG_NOTI_ALL_DMA_WRIT (1 << 22)
  64. #define GAHBCFG_REM_MEM_SUPP (1 << 21)
  65. #define GAHBCFG_P_TXF_EMP_LVL (1 << 8)
  66. #define GAHBCFG_NP_TXF_EMP_LVL (1 << 7)
  67. #define GAHBCFG_DMA_EN (1 << 5)
  68. #define GAHBCFG_HBSTLEN_MASK (0xf << 1)
  69. #define GAHBCFG_HBSTLEN_SHIFT 1
  70. #define GAHBCFG_HBSTLEN_SINGLE 0
  71. #define GAHBCFG_HBSTLEN_INCR 1
  72. #define GAHBCFG_HBSTLEN_INCR4 3
  73. #define GAHBCFG_HBSTLEN_INCR8 5
  74. #define GAHBCFG_HBSTLEN_INCR16 7
  75. #define GAHBCFG_GLBL_INTR_EN (1 << 0)
  76. #define GAHBCFG_CTRL_MASK (GAHBCFG_P_TXF_EMP_LVL | \
  77. GAHBCFG_NP_TXF_EMP_LVL | \
  78. GAHBCFG_DMA_EN | \
  79. GAHBCFG_GLBL_INTR_EN)
  80. #define GUSBCFG HSOTG_REG(0x00C)
  81. #define GUSBCFG_FORCEDEVMODE (1 << 30)
  82. #define GUSBCFG_FORCEHOSTMODE (1 << 29)
  83. #define GUSBCFG_TXENDDELAY (1 << 28)
  84. #define GUSBCFG_ICTRAFFICPULLREMOVE (1 << 27)
  85. #define GUSBCFG_ICUSBCAP (1 << 26)
  86. #define GUSBCFG_ULPI_INT_PROT_DIS (1 << 25)
  87. #define GUSBCFG_INDICATORPASSTHROUGH (1 << 24)
  88. #define GUSBCFG_INDICATORCOMPLEMENT (1 << 23)
  89. #define GUSBCFG_TERMSELDLPULSE (1 << 22)
  90. #define GUSBCFG_ULPI_INT_VBUS_IND (1 << 21)
  91. #define GUSBCFG_ULPI_EXT_VBUS_DRV (1 << 20)
  92. #define GUSBCFG_ULPI_CLK_SUSP_M (1 << 19)
  93. #define GUSBCFG_ULPI_AUTO_RES (1 << 18)
  94. #define GUSBCFG_ULPI_FS_LS (1 << 17)
  95. #define GUSBCFG_OTG_UTMI_FS_SEL (1 << 16)
  96. #define GUSBCFG_PHY_LP_CLK_SEL (1 << 15)
  97. #define GUSBCFG_USBTRDTIM_MASK (0xf << 10)
  98. #define GUSBCFG_USBTRDTIM_SHIFT 10
  99. #define GUSBCFG_HNPCAP (1 << 9)
  100. #define GUSBCFG_SRPCAP (1 << 8)
  101. #define GUSBCFG_DDRSEL (1 << 7)
  102. #define GUSBCFG_PHYSEL (1 << 6)
  103. #define GUSBCFG_FSINTF (1 << 5)
  104. #define GUSBCFG_ULPI_UTMI_SEL (1 << 4)
  105. #define GUSBCFG_PHYIF16 (1 << 3)
  106. #define GUSBCFG_PHYIF8 (0 << 3)
  107. #define GUSBCFG_TOUTCAL_MASK (0x7 << 0)
  108. #define GUSBCFG_TOUTCAL_SHIFT 0
  109. #define GUSBCFG_TOUTCAL_LIMIT 0x7
  110. #define GUSBCFG_TOUTCAL(_x) ((_x) << 0)
  111. #define GRSTCTL HSOTG_REG(0x010)
  112. #define GRSTCTL_AHBIDLE (1 << 31)
  113. #define GRSTCTL_DMAREQ (1 << 30)
  114. #define GRSTCTL_TXFNUM_MASK (0x1f << 6)
  115. #define GRSTCTL_TXFNUM_SHIFT 6
  116. #define GRSTCTL_TXFNUM_LIMIT 0x1f
  117. #define GRSTCTL_TXFNUM(_x) ((_x) << 6)
  118. #define GRSTCTL_TXFFLSH (1 << 5)
  119. #define GRSTCTL_RXFFLSH (1 << 4)
  120. #define GRSTCTL_IN_TKNQ_FLSH (1 << 3)
  121. #define GRSTCTL_FRMCNTRRST (1 << 2)
  122. #define GRSTCTL_HSFTRST (1 << 1)
  123. #define GRSTCTL_CSFTRST (1 << 0)
  124. #define GINTSTS HSOTG_REG(0x014)
  125. #define GINTMSK HSOTG_REG(0x018)
  126. #define GINTSTS_WKUPINT (1 << 31)
  127. #define GINTSTS_SESSREQINT (1 << 30)
  128. #define GINTSTS_DISCONNINT (1 << 29)
  129. #define GINTSTS_CONIDSTSCHNG (1 << 28)
  130. #define GINTSTS_LPMTRANRCVD (1 << 27)
  131. #define GINTSTS_PTXFEMP (1 << 26)
  132. #define GINTSTS_HCHINT (1 << 25)
  133. #define GINTSTS_PRTINT (1 << 24)
  134. #define GINTSTS_RESETDET (1 << 23)
  135. #define GINTSTS_FET_SUSP (1 << 22)
  136. #define GINTSTS_INCOMPL_IP (1 << 21)
  137. #define GINTSTS_INCOMPL_SOOUT (1 << 21)
  138. #define GINTSTS_INCOMPL_SOIN (1 << 20)
  139. #define GINTSTS_OEPINT (1 << 19)
  140. #define GINTSTS_IEPINT (1 << 18)
  141. #define GINTSTS_EPMIS (1 << 17)
  142. #define GINTSTS_RESTOREDONE (1 << 16)
  143. #define GINTSTS_EOPF (1 << 15)
  144. #define GINTSTS_ISOUTDROP (1 << 14)
  145. #define GINTSTS_ENUMDONE (1 << 13)
  146. #define GINTSTS_USBRST (1 << 12)
  147. #define GINTSTS_USBSUSP (1 << 11)
  148. #define GINTSTS_ERLYSUSP (1 << 10)
  149. #define GINTSTS_I2CINT (1 << 9)
  150. #define GINTSTS_ULPI_CK_INT (1 << 8)
  151. #define GINTSTS_GOUTNAKEFF (1 << 7)
  152. #define GINTSTS_GINNAKEFF (1 << 6)
  153. #define GINTSTS_NPTXFEMP (1 << 5)
  154. #define GINTSTS_RXFLVL (1 << 4)
  155. #define GINTSTS_SOF (1 << 3)
  156. #define GINTSTS_OTGINT (1 << 2)
  157. #define GINTSTS_MODEMIS (1 << 1)
  158. #define GINTSTS_CURMODE_HOST (1 << 0)
  159. #define GRXSTSR HSOTG_REG(0x01C)
  160. #define GRXSTSP HSOTG_REG(0x020)
  161. #define GRXSTS_FN_MASK (0x7f << 25)
  162. #define GRXSTS_FN_SHIFT 25
  163. #define GRXSTS_PKTSTS_MASK (0xf << 17)
  164. #define GRXSTS_PKTSTS_SHIFT 17
  165. #define GRXSTS_PKTSTS_GLOBALOUTNAK 1
  166. #define GRXSTS_PKTSTS_OUTRX 2
  167. #define GRXSTS_PKTSTS_HCHIN 2
  168. #define GRXSTS_PKTSTS_OUTDONE 3
  169. #define GRXSTS_PKTSTS_HCHIN_XFER_COMP 3
  170. #define GRXSTS_PKTSTS_SETUPDONE 4
  171. #define GRXSTS_PKTSTS_DATATOGGLEERR 5
  172. #define GRXSTS_PKTSTS_SETUPRX 6
  173. #define GRXSTS_PKTSTS_HCHHALTED 7
  174. #define GRXSTS_HCHNUM_MASK (0xf << 0)
  175. #define GRXSTS_HCHNUM_SHIFT 0
  176. #define GRXSTS_DPID_MASK (0x3 << 15)
  177. #define GRXSTS_DPID_SHIFT 15
  178. #define GRXSTS_BYTECNT_MASK (0x7ff << 4)
  179. #define GRXSTS_BYTECNT_SHIFT 4
  180. #define GRXSTS_EPNUM_MASK (0xf << 0)
  181. #define GRXSTS_EPNUM_SHIFT 0
  182. #define GRXFSIZ HSOTG_REG(0x024)
  183. #define GRXFSIZ_DEPTH_MASK (0xffff << 0)
  184. #define GRXFSIZ_DEPTH_SHIFT 0
  185. #define GNPTXFSIZ HSOTG_REG(0x028)
  186. /* Use FIFOSIZE_* constants to access this register */
  187. #define GNPTXSTS HSOTG_REG(0x02C)
  188. #define GNPTXSTS_NP_TXQ_TOP_MASK (0x7f << 24)
  189. #define GNPTXSTS_NP_TXQ_TOP_SHIFT 24
  190. #define GNPTXSTS_NP_TXQ_SPC_AVAIL_MASK (0xff << 16)
  191. #define GNPTXSTS_NP_TXQ_SPC_AVAIL_SHIFT 16
  192. #define GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(_v) (((_v) >> 16) & 0xff)
  193. #define GNPTXSTS_NP_TXF_SPC_AVAIL_MASK (0xffff << 0)
  194. #define GNPTXSTS_NP_TXF_SPC_AVAIL_SHIFT 0
  195. #define GNPTXSTS_NP_TXF_SPC_AVAIL_GET(_v) (((_v) >> 0) & 0xffff)
  196. #define GI2CCTL HSOTG_REG(0x0030)
  197. #define GI2CCTL_BSYDNE (1 << 31)
  198. #define GI2CCTL_RW (1 << 30)
  199. #define GI2CCTL_I2CDATSE0 (1 << 28)
  200. #define GI2CCTL_I2CDEVADDR_MASK (0x3 << 26)
  201. #define GI2CCTL_I2CDEVADDR_SHIFT 26
  202. #define GI2CCTL_I2CSUSPCTL (1 << 25)
  203. #define GI2CCTL_ACK (1 << 24)
  204. #define GI2CCTL_I2CEN (1 << 23)
  205. #define GI2CCTL_ADDR_MASK (0x7f << 16)
  206. #define GI2CCTL_ADDR_SHIFT 16
  207. #define GI2CCTL_REGADDR_MASK (0xff << 8)
  208. #define GI2CCTL_REGADDR_SHIFT 8
  209. #define GI2CCTL_RWDATA_MASK (0xff << 0)
  210. #define GI2CCTL_RWDATA_SHIFT 0
  211. #define GPVNDCTL HSOTG_REG(0x0034)
  212. #define GGPIO HSOTG_REG(0x0038)
  213. #define GUID HSOTG_REG(0x003c)
  214. #define GSNPSID HSOTG_REG(0x0040)
  215. #define GHWCFG1 HSOTG_REG(0x0044)
  216. #define GHWCFG2 HSOTG_REG(0x0048)
  217. #define GHWCFG2_OTG_ENABLE_IC_USB (1 << 31)
  218. #define GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK (0x1f << 26)
  219. #define GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT 26
  220. #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK (0x3 << 24)
  221. #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT 24
  222. #define GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK (0x3 << 22)
  223. #define GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT 22
  224. #define GHWCFG2_MULTI_PROC_INT (1 << 20)
  225. #define GHWCFG2_DYNAMIC_FIFO (1 << 19)
  226. #define GHWCFG2_PERIO_EP_SUPPORTED (1 << 18)
  227. #define GHWCFG2_NUM_HOST_CHAN_MASK (0xf << 14)
  228. #define GHWCFG2_NUM_HOST_CHAN_SHIFT 14
  229. #define GHWCFG2_NUM_DEV_EP_MASK (0xf << 10)
  230. #define GHWCFG2_NUM_DEV_EP_SHIFT 10
  231. #define GHWCFG2_FS_PHY_TYPE_MASK (0x3 << 8)
  232. #define GHWCFG2_FS_PHY_TYPE_SHIFT 8
  233. #define GHWCFG2_FS_PHY_TYPE_NOT_SUPPORTED 0
  234. #define GHWCFG2_FS_PHY_TYPE_DEDICATED 1
  235. #define GHWCFG2_FS_PHY_TYPE_SHARED_UTMI 2
  236. #define GHWCFG2_FS_PHY_TYPE_SHARED_ULPI 3
  237. #define GHWCFG2_HS_PHY_TYPE_MASK (0x3 << 6)
  238. #define GHWCFG2_HS_PHY_TYPE_SHIFT 6
  239. #define GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED 0
  240. #define GHWCFG2_HS_PHY_TYPE_UTMI 1
  241. #define GHWCFG2_HS_PHY_TYPE_ULPI 2
  242. #define GHWCFG2_HS_PHY_TYPE_UTMI_ULPI 3
  243. #define GHWCFG2_POINT2POINT (1 << 5)
  244. #define GHWCFG2_ARCHITECTURE_MASK (0x3 << 3)
  245. #define GHWCFG2_ARCHITECTURE_SHIFT 3
  246. #define GHWCFG2_SLAVE_ONLY_ARCH 0
  247. #define GHWCFG2_EXT_DMA_ARCH 1
  248. #define GHWCFG2_INT_DMA_ARCH 2
  249. #define GHWCFG2_OP_MODE_MASK (0x7 << 0)
  250. #define GHWCFG2_OP_MODE_SHIFT 0
  251. #define GHWCFG2_OP_MODE_HNP_SRP_CAPABLE 0
  252. #define GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE 1
  253. #define GHWCFG2_OP_MODE_NO_HNP_SRP_CAPABLE 2
  254. #define GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE 3
  255. #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE 4
  256. #define GHWCFG2_OP_MODE_SRP_CAPABLE_HOST 5
  257. #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST 6
  258. #define GHWCFG2_OP_MODE_UNDEFINED 7
  259. #define GHWCFG3 HSOTG_REG(0x004c)
  260. #define GHWCFG3_DFIFO_DEPTH_MASK (0xffff << 16)
  261. #define GHWCFG3_DFIFO_DEPTH_SHIFT 16
  262. #define GHWCFG3_OTG_LPM_EN (1 << 15)
  263. #define GHWCFG3_BC_SUPPORT (1 << 14)
  264. #define GHWCFG3_OTG_ENABLE_HSIC (1 << 13)
  265. #define GHWCFG3_ADP_SUPP (1 << 12)
  266. #define GHWCFG3_SYNCH_RESET_TYPE (1 << 11)
  267. #define GHWCFG3_OPTIONAL_FEATURES (1 << 10)
  268. #define GHWCFG3_VENDOR_CTRL_IF (1 << 9)
  269. #define GHWCFG3_I2C (1 << 8)
  270. #define GHWCFG3_OTG_FUNC (1 << 7)
  271. #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK (0x7 << 4)
  272. #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT 4
  273. #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK (0xf << 0)
  274. #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT 0
  275. #define GHWCFG4 HSOTG_REG(0x0050)
  276. #define GHWCFG4_DESC_DMA_DYN (1 << 31)
  277. #define GHWCFG4_DESC_DMA (1 << 30)
  278. #define GHWCFG4_NUM_IN_EPS_MASK (0xf << 26)
  279. #define GHWCFG4_NUM_IN_EPS_SHIFT 26
  280. #define GHWCFG4_DED_FIFO_EN (1 << 25)
  281. #define GHWCFG4_DED_FIFO_SHIFT 25
  282. #define GHWCFG4_SESSION_END_FILT_EN (1 << 24)
  283. #define GHWCFG4_B_VALID_FILT_EN (1 << 23)
  284. #define GHWCFG4_A_VALID_FILT_EN (1 << 22)
  285. #define GHWCFG4_VBUS_VALID_FILT_EN (1 << 21)
  286. #define GHWCFG4_IDDIG_FILT_EN (1 << 20)
  287. #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_MASK (0xf << 16)
  288. #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_SHIFT 16
  289. #define GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK (0x3 << 14)
  290. #define GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT 14
  291. #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8 0
  292. #define GHWCFG4_UTMI_PHY_DATA_WIDTH_16 1
  293. #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16 2
  294. #define GHWCFG4_XHIBER (1 << 7)
  295. #define GHWCFG4_HIBER (1 << 6)
  296. #define GHWCFG4_MIN_AHB_FREQ (1 << 5)
  297. #define GHWCFG4_POWER_OPTIMIZ (1 << 4)
  298. #define GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK (0xf << 0)
  299. #define GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT 0
  300. #define GLPMCFG HSOTG_REG(0x0054)
  301. #define GLPMCFG_INV_SEL_HSIC (1 << 31)
  302. #define GLPMCFG_HSIC_CONNECT (1 << 30)
  303. #define GLPMCFG_RETRY_COUNT_STS_MASK (0x7 << 25)
  304. #define GLPMCFG_RETRY_COUNT_STS_SHIFT 25
  305. #define GLPMCFG_SEND_LPM (1 << 24)
  306. #define GLPMCFG_RETRY_COUNT_MASK (0x7 << 21)
  307. #define GLPMCFG_RETRY_COUNT_SHIFT 21
  308. #define GLPMCFG_LPM_CHAN_INDEX_MASK (0xf << 17)
  309. #define GLPMCFG_LPM_CHAN_INDEX_SHIFT 17
  310. #define GLPMCFG_SLEEP_STATE_RESUMEOK (1 << 16)
  311. #define GLPMCFG_PRT_SLEEP_STS (1 << 15)
  312. #define GLPMCFG_LPM_RESP_MASK (0x3 << 13)
  313. #define GLPMCFG_LPM_RESP_SHIFT 13
  314. #define GLPMCFG_HIRD_THRES_MASK (0x1f << 8)
  315. #define GLPMCFG_HIRD_THRES_SHIFT 8
  316. #define GLPMCFG_HIRD_THRES_EN (0x10 << 8)
  317. #define GLPMCFG_EN_UTMI_SLEEP (1 << 7)
  318. #define GLPMCFG_REM_WKUP_EN (1 << 6)
  319. #define GLPMCFG_HIRD_MASK (0xf << 2)
  320. #define GLPMCFG_HIRD_SHIFT 2
  321. #define GLPMCFG_APPL_RESP (1 << 1)
  322. #define GLPMCFG_LPM_CAP_EN (1 << 0)
  323. #define GPWRDN HSOTG_REG(0x0058)
  324. #define GPWRDN_MULT_VAL_ID_BC_MASK (0x1f << 24)
  325. #define GPWRDN_MULT_VAL_ID_BC_SHIFT 24
  326. #define GPWRDN_ADP_INT (1 << 23)
  327. #define GPWRDN_BSESSVLD (1 << 22)
  328. #define GPWRDN_IDSTS (1 << 21)
  329. #define GPWRDN_LINESTATE_MASK (0x3 << 19)
  330. #define GPWRDN_LINESTATE_SHIFT 19
  331. #define GPWRDN_STS_CHGINT_MSK (1 << 18)
  332. #define GPWRDN_STS_CHGINT (1 << 17)
  333. #define GPWRDN_SRP_DET_MSK (1 << 16)
  334. #define GPWRDN_SRP_DET (1 << 15)
  335. #define GPWRDN_CONNECT_DET_MSK (1 << 14)
  336. #define GPWRDN_CONNECT_DET (1 << 13)
  337. #define GPWRDN_DISCONN_DET_MSK (1 << 12)
  338. #define GPWRDN_DISCONN_DET (1 << 11)
  339. #define GPWRDN_RST_DET_MSK (1 << 10)
  340. #define GPWRDN_RST_DET (1 << 9)
  341. #define GPWRDN_LNSTSCHG_MSK (1 << 8)
  342. #define GPWRDN_LNSTSCHG (1 << 7)
  343. #define GPWRDN_DIS_VBUS (1 << 6)
  344. #define GPWRDN_PWRDNSWTCH (1 << 5)
  345. #define GPWRDN_PWRDNRSTN (1 << 4)
  346. #define GPWRDN_PWRDNCLMP (1 << 3)
  347. #define GPWRDN_RESTORE (1 << 2)
  348. #define GPWRDN_PMUACTV (1 << 1)
  349. #define GPWRDN_PMUINTSEL (1 << 0)
  350. #define GDFIFOCFG HSOTG_REG(0x005c)
  351. #define GDFIFOCFG_EPINFOBASE_MASK (0xffff << 16)
  352. #define GDFIFOCFG_EPINFOBASE_SHIFT 16
  353. #define GDFIFOCFG_GDFIFOCFG_MASK (0xffff << 0)
  354. #define GDFIFOCFG_GDFIFOCFG_SHIFT 0
  355. #define ADPCTL HSOTG_REG(0x0060)
  356. #define ADPCTL_AR_MASK (0x3 << 27)
  357. #define ADPCTL_AR_SHIFT 27
  358. #define ADPCTL_ADP_TMOUT_INT_MSK (1 << 26)
  359. #define ADPCTL_ADP_SNS_INT_MSK (1 << 25)
  360. #define ADPCTL_ADP_PRB_INT_MSK (1 << 24)
  361. #define ADPCTL_ADP_TMOUT_INT (1 << 23)
  362. #define ADPCTL_ADP_SNS_INT (1 << 22)
  363. #define ADPCTL_ADP_PRB_INT (1 << 21)
  364. #define ADPCTL_ADPENA (1 << 20)
  365. #define ADPCTL_ADPRES (1 << 19)
  366. #define ADPCTL_ENASNS (1 << 18)
  367. #define ADPCTL_ENAPRB (1 << 17)
  368. #define ADPCTL_RTIM_MASK (0x7ff << 6)
  369. #define ADPCTL_RTIM_SHIFT 6
  370. #define ADPCTL_PRB_PER_MASK (0x3 << 4)
  371. #define ADPCTL_PRB_PER_SHIFT 4
  372. #define ADPCTL_PRB_DELTA_MASK (0x3 << 2)
  373. #define ADPCTL_PRB_DELTA_SHIFT 2
  374. #define ADPCTL_PRB_DSCHRG_MASK (0x3 << 0)
  375. #define ADPCTL_PRB_DSCHRG_SHIFT 0
  376. #define HPTXFSIZ HSOTG_REG(0x100)
  377. /* Use FIFOSIZE_* constants to access this register */
  378. #define DPTXFSIZN(_a) HSOTG_REG(0x104 + (((_a) - 1) * 4))
  379. /* Use FIFOSIZE_* constants to access this register */
  380. /* These apply to the GNPTXFSIZ, HPTXFSIZ and DPTXFSIZN registers */
  381. #define FIFOSIZE_DEPTH_MASK (0xffff << 16)
  382. #define FIFOSIZE_DEPTH_SHIFT 16
  383. #define FIFOSIZE_STARTADDR_MASK (0xffff << 0)
  384. #define FIFOSIZE_STARTADDR_SHIFT 0
  385. #define FIFOSIZE_DEPTH_GET(_x) (((_x) >> 16) & 0xffff)
  386. /* Device mode registers */
  387. #define DCFG HSOTG_REG(0x800)
  388. #define DCFG_EPMISCNT_MASK (0x1f << 18)
  389. #define DCFG_EPMISCNT_SHIFT 18
  390. #define DCFG_EPMISCNT_LIMIT 0x1f
  391. #define DCFG_EPMISCNT(_x) ((_x) << 18)
  392. #define DCFG_PERFRINT_MASK (0x3 << 11)
  393. #define DCFG_PERFRINT_SHIFT 11
  394. #define DCFG_PERFRINT_LIMIT 0x3
  395. #define DCFG_PERFRINT(_x) ((_x) << 11)
  396. #define DCFG_DEVADDR_MASK (0x7f << 4)
  397. #define DCFG_DEVADDR_SHIFT 4
  398. #define DCFG_DEVADDR_LIMIT 0x7f
  399. #define DCFG_DEVADDR(_x) ((_x) << 4)
  400. #define DCFG_NZ_STS_OUT_HSHK (1 << 2)
  401. #define DCFG_DEVSPD_MASK (0x3 << 0)
  402. #define DCFG_DEVSPD_SHIFT 0
  403. #define DCFG_DEVSPD_HS 0
  404. #define DCFG_DEVSPD_FS 1
  405. #define DCFG_DEVSPD_LS 2
  406. #define DCFG_DEVSPD_FS48 3
  407. #define DCTL HSOTG_REG(0x804)
  408. #define DCTL_PWRONPRGDONE (1 << 11)
  409. #define DCTL_CGOUTNAK (1 << 10)
  410. #define DCTL_SGOUTNAK (1 << 9)
  411. #define DCTL_CGNPINNAK (1 << 8)
  412. #define DCTL_SGNPINNAK (1 << 7)
  413. #define DCTL_TSTCTL_MASK (0x7 << 4)
  414. #define DCTL_TSTCTL_SHIFT 4
  415. #define DCTL_GOUTNAKSTS (1 << 3)
  416. #define DCTL_GNPINNAKSTS (1 << 2)
  417. #define DCTL_SFTDISCON (1 << 1)
  418. #define DCTL_RMTWKUPSIG (1 << 0)
  419. #define DSTS HSOTG_REG(0x808)
  420. #define DSTS_SOFFN_MASK (0x3fff << 8)
  421. #define DSTS_SOFFN_SHIFT 8
  422. #define DSTS_SOFFN_LIMIT 0x3fff
  423. #define DSTS_SOFFN(_x) ((_x) << 8)
  424. #define DSTS_ERRATICERR (1 << 3)
  425. #define DSTS_ENUMSPD_MASK (0x3 << 1)
  426. #define DSTS_ENUMSPD_SHIFT 1
  427. #define DSTS_ENUMSPD_HS 0
  428. #define DSTS_ENUMSPD_FS 1
  429. #define DSTS_ENUMSPD_LS 2
  430. #define DSTS_ENUMSPD_FS48 3
  431. #define DSTS_SUSPSTS (1 << 0)
  432. #define DIEPMSK HSOTG_REG(0x810)
  433. #define DIEPMSK_TXFIFOEMPTY (1 << 7)
  434. #define DIEPMSK_INEPNAKEFFMSK (1 << 6)
  435. #define DIEPMSK_INTKNEPMISMSK (1 << 5)
  436. #define DIEPMSK_INTKNTXFEMPMSK (1 << 4)
  437. #define DIEPMSK_TIMEOUTMSK (1 << 3)
  438. #define DIEPMSK_AHBERRMSK (1 << 2)
  439. #define DIEPMSK_EPDISBLDMSK (1 << 1)
  440. #define DIEPMSK_XFERCOMPLMSK (1 << 0)
  441. #define DOEPMSK HSOTG_REG(0x814)
  442. #define DOEPMSK_BACK2BACKSETUP (1 << 6)
  443. #define DOEPMSK_OUTTKNEPDISMSK (1 << 4)
  444. #define DOEPMSK_SETUPMSK (1 << 3)
  445. #define DOEPMSK_AHBERRMSK (1 << 2)
  446. #define DOEPMSK_EPDISBLDMSK (1 << 1)
  447. #define DOEPMSK_XFERCOMPLMSK (1 << 0)
  448. #define DAINT HSOTG_REG(0x818)
  449. #define DAINTMSK HSOTG_REG(0x81C)
  450. #define DAINT_OUTEP_SHIFT 16
  451. #define DAINT_OUTEP(_x) (1 << ((_x) + 16))
  452. #define DAINT_INEP(_x) (1 << (_x))
  453. #define DTKNQR1 HSOTG_REG(0x820)
  454. #define DTKNQR2 HSOTG_REG(0x824)
  455. #define DTKNQR3 HSOTG_REG(0x830)
  456. #define DTKNQR4 HSOTG_REG(0x834)
  457. #define DVBUSDIS HSOTG_REG(0x828)
  458. #define DVBUSPULSE HSOTG_REG(0x82C)
  459. #define DIEPCTL0 HSOTG_REG(0x900)
  460. #define DIEPCTL(_a) HSOTG_REG(0x900 + ((_a) * 0x20))
  461. #define DOEPCTL0 HSOTG_REG(0xB00)
  462. #define DOEPCTL(_a) HSOTG_REG(0xB00 + ((_a) * 0x20))
  463. /* EP0 specialness:
  464. * bits[29..28] - reserved (no SetD0PID, SetD1PID)
  465. * bits[25..22] - should always be zero, this isn't a periodic endpoint
  466. * bits[10..0] - MPS setting different for EP0
  467. */
  468. #define D0EPCTL_MPS_MASK (0x3 << 0)
  469. #define D0EPCTL_MPS_SHIFT 0
  470. #define D0EPCTL_MPS_64 0
  471. #define D0EPCTL_MPS_32 1
  472. #define D0EPCTL_MPS_16 2
  473. #define D0EPCTL_MPS_8 3
  474. #define DXEPCTL_EPENA (1 << 31)
  475. #define DXEPCTL_EPDIS (1 << 30)
  476. #define DXEPCTL_SETD1PID (1 << 29)
  477. #define DXEPCTL_SETODDFR (1 << 29)
  478. #define DXEPCTL_SETD0PID (1 << 28)
  479. #define DXEPCTL_SETEVENFR (1 << 28)
  480. #define DXEPCTL_SNAK (1 << 27)
  481. #define DXEPCTL_CNAK (1 << 26)
  482. #define DXEPCTL_TXFNUM_MASK (0xf << 22)
  483. #define DXEPCTL_TXFNUM_SHIFT 22
  484. #define DXEPCTL_TXFNUM_LIMIT 0xf
  485. #define DXEPCTL_TXFNUM(_x) ((_x) << 22)
  486. #define DXEPCTL_STALL (1 << 21)
  487. #define DXEPCTL_SNP (1 << 20)
  488. #define DXEPCTL_EPTYPE_MASK (0x3 << 18)
  489. #define DXEPCTL_EPTYPE_CONTROL (0x0 << 18)
  490. #define DXEPCTL_EPTYPE_ISO (0x1 << 18)
  491. #define DXEPCTL_EPTYPE_BULK (0x2 << 18)
  492. #define DXEPCTL_EPTYPE_INTERRUPT (0x3 << 18)
  493. #define DXEPCTL_NAKSTS (1 << 17)
  494. #define DXEPCTL_DPID (1 << 16)
  495. #define DXEPCTL_EOFRNUM (1 << 16)
  496. #define DXEPCTL_USBACTEP (1 << 15)
  497. #define DXEPCTL_NEXTEP_MASK (0xf << 11)
  498. #define DXEPCTL_NEXTEP_SHIFT 11
  499. #define DXEPCTL_NEXTEP_LIMIT 0xf
  500. #define DXEPCTL_NEXTEP(_x) ((_x) << 11)
  501. #define DXEPCTL_MPS_MASK (0x7ff << 0)
  502. #define DXEPCTL_MPS_SHIFT 0
  503. #define DXEPCTL_MPS_LIMIT 0x7ff
  504. #define DXEPCTL_MPS(_x) ((_x) << 0)
  505. #define DIEPINT(_a) HSOTG_REG(0x908 + ((_a) * 0x20))
  506. #define DOEPINT(_a) HSOTG_REG(0xB08 + ((_a) * 0x20))
  507. #define DXEPINT_SETUP_RCVD (1 << 15)
  508. #define DXEPINT_INEPNAKEFF (1 << 6)
  509. #define DXEPINT_BACK2BACKSETUP (1 << 6)
  510. #define DXEPINT_INTKNEPMIS (1 << 5)
  511. #define DXEPINT_INTKNTXFEMP (1 << 4)
  512. #define DXEPINT_OUTTKNEPDIS (1 << 4)
  513. #define DXEPINT_TIMEOUT (1 << 3)
  514. #define DXEPINT_SETUP (1 << 3)
  515. #define DXEPINT_AHBERR (1 << 2)
  516. #define DXEPINT_EPDISBLD (1 << 1)
  517. #define DXEPINT_XFERCOMPL (1 << 0)
  518. #define DIEPTSIZ0 HSOTG_REG(0x910)
  519. #define DIEPTSIZ0_PKTCNT_MASK (0x3 << 19)
  520. #define DIEPTSIZ0_PKTCNT_SHIFT 19
  521. #define DIEPTSIZ0_PKTCNT_LIMIT 0x3
  522. #define DIEPTSIZ0_PKTCNT(_x) ((_x) << 19)
  523. #define DIEPTSIZ0_XFERSIZE_MASK (0x7f << 0)
  524. #define DIEPTSIZ0_XFERSIZE_SHIFT 0
  525. #define DIEPTSIZ0_XFERSIZE_LIMIT 0x7f
  526. #define DIEPTSIZ0_XFERSIZE(_x) ((_x) << 0)
  527. #define DOEPTSIZ0 HSOTG_REG(0xB10)
  528. #define DOEPTSIZ0_SUPCNT_MASK (0x3 << 29)
  529. #define DOEPTSIZ0_SUPCNT_SHIFT 29
  530. #define DOEPTSIZ0_SUPCNT_LIMIT 0x3
  531. #define DOEPTSIZ0_SUPCNT(_x) ((_x) << 29)
  532. #define DOEPTSIZ0_PKTCNT (1 << 19)
  533. #define DOEPTSIZ0_XFERSIZE_MASK (0x7f << 0)
  534. #define DOEPTSIZ0_XFERSIZE_SHIFT 0
  535. #define DIEPTSIZ(_a) HSOTG_REG(0x910 + ((_a) * 0x20))
  536. #define DOEPTSIZ(_a) HSOTG_REG(0xB10 + ((_a) * 0x20))
  537. #define DXEPTSIZ_MC_MASK (0x3 << 29)
  538. #define DXEPTSIZ_MC_SHIFT 29
  539. #define DXEPTSIZ_MC_LIMIT 0x3
  540. #define DXEPTSIZ_MC(_x) ((_x) << 29)
  541. #define DXEPTSIZ_PKTCNT_MASK (0x3ff << 19)
  542. #define DXEPTSIZ_PKTCNT_SHIFT 19
  543. #define DXEPTSIZ_PKTCNT_LIMIT 0x3ff
  544. #define DXEPTSIZ_PKTCNT_GET(_v) (((_v) >> 19) & 0x3ff)
  545. #define DXEPTSIZ_PKTCNT(_x) ((_x) << 19)
  546. #define DXEPTSIZ_XFERSIZE_MASK (0x7ffff << 0)
  547. #define DXEPTSIZ_XFERSIZE_SHIFT 0
  548. #define DXEPTSIZ_XFERSIZE_LIMIT 0x7ffff
  549. #define DXEPTSIZ_XFERSIZE_GET(_v) (((_v) >> 0) & 0x7ffff)
  550. #define DXEPTSIZ_XFERSIZE(_x) ((_x) << 0)
  551. #define DIEPDMA(_a) HSOTG_REG(0x914 + ((_a) * 0x20))
  552. #define DOEPDMA(_a) HSOTG_REG(0xB14 + ((_a) * 0x20))
  553. #define DTXFSTS(_a) HSOTG_REG(0x918 + ((_a) * 0x20))
  554. #define PCGCTL HSOTG_REG(0x0e00)
  555. #define PCGCTL_IF_DEV_MODE (1 << 31)
  556. #define PCGCTL_P2HD_PRT_SPD_MASK (0x3 << 29)
  557. #define PCGCTL_P2HD_PRT_SPD_SHIFT 29
  558. #define PCGCTL_P2HD_DEV_ENUM_SPD_MASK (0x3 << 27)
  559. #define PCGCTL_P2HD_DEV_ENUM_SPD_SHIFT 27
  560. #define PCGCTL_MAC_DEV_ADDR_MASK (0x7f << 20)
  561. #define PCGCTL_MAC_DEV_ADDR_SHIFT 20
  562. #define PCGCTL_MAX_TERMSEL (1 << 19)
  563. #define PCGCTL_MAX_XCVRSELECT_MASK (0x3 << 17)
  564. #define PCGCTL_MAX_XCVRSELECT_SHIFT 17
  565. #define PCGCTL_PORT_POWER (1 << 16)
  566. #define PCGCTL_PRT_CLK_SEL_MASK (0x3 << 14)
  567. #define PCGCTL_PRT_CLK_SEL_SHIFT 14
  568. #define PCGCTL_ESS_REG_RESTORED (1 << 13)
  569. #define PCGCTL_EXTND_HIBER_SWITCH (1 << 12)
  570. #define PCGCTL_EXTND_HIBER_PWRCLMP (1 << 11)
  571. #define PCGCTL_ENBL_EXTND_HIBER (1 << 10)
  572. #define PCGCTL_RESTOREMODE (1 << 9)
  573. #define PCGCTL_RESETAFTSUSP (1 << 8)
  574. #define PCGCTL_DEEP_SLEEP (1 << 7)
  575. #define PCGCTL_PHY_IN_SLEEP (1 << 6)
  576. #define PCGCTL_ENBL_SLEEP_GATING (1 << 5)
  577. #define PCGCTL_RSTPDWNMODULE (1 << 3)
  578. #define PCGCTL_PWRCLMP (1 << 2)
  579. #define PCGCTL_GATEHCLK (1 << 1)
  580. #define PCGCTL_STOPPCLK (1 << 0)
  581. #define EPFIFO(_a) HSOTG_REG(0x1000 + ((_a) * 0x1000))
  582. /* Host Mode Registers */
  583. #define HCFG HSOTG_REG(0x0400)
  584. #define HCFG_MODECHTIMEN (1 << 31)
  585. #define HCFG_PERSCHEDENA (1 << 26)
  586. #define HCFG_FRLISTEN_MASK (0x3 << 24)
  587. #define HCFG_FRLISTEN_SHIFT 24
  588. #define HCFG_FRLISTEN_8 (0 << 24)
  589. #define FRLISTEN_8_SIZE 8
  590. #define HCFG_FRLISTEN_16 (1 << 24)
  591. #define FRLISTEN_16_SIZE 16
  592. #define HCFG_FRLISTEN_32 (2 << 24)
  593. #define FRLISTEN_32_SIZE 32
  594. #define HCFG_FRLISTEN_64 (3 << 24)
  595. #define FRLISTEN_64_SIZE 64
  596. #define HCFG_DESCDMA (1 << 23)
  597. #define HCFG_RESVALID_MASK (0xff << 8)
  598. #define HCFG_RESVALID_SHIFT 8
  599. #define HCFG_ENA32KHZ (1 << 7)
  600. #define HCFG_FSLSSUPP (1 << 2)
  601. #define HCFG_FSLSPCLKSEL_MASK (0x3 << 0)
  602. #define HCFG_FSLSPCLKSEL_SHIFT 0
  603. #define HCFG_FSLSPCLKSEL_30_60_MHZ 0
  604. #define HCFG_FSLSPCLKSEL_48_MHZ 1
  605. #define HCFG_FSLSPCLKSEL_6_MHZ 2
  606. #define HFIR HSOTG_REG(0x0404)
  607. #define HFIR_FRINT_MASK (0xffff << 0)
  608. #define HFIR_FRINT_SHIFT 0
  609. #define HFIR_RLDCTRL (1 << 16)
  610. #define HFNUM HSOTG_REG(0x0408)
  611. #define HFNUM_FRREM_MASK (0xffff << 16)
  612. #define HFNUM_FRREM_SHIFT 16
  613. #define HFNUM_FRNUM_MASK (0xffff << 0)
  614. #define HFNUM_FRNUM_SHIFT 0
  615. #define HFNUM_MAX_FRNUM 0x3fff
  616. #define HPTXSTS HSOTG_REG(0x0410)
  617. #define TXSTS_QTOP_ODD (1 << 31)
  618. #define TXSTS_QTOP_CHNEP_MASK (0xf << 27)
  619. #define TXSTS_QTOP_CHNEP_SHIFT 27
  620. #define TXSTS_QTOP_TOKEN_MASK (0x3 << 25)
  621. #define TXSTS_QTOP_TOKEN_SHIFT 25
  622. #define TXSTS_QTOP_TERMINATE (1 << 24)
  623. #define TXSTS_QSPCAVAIL_MASK (0xff << 16)
  624. #define TXSTS_QSPCAVAIL_SHIFT 16
  625. #define TXSTS_FSPCAVAIL_MASK (0xffff << 0)
  626. #define TXSTS_FSPCAVAIL_SHIFT 0
  627. #define HAINT HSOTG_REG(0x0414)
  628. #define HAINTMSK HSOTG_REG(0x0418)
  629. #define HFLBADDR HSOTG_REG(0x041c)
  630. #define HPRT0 HSOTG_REG(0x0440)
  631. #define HPRT0_SPD_MASK (0x3 << 17)
  632. #define HPRT0_SPD_SHIFT 17
  633. #define HPRT0_SPD_HIGH_SPEED 0
  634. #define HPRT0_SPD_FULL_SPEED 1
  635. #define HPRT0_SPD_LOW_SPEED 2
  636. #define HPRT0_TSTCTL_MASK (0xf << 13)
  637. #define HPRT0_TSTCTL_SHIFT 13
  638. #define HPRT0_PWR (1 << 12)
  639. #define HPRT0_LNSTS_MASK (0x3 << 10)
  640. #define HPRT0_LNSTS_SHIFT 10
  641. #define HPRT0_RST (1 << 8)
  642. #define HPRT0_SUSP (1 << 7)
  643. #define HPRT0_RES (1 << 6)
  644. #define HPRT0_OVRCURRCHG (1 << 5)
  645. #define HPRT0_OVRCURRACT (1 << 4)
  646. #define HPRT0_ENACHG (1 << 3)
  647. #define HPRT0_ENA (1 << 2)
  648. #define HPRT0_CONNDET (1 << 1)
  649. #define HPRT0_CONNSTS (1 << 0)
  650. #define HCCHAR(_ch) HSOTG_REG(0x0500 + 0x20 * (_ch))
  651. #define HCCHAR_CHENA (1 << 31)
  652. #define HCCHAR_CHDIS (1 << 30)
  653. #define HCCHAR_ODDFRM (1 << 29)
  654. #define HCCHAR_DEVADDR_MASK (0x7f << 22)
  655. #define HCCHAR_DEVADDR_SHIFT 22
  656. #define HCCHAR_MULTICNT_MASK (0x3 << 20)
  657. #define HCCHAR_MULTICNT_SHIFT 20
  658. #define HCCHAR_EPTYPE_MASK (0x3 << 18)
  659. #define HCCHAR_EPTYPE_SHIFT 18
  660. #define HCCHAR_LSPDDEV (1 << 17)
  661. #define HCCHAR_EPDIR (1 << 15)
  662. #define HCCHAR_EPNUM_MASK (0xf << 11)
  663. #define HCCHAR_EPNUM_SHIFT 11
  664. #define HCCHAR_MPS_MASK (0x7ff << 0)
  665. #define HCCHAR_MPS_SHIFT 0
  666. #define HCSPLT(_ch) HSOTG_REG(0x0504 + 0x20 * (_ch))
  667. #define HCSPLT_SPLTENA (1 << 31)
  668. #define HCSPLT_COMPSPLT (1 << 16)
  669. #define HCSPLT_XACTPOS_MASK (0x3 << 14)
  670. #define HCSPLT_XACTPOS_SHIFT 14
  671. #define HCSPLT_XACTPOS_MID 0
  672. #define HCSPLT_XACTPOS_END 1
  673. #define HCSPLT_XACTPOS_BEGIN 2
  674. #define HCSPLT_XACTPOS_ALL 3
  675. #define HCSPLT_HUBADDR_MASK (0x7f << 7)
  676. #define HCSPLT_HUBADDR_SHIFT 7
  677. #define HCSPLT_PRTADDR_MASK (0x7f << 0)
  678. #define HCSPLT_PRTADDR_SHIFT 0
  679. #define HCINT(_ch) HSOTG_REG(0x0508 + 0x20 * (_ch))
  680. #define HCINTMSK(_ch) HSOTG_REG(0x050c + 0x20 * (_ch))
  681. #define HCINTMSK_RESERVED14_31 (0x3ffff << 14)
  682. #define HCINTMSK_FRM_LIST_ROLL (1 << 13)
  683. #define HCINTMSK_XCS_XACT (1 << 12)
  684. #define HCINTMSK_BNA (1 << 11)
  685. #define HCINTMSK_DATATGLERR (1 << 10)
  686. #define HCINTMSK_FRMOVRUN (1 << 9)
  687. #define HCINTMSK_BBLERR (1 << 8)
  688. #define HCINTMSK_XACTERR (1 << 7)
  689. #define HCINTMSK_NYET (1 << 6)
  690. #define HCINTMSK_ACK (1 << 5)
  691. #define HCINTMSK_NAK (1 << 4)
  692. #define HCINTMSK_STALL (1 << 3)
  693. #define HCINTMSK_AHBERR (1 << 2)
  694. #define HCINTMSK_CHHLTD (1 << 1)
  695. #define HCINTMSK_XFERCOMPL (1 << 0)
  696. #define HCTSIZ(_ch) HSOTG_REG(0x0510 + 0x20 * (_ch))
  697. #define TSIZ_DOPNG (1 << 31)
  698. #define TSIZ_SC_MC_PID_MASK (0x3 << 29)
  699. #define TSIZ_SC_MC_PID_SHIFT 29
  700. #define TSIZ_SC_MC_PID_DATA0 0
  701. #define TSIZ_SC_MC_PID_DATA2 1
  702. #define TSIZ_SC_MC_PID_DATA1 2
  703. #define TSIZ_SC_MC_PID_MDATA 3
  704. #define TSIZ_SC_MC_PID_SETUP 3
  705. #define TSIZ_PKTCNT_MASK (0x3ff << 19)
  706. #define TSIZ_PKTCNT_SHIFT 19
  707. #define TSIZ_NTD_MASK (0xff << 8)
  708. #define TSIZ_NTD_SHIFT 8
  709. #define TSIZ_SCHINFO_MASK (0xff << 0)
  710. #define TSIZ_SCHINFO_SHIFT 0
  711. #define TSIZ_XFERSIZE_MASK (0x7ffff << 0)
  712. #define TSIZ_XFERSIZE_SHIFT 0
  713. #define HCDMA(_ch) HSOTG_REG(0x0514 + 0x20 * (_ch))
  714. #define HCDMA_DMA_ADDR_MASK (0x1fffff << 11)
  715. #define HCDMA_DMA_ADDR_SHIFT 11
  716. #define HCDMA_CTD_MASK (0xff << 3)
  717. #define HCDMA_CTD_SHIFT 3
  718. #define HCDMAB(_ch) HSOTG_REG(0x051c + 0x20 * (_ch))
  719. #define HCFIFO(_ch) HSOTG_REG(0x1000 + 0x1000 * (_ch))
  720. /**
  721. * struct dwc2_hcd_dma_desc - Host-mode DMA descriptor structure
  722. *
  723. * @status: DMA descriptor status quadlet
  724. * @buf: DMA descriptor data buffer pointer
  725. *
  726. * DMA Descriptor structure contains two quadlets:
  727. * Status quadlet and Data buffer pointer.
  728. */
  729. struct dwc2_hcd_dma_desc {
  730. u32 status;
  731. u32 buf;
  732. };
  733. #define HOST_DMA_A (1 << 31)
  734. #define HOST_DMA_STS_MASK (0x3 << 28)
  735. #define HOST_DMA_STS_SHIFT 28
  736. #define HOST_DMA_STS_PKTERR (1 << 28)
  737. #define HOST_DMA_EOL (1 << 26)
  738. #define HOST_DMA_IOC (1 << 25)
  739. #define HOST_DMA_SUP (1 << 24)
  740. #define HOST_DMA_ALT_QTD (1 << 23)
  741. #define HOST_DMA_QTD_OFFSET_MASK (0x3f << 17)
  742. #define HOST_DMA_QTD_OFFSET_SHIFT 17
  743. #define HOST_DMA_ISOC_NBYTES_MASK (0xfff << 0)
  744. #define HOST_DMA_ISOC_NBYTES_SHIFT 0
  745. #define HOST_DMA_NBYTES_MASK (0x1ffff << 0)
  746. #define HOST_DMA_NBYTES_SHIFT 0
  747. #define MAX_DMA_DESC_SIZE 131071
  748. #define MAX_DMA_DESC_NUM_GENERIC 64
  749. #define MAX_DMA_DESC_NUM_HS_ISOC 256
  750. #endif /* __DWC2_HW_H__ */