pci-quirks.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105
  1. /*
  2. * This file contains code to reset and initialize USB host controllers.
  3. * Some of it includes work-arounds for PCI hardware and BIOS quirks.
  4. * It may need to run early during booting -- before USB would normally
  5. * initialize -- to ensure that Linux doesn't use any legacy modes.
  6. *
  7. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  8. * (and others)
  9. */
  10. #include <linux/types.h>
  11. #include <linux/kconfig.h>
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/delay.h>
  15. #include <linux/export.h>
  16. #include <linux/acpi.h>
  17. #include <linux/dmi.h>
  18. #include "pci-quirks.h"
  19. #include "xhci-ext-caps.h"
  20. #define UHCI_USBLEGSUP 0xc0 /* legacy support */
  21. #define UHCI_USBCMD 0 /* command register */
  22. #define UHCI_USBINTR 4 /* interrupt register */
  23. #define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
  24. #define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
  25. #define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */
  26. #define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */
  27. #define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */
  28. #define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */
  29. #define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */
  30. #define OHCI_CONTROL 0x04
  31. #define OHCI_CMDSTATUS 0x08
  32. #define OHCI_INTRSTATUS 0x0c
  33. #define OHCI_INTRENABLE 0x10
  34. #define OHCI_INTRDISABLE 0x14
  35. #define OHCI_FMINTERVAL 0x34
  36. #define OHCI_HCFS (3 << 6) /* hc functional state */
  37. #define OHCI_HCR (1 << 0) /* host controller reset */
  38. #define OHCI_OCR (1 << 3) /* ownership change request */
  39. #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
  40. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  41. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  42. #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
  43. #define EHCI_USBCMD 0 /* command register */
  44. #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  45. #define EHCI_USBSTS 4 /* status register */
  46. #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
  47. #define EHCI_USBINTR 8 /* interrupt register */
  48. #define EHCI_CONFIGFLAG 0x40 /* configured flag register */
  49. #define EHCI_USBLEGSUP 0 /* legacy support register */
  50. #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
  51. #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
  52. #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
  53. #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
  54. /* AMD quirk use */
  55. #define AB_REG_BAR_LOW 0xe0
  56. #define AB_REG_BAR_HIGH 0xe1
  57. #define AB_REG_BAR_SB700 0xf0
  58. #define AB_INDX(addr) ((addr) + 0x00)
  59. #define AB_DATA(addr) ((addr) + 0x04)
  60. #define AX_INDXC 0x30
  61. #define AX_DATAC 0x34
  62. #define NB_PCIE_INDX_ADDR 0xe0
  63. #define NB_PCIE_INDX_DATA 0xe4
  64. #define PCIE_P_CNTL 0x10040
  65. #define BIF_NB 0x10002
  66. #define NB_PIF0_PWRDOWN_0 0x01100012
  67. #define NB_PIF0_PWRDOWN_1 0x01100013
  68. #define USB_INTEL_XUSB2PR 0xD0
  69. #define USB_INTEL_USB2PRM 0xD4
  70. #define USB_INTEL_USB3_PSSEN 0xD8
  71. #define USB_INTEL_USB3PRM 0xDC
  72. /*
  73. * amd_chipset_gen values represent AMD different chipset generations
  74. */
  75. enum amd_chipset_gen {
  76. NOT_AMD_CHIPSET = 0,
  77. AMD_CHIPSET_SB600,
  78. AMD_CHIPSET_SB700,
  79. AMD_CHIPSET_SB800,
  80. AMD_CHIPSET_HUDSON2,
  81. AMD_CHIPSET_BOLTON,
  82. AMD_CHIPSET_YANGTZE,
  83. AMD_CHIPSET_TAISHAN,
  84. AMD_CHIPSET_UNKNOWN,
  85. };
  86. struct amd_chipset_type {
  87. enum amd_chipset_gen gen;
  88. u8 rev;
  89. };
  90. static struct amd_chipset_info {
  91. struct pci_dev *nb_dev;
  92. struct pci_dev *smbus_dev;
  93. int nb_type;
  94. struct amd_chipset_type sb_type;
  95. int isoc_reqs;
  96. int probe_count;
  97. int probe_result;
  98. } amd_chipset;
  99. static DEFINE_SPINLOCK(amd_lock);
  100. /*
  101. * amd_chipset_sb_type_init - initialize amd chipset southbridge type
  102. *
  103. * AMD FCH/SB generation and revision is identified by SMBus controller
  104. * vendor, device and revision IDs.
  105. *
  106. * Returns: 1 if it is an AMD chipset, 0 otherwise.
  107. */
  108. static int amd_chipset_sb_type_init(struct amd_chipset_info *pinfo)
  109. {
  110. u8 rev = 0;
  111. pinfo->sb_type.gen = AMD_CHIPSET_UNKNOWN;
  112. pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_ATI,
  113. PCI_DEVICE_ID_ATI_SBX00_SMBUS, NULL);
  114. if (pinfo->smbus_dev) {
  115. rev = pinfo->smbus_dev->revision;
  116. if (rev >= 0x10 && rev <= 0x1f)
  117. pinfo->sb_type.gen = AMD_CHIPSET_SB600;
  118. else if (rev >= 0x30 && rev <= 0x3f)
  119. pinfo->sb_type.gen = AMD_CHIPSET_SB700;
  120. else if (rev >= 0x40 && rev <= 0x4f)
  121. pinfo->sb_type.gen = AMD_CHIPSET_SB800;
  122. } else {
  123. pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
  124. PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
  125. if (pinfo->smbus_dev) {
  126. rev = pinfo->smbus_dev->revision;
  127. if (rev >= 0x11 && rev <= 0x14)
  128. pinfo->sb_type.gen = AMD_CHIPSET_HUDSON2;
  129. else if (rev >= 0x15 && rev <= 0x18)
  130. pinfo->sb_type.gen = AMD_CHIPSET_BOLTON;
  131. else if (rev >= 0x39 && rev <= 0x3a)
  132. pinfo->sb_type.gen = AMD_CHIPSET_YANGTZE;
  133. } else {
  134. pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
  135. 0x145c, NULL);
  136. if (pinfo->smbus_dev) {
  137. rev = pinfo->smbus_dev->revision;
  138. pinfo->sb_type.gen = AMD_CHIPSET_TAISHAN;
  139. } else {
  140. pinfo->sb_type.gen = NOT_AMD_CHIPSET;
  141. return 0;
  142. }
  143. }
  144. }
  145. pinfo->sb_type.rev = rev;
  146. return 1;
  147. }
  148. void sb800_prefetch(struct device *dev, int on)
  149. {
  150. u16 misc;
  151. struct pci_dev *pdev = to_pci_dev(dev);
  152. pci_read_config_word(pdev, 0x50, &misc);
  153. if (on == 0)
  154. pci_write_config_word(pdev, 0x50, misc & 0xfcff);
  155. else
  156. pci_write_config_word(pdev, 0x50, misc | 0x0300);
  157. }
  158. EXPORT_SYMBOL_GPL(sb800_prefetch);
  159. int usb_amd_find_chipset_info(void)
  160. {
  161. unsigned long flags;
  162. struct amd_chipset_info info;
  163. int ret;
  164. spin_lock_irqsave(&amd_lock, flags);
  165. /* probe only once */
  166. if (amd_chipset.probe_count > 0) {
  167. amd_chipset.probe_count++;
  168. spin_unlock_irqrestore(&amd_lock, flags);
  169. return amd_chipset.probe_result;
  170. }
  171. memset(&info, 0, sizeof(info));
  172. spin_unlock_irqrestore(&amd_lock, flags);
  173. if (!amd_chipset_sb_type_init(&info)) {
  174. ret = 0;
  175. goto commit;
  176. }
  177. /* Below chipset generations needn't enable AMD PLL quirk */
  178. if (info.sb_type.gen == AMD_CHIPSET_UNKNOWN ||
  179. info.sb_type.gen == AMD_CHIPSET_SB600 ||
  180. info.sb_type.gen == AMD_CHIPSET_YANGTZE ||
  181. (info.sb_type.gen == AMD_CHIPSET_SB700 &&
  182. info.sb_type.rev > 0x3b)) {
  183. if (info.smbus_dev) {
  184. pci_dev_put(info.smbus_dev);
  185. info.smbus_dev = NULL;
  186. }
  187. ret = 0;
  188. goto commit;
  189. }
  190. info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x9601, NULL);
  191. if (info.nb_dev) {
  192. info.nb_type = 1;
  193. } else {
  194. info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x1510, NULL);
  195. if (info.nb_dev) {
  196. info.nb_type = 2;
  197. } else {
  198. info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD,
  199. 0x9600, NULL);
  200. if (info.nb_dev)
  201. info.nb_type = 3;
  202. }
  203. }
  204. ret = info.probe_result = 1;
  205. printk(KERN_DEBUG "QUIRK: Enable AMD PLL fix\n");
  206. commit:
  207. spin_lock_irqsave(&amd_lock, flags);
  208. if (amd_chipset.probe_count > 0) {
  209. /* race - someone else was faster - drop devices */
  210. /* Mark that we where here */
  211. amd_chipset.probe_count++;
  212. ret = amd_chipset.probe_result;
  213. spin_unlock_irqrestore(&amd_lock, flags);
  214. pci_dev_put(info.nb_dev);
  215. pci_dev_put(info.smbus_dev);
  216. } else {
  217. /* no race - commit the result */
  218. info.probe_count++;
  219. amd_chipset = info;
  220. spin_unlock_irqrestore(&amd_lock, flags);
  221. }
  222. return ret;
  223. }
  224. EXPORT_SYMBOL_GPL(usb_amd_find_chipset_info);
  225. int usb_hcd_amd_remote_wakeup_quirk(struct pci_dev *pdev)
  226. {
  227. /* Make sure amd chipset type has already been initialized */
  228. usb_amd_find_chipset_info();
  229. if (amd_chipset.sb_type.gen == AMD_CHIPSET_YANGTZE ||
  230. amd_chipset.sb_type.gen == AMD_CHIPSET_TAISHAN) {
  231. dev_dbg(&pdev->dev, "QUIRK: Enable AMD remote wakeup fix\n");
  232. return 1;
  233. }
  234. return 0;
  235. }
  236. EXPORT_SYMBOL_GPL(usb_hcd_amd_remote_wakeup_quirk);
  237. bool usb_amd_hang_symptom_quirk(void)
  238. {
  239. u8 rev;
  240. usb_amd_find_chipset_info();
  241. rev = amd_chipset.sb_type.rev;
  242. /* SB600 and old version of SB700 have hang symptom bug */
  243. return amd_chipset.sb_type.gen == AMD_CHIPSET_SB600 ||
  244. (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
  245. rev >= 0x3a && rev <= 0x3b);
  246. }
  247. EXPORT_SYMBOL_GPL(usb_amd_hang_symptom_quirk);
  248. bool usb_amd_prefetch_quirk(void)
  249. {
  250. usb_amd_find_chipset_info();
  251. /* SB800 needs pre-fetch fix */
  252. return amd_chipset.sb_type.gen == AMD_CHIPSET_SB800;
  253. }
  254. EXPORT_SYMBOL_GPL(usb_amd_prefetch_quirk);
  255. /*
  256. * The hardware normally enables the A-link power management feature, which
  257. * lets the system lower the power consumption in idle states.
  258. *
  259. * This USB quirk prevents the link going into that lower power state
  260. * during isochronous transfers.
  261. *
  262. * Without this quirk, isochronous stream on OHCI/EHCI/xHCI controllers of
  263. * some AMD platforms may stutter or have breaks occasionally.
  264. */
  265. static void usb_amd_quirk_pll(int disable)
  266. {
  267. u32 addr, addr_low, addr_high, val;
  268. u32 bit = disable ? 0 : 1;
  269. unsigned long flags;
  270. spin_lock_irqsave(&amd_lock, flags);
  271. if (disable) {
  272. amd_chipset.isoc_reqs++;
  273. if (amd_chipset.isoc_reqs > 1) {
  274. spin_unlock_irqrestore(&amd_lock, flags);
  275. return;
  276. }
  277. } else {
  278. amd_chipset.isoc_reqs--;
  279. if (amd_chipset.isoc_reqs > 0) {
  280. spin_unlock_irqrestore(&amd_lock, flags);
  281. return;
  282. }
  283. }
  284. if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB800 ||
  285. amd_chipset.sb_type.gen == AMD_CHIPSET_HUDSON2 ||
  286. amd_chipset.sb_type.gen == AMD_CHIPSET_BOLTON) {
  287. outb_p(AB_REG_BAR_LOW, 0xcd6);
  288. addr_low = inb_p(0xcd7);
  289. outb_p(AB_REG_BAR_HIGH, 0xcd6);
  290. addr_high = inb_p(0xcd7);
  291. addr = addr_high << 8 | addr_low;
  292. outl_p(0x30, AB_INDX(addr));
  293. outl_p(0x40, AB_DATA(addr));
  294. outl_p(0x34, AB_INDX(addr));
  295. val = inl_p(AB_DATA(addr));
  296. } else if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
  297. amd_chipset.sb_type.rev <= 0x3b) {
  298. pci_read_config_dword(amd_chipset.smbus_dev,
  299. AB_REG_BAR_SB700, &addr);
  300. outl(AX_INDXC, AB_INDX(addr));
  301. outl(0x40, AB_DATA(addr));
  302. outl(AX_DATAC, AB_INDX(addr));
  303. val = inl(AB_DATA(addr));
  304. } else {
  305. spin_unlock_irqrestore(&amd_lock, flags);
  306. return;
  307. }
  308. if (disable) {
  309. val &= ~0x08;
  310. val |= (1 << 4) | (1 << 9);
  311. } else {
  312. val |= 0x08;
  313. val &= ~((1 << 4) | (1 << 9));
  314. }
  315. outl_p(val, AB_DATA(addr));
  316. if (!amd_chipset.nb_dev) {
  317. spin_unlock_irqrestore(&amd_lock, flags);
  318. return;
  319. }
  320. if (amd_chipset.nb_type == 1 || amd_chipset.nb_type == 3) {
  321. addr = PCIE_P_CNTL;
  322. pci_write_config_dword(amd_chipset.nb_dev,
  323. NB_PCIE_INDX_ADDR, addr);
  324. pci_read_config_dword(amd_chipset.nb_dev,
  325. NB_PCIE_INDX_DATA, &val);
  326. val &= ~(1 | (1 << 3) | (1 << 4) | (1 << 9) | (1 << 12));
  327. val |= bit | (bit << 3) | (bit << 12);
  328. val |= ((!bit) << 4) | ((!bit) << 9);
  329. pci_write_config_dword(amd_chipset.nb_dev,
  330. NB_PCIE_INDX_DATA, val);
  331. addr = BIF_NB;
  332. pci_write_config_dword(amd_chipset.nb_dev,
  333. NB_PCIE_INDX_ADDR, addr);
  334. pci_read_config_dword(amd_chipset.nb_dev,
  335. NB_PCIE_INDX_DATA, &val);
  336. val &= ~(1 << 8);
  337. val |= bit << 8;
  338. pci_write_config_dword(amd_chipset.nb_dev,
  339. NB_PCIE_INDX_DATA, val);
  340. } else if (amd_chipset.nb_type == 2) {
  341. addr = NB_PIF0_PWRDOWN_0;
  342. pci_write_config_dword(amd_chipset.nb_dev,
  343. NB_PCIE_INDX_ADDR, addr);
  344. pci_read_config_dword(amd_chipset.nb_dev,
  345. NB_PCIE_INDX_DATA, &val);
  346. if (disable)
  347. val &= ~(0x3f << 7);
  348. else
  349. val |= 0x3f << 7;
  350. pci_write_config_dword(amd_chipset.nb_dev,
  351. NB_PCIE_INDX_DATA, val);
  352. addr = NB_PIF0_PWRDOWN_1;
  353. pci_write_config_dword(amd_chipset.nb_dev,
  354. NB_PCIE_INDX_ADDR, addr);
  355. pci_read_config_dword(amd_chipset.nb_dev,
  356. NB_PCIE_INDX_DATA, &val);
  357. if (disable)
  358. val &= ~(0x3f << 7);
  359. else
  360. val |= 0x3f << 7;
  361. pci_write_config_dword(amd_chipset.nb_dev,
  362. NB_PCIE_INDX_DATA, val);
  363. }
  364. spin_unlock_irqrestore(&amd_lock, flags);
  365. return;
  366. }
  367. void usb_amd_quirk_pll_disable(void)
  368. {
  369. usb_amd_quirk_pll(1);
  370. }
  371. EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_disable);
  372. void usb_amd_quirk_pll_enable(void)
  373. {
  374. usb_amd_quirk_pll(0);
  375. }
  376. EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_enable);
  377. void usb_amd_dev_put(void)
  378. {
  379. struct pci_dev *nb, *smbus;
  380. unsigned long flags;
  381. spin_lock_irqsave(&amd_lock, flags);
  382. amd_chipset.probe_count--;
  383. if (amd_chipset.probe_count > 0) {
  384. spin_unlock_irqrestore(&amd_lock, flags);
  385. return;
  386. }
  387. /* save them to pci_dev_put outside of spinlock */
  388. nb = amd_chipset.nb_dev;
  389. smbus = amd_chipset.smbus_dev;
  390. amd_chipset.nb_dev = NULL;
  391. amd_chipset.smbus_dev = NULL;
  392. amd_chipset.nb_type = 0;
  393. memset(&amd_chipset.sb_type, 0, sizeof(amd_chipset.sb_type));
  394. amd_chipset.isoc_reqs = 0;
  395. amd_chipset.probe_result = 0;
  396. spin_unlock_irqrestore(&amd_lock, flags);
  397. pci_dev_put(nb);
  398. pci_dev_put(smbus);
  399. }
  400. EXPORT_SYMBOL_GPL(usb_amd_dev_put);
  401. /*
  402. * Make sure the controller is completely inactive, unable to
  403. * generate interrupts or do DMA.
  404. */
  405. void uhci_reset_hc(struct pci_dev *pdev, unsigned long base)
  406. {
  407. /* Turn off PIRQ enable and SMI enable. (This also turns off the
  408. * BIOS's USB Legacy Support.) Turn off all the R/WC bits too.
  409. */
  410. pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_RWC);
  411. /* Reset the HC - this will force us to get a
  412. * new notification of any already connected
  413. * ports due to the virtual disconnect that it
  414. * implies.
  415. */
  416. outw(UHCI_USBCMD_HCRESET, base + UHCI_USBCMD);
  417. mb();
  418. udelay(5);
  419. if (inw(base + UHCI_USBCMD) & UHCI_USBCMD_HCRESET)
  420. dev_warn(&pdev->dev, "HCRESET not completed yet!\n");
  421. /* Just to be safe, disable interrupt requests and
  422. * make sure the controller is stopped.
  423. */
  424. outw(0, base + UHCI_USBINTR);
  425. outw(0, base + UHCI_USBCMD);
  426. }
  427. EXPORT_SYMBOL_GPL(uhci_reset_hc);
  428. /*
  429. * Initialize a controller that was newly discovered or has just been
  430. * resumed. In either case we can't be sure of its previous state.
  431. *
  432. * Returns: 1 if the controller was reset, 0 otherwise.
  433. */
  434. int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
  435. {
  436. u16 legsup;
  437. unsigned int cmd, intr;
  438. /*
  439. * When restarting a suspended controller, we expect all the
  440. * settings to be the same as we left them:
  441. *
  442. * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP;
  443. * Controller is stopped and configured with EGSM set;
  444. * No interrupts enabled except possibly Resume Detect.
  445. *
  446. * If any of these conditions are violated we do a complete reset.
  447. */
  448. pci_read_config_word(pdev, UHCI_USBLEGSUP, &legsup);
  449. if (legsup & ~(UHCI_USBLEGSUP_RO | UHCI_USBLEGSUP_RWC)) {
  450. dev_dbg(&pdev->dev, "%s: legsup = 0x%04x\n",
  451. __func__, legsup);
  452. goto reset_needed;
  453. }
  454. cmd = inw(base + UHCI_USBCMD);
  455. if ((cmd & UHCI_USBCMD_RUN) || !(cmd & UHCI_USBCMD_CONFIGURE) ||
  456. !(cmd & UHCI_USBCMD_EGSM)) {
  457. dev_dbg(&pdev->dev, "%s: cmd = 0x%04x\n",
  458. __func__, cmd);
  459. goto reset_needed;
  460. }
  461. intr = inw(base + UHCI_USBINTR);
  462. if (intr & (~UHCI_USBINTR_RESUME)) {
  463. dev_dbg(&pdev->dev, "%s: intr = 0x%04x\n",
  464. __func__, intr);
  465. goto reset_needed;
  466. }
  467. return 0;
  468. reset_needed:
  469. dev_dbg(&pdev->dev, "Performing full reset\n");
  470. uhci_reset_hc(pdev, base);
  471. return 1;
  472. }
  473. EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc);
  474. static inline int io_type_enabled(struct pci_dev *pdev, unsigned int mask)
  475. {
  476. u16 cmd;
  477. return !pci_read_config_word(pdev, PCI_COMMAND, &cmd) && (cmd & mask);
  478. }
  479. #define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO)
  480. #define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY)
  481. static void quirk_usb_handoff_uhci(struct pci_dev *pdev)
  482. {
  483. unsigned long base = 0;
  484. int i;
  485. if (!pio_enabled(pdev))
  486. return;
  487. for (i = 0; i < PCI_ROM_RESOURCE; i++)
  488. if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
  489. base = pci_resource_start(pdev, i);
  490. break;
  491. }
  492. if (base)
  493. uhci_check_and_reset_hc(pdev, base);
  494. }
  495. static int mmio_resource_enabled(struct pci_dev *pdev, int idx)
  496. {
  497. return pci_resource_start(pdev, idx) && mmio_enabled(pdev);
  498. }
  499. static void quirk_usb_handoff_ohci(struct pci_dev *pdev)
  500. {
  501. void __iomem *base;
  502. u32 control;
  503. u32 fminterval = 0;
  504. bool no_fminterval = false;
  505. int cnt;
  506. if (!mmio_resource_enabled(pdev, 0))
  507. return;
  508. base = pci_ioremap_bar(pdev, 0);
  509. if (base == NULL)
  510. return;
  511. /*
  512. * ULi M5237 OHCI controller locks the whole system when accessing
  513. * the OHCI_FMINTERVAL offset.
  514. */
  515. if (pdev->vendor == PCI_VENDOR_ID_AL && pdev->device == 0x5237)
  516. no_fminterval = true;
  517. control = readl(base + OHCI_CONTROL);
  518. /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
  519. #ifdef __hppa__
  520. #define OHCI_CTRL_MASK (OHCI_CTRL_RWC | OHCI_CTRL_IR)
  521. #else
  522. #define OHCI_CTRL_MASK OHCI_CTRL_RWC
  523. if (control & OHCI_CTRL_IR) {
  524. int wait_time = 500; /* arbitrary; 5 seconds */
  525. writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
  526. writel(OHCI_OCR, base + OHCI_CMDSTATUS);
  527. while (wait_time > 0 &&
  528. readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  529. wait_time -= 10;
  530. msleep(10);
  531. }
  532. if (wait_time <= 0)
  533. dev_warn(&pdev->dev,
  534. "OHCI: BIOS handoff failed (BIOS bug?) %08x\n",
  535. readl(base + OHCI_CONTROL));
  536. }
  537. #endif
  538. /* disable interrupts */
  539. writel((u32) ~0, base + OHCI_INTRDISABLE);
  540. /* Reset the USB bus, if the controller isn't already in RESET */
  541. if (control & OHCI_HCFS) {
  542. /* Go into RESET, preserving RWC (and possibly IR) */
  543. writel(control & OHCI_CTRL_MASK, base + OHCI_CONTROL);
  544. readl(base + OHCI_CONTROL);
  545. /* drive bus reset for at least 50 ms (7.1.7.5) */
  546. msleep(50);
  547. }
  548. /* software reset of the controller, preserving HcFmInterval */
  549. if (!no_fminterval)
  550. fminterval = readl(base + OHCI_FMINTERVAL);
  551. writel(OHCI_HCR, base + OHCI_CMDSTATUS);
  552. /* reset requires max 10 us delay */
  553. for (cnt = 30; cnt > 0; --cnt) { /* ... allow extra time */
  554. if ((readl(base + OHCI_CMDSTATUS) & OHCI_HCR) == 0)
  555. break;
  556. udelay(1);
  557. }
  558. if (!no_fminterval)
  559. writel(fminterval, base + OHCI_FMINTERVAL);
  560. /* Now the controller is safely in SUSPEND and nothing can wake it up */
  561. iounmap(base);
  562. }
  563. static const struct dmi_system_id ehci_dmi_nohandoff_table[] = {
  564. {
  565. /* Pegatron Lucid (ExoPC) */
  566. .matches = {
  567. DMI_MATCH(DMI_BOARD_NAME, "EXOPG06411"),
  568. DMI_MATCH(DMI_BIOS_VERSION, "Lucid-CE-133"),
  569. },
  570. },
  571. {
  572. /* Pegatron Lucid (Ordissimo AIRIS) */
  573. .matches = {
  574. DMI_MATCH(DMI_BOARD_NAME, "M11JB"),
  575. DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
  576. },
  577. },
  578. {
  579. /* Pegatron Lucid (Ordissimo) */
  580. .matches = {
  581. DMI_MATCH(DMI_BOARD_NAME, "Ordissimo"),
  582. DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
  583. },
  584. },
  585. {
  586. /* HASEE E200 */
  587. .matches = {
  588. DMI_MATCH(DMI_BOARD_VENDOR, "HASEE"),
  589. DMI_MATCH(DMI_BOARD_NAME, "E210"),
  590. DMI_MATCH(DMI_BIOS_VERSION, "6.00"),
  591. },
  592. },
  593. { }
  594. };
  595. static void ehci_bios_handoff(struct pci_dev *pdev,
  596. void __iomem *op_reg_base,
  597. u32 cap, u8 offset)
  598. {
  599. int try_handoff = 1, tried_handoff = 0;
  600. /*
  601. * The Pegatron Lucid tablet sporadically waits for 98 seconds trying
  602. * the handoff on its unused controller. Skip it.
  603. *
  604. * The HASEE E200 hangs when the semaphore is set (bugzilla #77021).
  605. */
  606. if (pdev->vendor == 0x8086 && (pdev->device == 0x283a ||
  607. pdev->device == 0x27cc)) {
  608. if (dmi_check_system(ehci_dmi_nohandoff_table))
  609. try_handoff = 0;
  610. }
  611. if (try_handoff && (cap & EHCI_USBLEGSUP_BIOS)) {
  612. dev_dbg(&pdev->dev, "EHCI: BIOS handoff\n");
  613. #if 0
  614. /* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on,
  615. * but that seems dubious in general (the BIOS left it off intentionally)
  616. * and is known to prevent some systems from booting. so we won't do this
  617. * unless maybe we can determine when we're on a system that needs SMI forced.
  618. */
  619. /* BIOS workaround (?): be sure the pre-Linux code
  620. * receives the SMI
  621. */
  622. pci_read_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, &val);
  623. pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS,
  624. val | EHCI_USBLEGCTLSTS_SOOE);
  625. #endif
  626. /* some systems get upset if this semaphore is
  627. * set for any other reason than forcing a BIOS
  628. * handoff..
  629. */
  630. pci_write_config_byte(pdev, offset + 3, 1);
  631. }
  632. /* if boot firmware now owns EHCI, spin till it hands it over. */
  633. if (try_handoff) {
  634. int msec = 1000;
  635. while ((cap & EHCI_USBLEGSUP_BIOS) && (msec > 0)) {
  636. tried_handoff = 1;
  637. msleep(10);
  638. msec -= 10;
  639. pci_read_config_dword(pdev, offset, &cap);
  640. }
  641. }
  642. if (cap & EHCI_USBLEGSUP_BIOS) {
  643. /* well, possibly buggy BIOS... try to shut it down,
  644. * and hope nothing goes too wrong
  645. */
  646. if (try_handoff)
  647. dev_warn(&pdev->dev,
  648. "EHCI: BIOS handoff failed (BIOS bug?) %08x\n",
  649. cap);
  650. pci_write_config_byte(pdev, offset + 2, 0);
  651. }
  652. /* just in case, always disable EHCI SMIs */
  653. pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, 0);
  654. /* If the BIOS ever owned the controller then we can't expect
  655. * any power sessions to remain intact.
  656. */
  657. if (tried_handoff)
  658. writel(0, op_reg_base + EHCI_CONFIGFLAG);
  659. }
  660. static void quirk_usb_disable_ehci(struct pci_dev *pdev)
  661. {
  662. void __iomem *base, *op_reg_base;
  663. u32 hcc_params, cap, val;
  664. u8 offset, cap_length;
  665. int wait_time, count = 256/4;
  666. if (!mmio_resource_enabled(pdev, 0))
  667. return;
  668. base = pci_ioremap_bar(pdev, 0);
  669. if (base == NULL)
  670. return;
  671. cap_length = readb(base);
  672. op_reg_base = base + cap_length;
  673. /* EHCI 0.96 and later may have "extended capabilities"
  674. * spec section 5.1 explains the bios handoff, e.g. for
  675. * booting from USB disk or using a usb keyboard
  676. */
  677. hcc_params = readl(base + EHCI_HCC_PARAMS);
  678. offset = (hcc_params >> 8) & 0xff;
  679. while (offset && --count) {
  680. pci_read_config_dword(pdev, offset, &cap);
  681. switch (cap & 0xff) {
  682. case 1:
  683. ehci_bios_handoff(pdev, op_reg_base, cap, offset);
  684. break;
  685. case 0: /* Illegal reserved cap, set cap=0 so we exit */
  686. cap = 0; /* then fallthrough... */
  687. default:
  688. dev_warn(&pdev->dev,
  689. "EHCI: unrecognized capability %02x\n",
  690. cap & 0xff);
  691. }
  692. offset = (cap >> 8) & 0xff;
  693. }
  694. if (!count)
  695. dev_printk(KERN_DEBUG, &pdev->dev, "EHCI: capability loop?\n");
  696. /*
  697. * halt EHCI & disable its interrupts in any case
  698. */
  699. val = readl(op_reg_base + EHCI_USBSTS);
  700. if ((val & EHCI_USBSTS_HALTED) == 0) {
  701. val = readl(op_reg_base + EHCI_USBCMD);
  702. val &= ~EHCI_USBCMD_RUN;
  703. writel(val, op_reg_base + EHCI_USBCMD);
  704. wait_time = 2000;
  705. do {
  706. writel(0x3f, op_reg_base + EHCI_USBSTS);
  707. udelay(100);
  708. wait_time -= 100;
  709. val = readl(op_reg_base + EHCI_USBSTS);
  710. if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
  711. break;
  712. }
  713. } while (wait_time > 0);
  714. }
  715. writel(0, op_reg_base + EHCI_USBINTR);
  716. writel(0x3f, op_reg_base + EHCI_USBSTS);
  717. iounmap(base);
  718. }
  719. /*
  720. * handshake - spin reading a register until handshake completes
  721. * @ptr: address of hc register to be read
  722. * @mask: bits to look at in result of read
  723. * @done: value of those bits when handshake succeeds
  724. * @wait_usec: timeout in microseconds
  725. * @delay_usec: delay in microseconds to wait between polling
  726. *
  727. * Polls a register every delay_usec microseconds.
  728. * Returns 0 when the mask bits have the value done.
  729. * Returns -ETIMEDOUT if this condition is not true after
  730. * wait_usec microseconds have passed.
  731. */
  732. static int handshake(void __iomem *ptr, u32 mask, u32 done,
  733. int wait_usec, int delay_usec)
  734. {
  735. u32 result;
  736. do {
  737. result = readl(ptr);
  738. result &= mask;
  739. if (result == done)
  740. return 0;
  741. udelay(delay_usec);
  742. wait_usec -= delay_usec;
  743. } while (wait_usec > 0);
  744. return -ETIMEDOUT;
  745. }
  746. /*
  747. * Intel's Panther Point chipset has two host controllers (EHCI and xHCI) that
  748. * share some number of ports. These ports can be switched between either
  749. * controller. Not all of the ports under the EHCI host controller may be
  750. * switchable.
  751. *
  752. * The ports should be switched over to xHCI before PCI probes for any device
  753. * start. This avoids active devices under EHCI being disconnected during the
  754. * port switchover, which could cause loss of data on USB storage devices, or
  755. * failed boot when the root file system is on a USB mass storage device and is
  756. * enumerated under EHCI first.
  757. *
  758. * We write into the xHC's PCI configuration space in some Intel-specific
  759. * registers to switch the ports over. The USB 3.0 terminations and the USB
  760. * 2.0 data wires are switched separately. We want to enable the SuperSpeed
  761. * terminations before switching the USB 2.0 wires over, so that USB 3.0
  762. * devices connect at SuperSpeed, rather than at USB 2.0 speeds.
  763. */
  764. void usb_enable_intel_xhci_ports(struct pci_dev *xhci_pdev)
  765. {
  766. u32 ports_available;
  767. bool ehci_found = false;
  768. struct pci_dev *companion = NULL;
  769. /* Sony VAIO t-series with subsystem device ID 90a8 is not capable of
  770. * switching ports from EHCI to xHCI
  771. */
  772. if (xhci_pdev->subsystem_vendor == PCI_VENDOR_ID_SONY &&
  773. xhci_pdev->subsystem_device == 0x90a8)
  774. return;
  775. /* make sure an intel EHCI controller exists */
  776. for_each_pci_dev(companion) {
  777. if (companion->class == PCI_CLASS_SERIAL_USB_EHCI &&
  778. companion->vendor == PCI_VENDOR_ID_INTEL) {
  779. ehci_found = true;
  780. break;
  781. }
  782. }
  783. if (!ehci_found)
  784. return;
  785. /* Don't switchover the ports if the user hasn't compiled the xHCI
  786. * driver. Otherwise they will see "dead" USB ports that don't power
  787. * the devices.
  788. */
  789. if (!IS_ENABLED(CONFIG_USB_XHCI_HCD)) {
  790. dev_warn(&xhci_pdev->dev,
  791. "CONFIG_USB_XHCI_HCD is turned off, defaulting to EHCI.\n");
  792. dev_warn(&xhci_pdev->dev,
  793. "USB 3.0 devices will work at USB 2.0 speeds.\n");
  794. usb_disable_xhci_ports(xhci_pdev);
  795. return;
  796. }
  797. /* Read USB3PRM, the USB 3.0 Port Routing Mask Register
  798. * Indicate the ports that can be changed from OS.
  799. */
  800. pci_read_config_dword(xhci_pdev, USB_INTEL_USB3PRM,
  801. &ports_available);
  802. dev_dbg(&xhci_pdev->dev, "Configurable ports to enable SuperSpeed: 0x%x\n",
  803. ports_available);
  804. /* Write USB3_PSSEN, the USB 3.0 Port SuperSpeed Enable
  805. * Register, to turn on SuperSpeed terminations for the
  806. * switchable ports.
  807. */
  808. pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
  809. ports_available);
  810. pci_read_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
  811. &ports_available);
  812. dev_dbg(&xhci_pdev->dev,
  813. "USB 3.0 ports that are now enabled under xHCI: 0x%x\n",
  814. ports_available);
  815. /* Read XUSB2PRM, xHCI USB 2.0 Port Routing Mask Register
  816. * Indicate the USB 2.0 ports to be controlled by the xHCI host.
  817. */
  818. pci_read_config_dword(xhci_pdev, USB_INTEL_USB2PRM,
  819. &ports_available);
  820. dev_dbg(&xhci_pdev->dev, "Configurable USB 2.0 ports to hand over to xCHI: 0x%x\n",
  821. ports_available);
  822. /* Write XUSB2PR, the xHC USB 2.0 Port Routing Register, to
  823. * switch the USB 2.0 power and data lines over to the xHCI
  824. * host.
  825. */
  826. pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
  827. ports_available);
  828. pci_read_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
  829. &ports_available);
  830. dev_dbg(&xhci_pdev->dev,
  831. "USB 2.0 ports that are now switched over to xHCI: 0x%x\n",
  832. ports_available);
  833. }
  834. EXPORT_SYMBOL_GPL(usb_enable_intel_xhci_ports);
  835. void usb_disable_xhci_ports(struct pci_dev *xhci_pdev)
  836. {
  837. pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN, 0x0);
  838. pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR, 0x0);
  839. }
  840. EXPORT_SYMBOL_GPL(usb_disable_xhci_ports);
  841. /**
  842. * PCI Quirks for xHCI.
  843. *
  844. * Takes care of the handoff between the Pre-OS (i.e. BIOS) and the OS.
  845. * It signals to the BIOS that the OS wants control of the host controller,
  846. * and then waits 1 second for the BIOS to hand over control.
  847. * If we timeout, assume the BIOS is broken and take control anyway.
  848. */
  849. static void quirk_usb_handoff_xhci(struct pci_dev *pdev)
  850. {
  851. void __iomem *base;
  852. int ext_cap_offset;
  853. void __iomem *op_reg_base;
  854. u32 val;
  855. int timeout;
  856. int len = pci_resource_len(pdev, 0);
  857. if (!mmio_resource_enabled(pdev, 0))
  858. return;
  859. base = ioremap_nocache(pci_resource_start(pdev, 0), len);
  860. if (base == NULL)
  861. return;
  862. /*
  863. * Find the Legacy Support Capability register -
  864. * this is optional for xHCI host controllers.
  865. */
  866. ext_cap_offset = xhci_find_next_cap_offset(base, XHCI_HCC_PARAMS_OFFSET);
  867. do {
  868. if ((ext_cap_offset + sizeof(val)) > len) {
  869. /* We're reading garbage from the controller */
  870. dev_warn(&pdev->dev,
  871. "xHCI controller failing to respond");
  872. return;
  873. }
  874. if (!ext_cap_offset)
  875. /* We've reached the end of the extended capabilities */
  876. goto hc_init;
  877. val = readl(base + ext_cap_offset);
  878. if (XHCI_EXT_CAPS_ID(val) == XHCI_EXT_CAPS_LEGACY)
  879. break;
  880. ext_cap_offset = xhci_find_next_cap_offset(base, ext_cap_offset);
  881. } while (1);
  882. /* If the BIOS owns the HC, signal that the OS wants it, and wait */
  883. if (val & XHCI_HC_BIOS_OWNED) {
  884. writel(val | XHCI_HC_OS_OWNED, base + ext_cap_offset);
  885. /* Wait for 1 second with 10 microsecond polling interval */
  886. timeout = handshake(base + ext_cap_offset, XHCI_HC_BIOS_OWNED,
  887. 0, 1000000, 10);
  888. /* Assume a buggy BIOS and take HC ownership anyway */
  889. if (timeout) {
  890. dev_warn(&pdev->dev,
  891. "xHCI BIOS handoff failed (BIOS bug ?) %08x\n",
  892. val);
  893. writel(val & ~XHCI_HC_BIOS_OWNED, base + ext_cap_offset);
  894. }
  895. }
  896. val = readl(base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
  897. /* Mask off (turn off) any enabled SMIs */
  898. val &= XHCI_LEGACY_DISABLE_SMI;
  899. /* Mask all SMI events bits, RW1C */
  900. val |= XHCI_LEGACY_SMI_EVENTS;
  901. /* Disable any BIOS SMIs and clear all SMI events*/
  902. writel(val, base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
  903. hc_init:
  904. if (pdev->vendor == PCI_VENDOR_ID_INTEL)
  905. usb_enable_intel_xhci_ports(pdev);
  906. op_reg_base = base + XHCI_HC_LENGTH(readl(base));
  907. /* Wait for the host controller to be ready before writing any
  908. * operational or runtime registers. Wait 5 seconds and no more.
  909. */
  910. timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_CNR, 0,
  911. 5000000, 10);
  912. /* Assume a buggy HC and start HC initialization anyway */
  913. if (timeout) {
  914. val = readl(op_reg_base + XHCI_STS_OFFSET);
  915. dev_warn(&pdev->dev,
  916. "xHCI HW not ready after 5 sec (HC bug?) status = 0x%x\n",
  917. val);
  918. }
  919. /* Send the halt and disable interrupts command */
  920. val = readl(op_reg_base + XHCI_CMD_OFFSET);
  921. val &= ~(XHCI_CMD_RUN | XHCI_IRQS);
  922. writel(val, op_reg_base + XHCI_CMD_OFFSET);
  923. /* Wait for the HC to halt - poll every 125 usec (one microframe). */
  924. timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_HALT, 1,
  925. XHCI_MAX_HALT_USEC, 125);
  926. if (timeout) {
  927. val = readl(op_reg_base + XHCI_STS_OFFSET);
  928. dev_warn(&pdev->dev,
  929. "xHCI HW did not halt within %d usec status = 0x%x\n",
  930. XHCI_MAX_HALT_USEC, val);
  931. }
  932. iounmap(base);
  933. }
  934. static void quirk_usb_early_handoff(struct pci_dev *pdev)
  935. {
  936. /* Skip Netlogic mips SoC's internal PCI USB controller.
  937. * This device does not need/support EHCI/OHCI handoff
  938. */
  939. if (pdev->vendor == 0x184e) /* vendor Netlogic */
  940. return;
  941. if (pdev->class != PCI_CLASS_SERIAL_USB_UHCI &&
  942. pdev->class != PCI_CLASS_SERIAL_USB_OHCI &&
  943. pdev->class != PCI_CLASS_SERIAL_USB_EHCI &&
  944. pdev->class != PCI_CLASS_SERIAL_USB_XHCI)
  945. return;
  946. if (pci_enable_device(pdev) < 0) {
  947. dev_warn(&pdev->dev,
  948. "Can't enable PCI device, BIOS handoff failed.\n");
  949. return;
  950. }
  951. if (pdev->class == PCI_CLASS_SERIAL_USB_UHCI)
  952. quirk_usb_handoff_uhci(pdev);
  953. else if (pdev->class == PCI_CLASS_SERIAL_USB_OHCI)
  954. quirk_usb_handoff_ohci(pdev);
  955. else if (pdev->class == PCI_CLASS_SERIAL_USB_EHCI)
  956. quirk_usb_disable_ehci(pdev);
  957. else if (pdev->class == PCI_CLASS_SERIAL_USB_XHCI)
  958. quirk_usb_handoff_xhci(pdev);
  959. pci_disable_device(pdev);
  960. }
  961. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  962. PCI_CLASS_SERIAL_USB, 8, quirk_usb_early_handoff);