xhci.h 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #ifndef __LINUX_XHCI_HCD_H
  23. #define __LINUX_XHCI_HCD_H
  24. #include <linux/usb.h>
  25. #include <linux/timer.h>
  26. #include <linux/kernel.h>
  27. #include <linux/usb/hcd.h>
  28. #include <linux/io-64-nonatomic-lo-hi.h>
  29. /* Code sharing between pci-quirks and xhci hcd */
  30. #include "xhci-ext-caps.h"
  31. #include "pci-quirks.h"
  32. /* xHCI PCI Configuration Registers */
  33. #define XHCI_SBRN_OFFSET (0x60)
  34. /* Max number of USB devices for any host controller - limit in section 6.1 */
  35. #define MAX_HC_SLOTS 256
  36. /* Section 5.3.3 - MaxPorts */
  37. #define MAX_HC_PORTS 127
  38. /*
  39. * xHCI register interface.
  40. * This corresponds to the eXtensible Host Controller Interface (xHCI)
  41. * Revision 0.95 specification
  42. */
  43. /**
  44. * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  45. * @hc_capbase: length of the capabilities register and HC version number
  46. * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
  47. * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
  48. * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
  49. * @hcc_params: HCCPARAMS - Capability Parameters
  50. * @db_off: DBOFF - Doorbell array offset
  51. * @run_regs_off: RTSOFF - Runtime register space offset
  52. * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
  53. */
  54. struct xhci_cap_regs {
  55. __le32 hc_capbase;
  56. __le32 hcs_params1;
  57. __le32 hcs_params2;
  58. __le32 hcs_params3;
  59. __le32 hcc_params;
  60. __le32 db_off;
  61. __le32 run_regs_off;
  62. __le32 hcc_params2; /* xhci 1.1 */
  63. /* Reserved up to (CAPLENGTH - 0x1C) */
  64. };
  65. /* hc_capbase bitmasks */
  66. /* bits 7:0 - how long is the Capabilities register */
  67. #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
  68. /* bits 31:16 */
  69. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  70. /* HCSPARAMS1 - hcs_params1 - bitmasks */
  71. /* bits 0:7, Max Device Slots */
  72. #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
  73. #define HCS_SLOTS_MASK 0xff
  74. /* bits 8:18, Max Interrupters */
  75. #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
  76. /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  77. #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
  78. /* HCSPARAMS2 - hcs_params2 - bitmasks */
  79. /* bits 0:3, frames or uframes that SW needs to queue transactions
  80. * ahead of the HW to meet periodic deadlines */
  81. #define HCS_IST(p) (((p) >> 0) & 0xf)
  82. /* bits 4:7, max number of Event Ring segments */
  83. #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
  84. /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
  85. /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  86. /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
  87. #define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
  88. /* HCSPARAMS3 - hcs_params3 - bitmasks */
  89. /* bits 0:7, Max U1 to U0 latency for the roothub ports */
  90. #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
  91. /* bits 16:31, Max U2 to U0 latency for the roothub ports */
  92. #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
  93. /* HCCPARAMS - hcc_params - bitmasks */
  94. /* true: HC can use 64-bit address pointers */
  95. #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
  96. /* true: HC can do bandwidth negotiation */
  97. #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
  98. /* true: HC uses 64-byte Device Context structures
  99. * FIXME 64-byte context structures aren't supported yet.
  100. */
  101. #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
  102. /* true: HC has port power switches */
  103. #define HCC_PPC(p) ((p) & (1 << 3))
  104. /* true: HC has port indicators */
  105. #define HCS_INDICATOR(p) ((p) & (1 << 4))
  106. /* true: HC has Light HC Reset Capability */
  107. #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
  108. /* true: HC supports latency tolerance messaging */
  109. #define HCC_LTC(p) ((p) & (1 << 6))
  110. /* true: no secondary Stream ID Support */
  111. #define HCC_NSS(p) ((p) & (1 << 7))
  112. /* true: HC supports Stopped - Short Packet */
  113. #define HCC_SPC(p) ((p) & (1 << 9))
  114. /* true: HC has Contiguous Frame ID Capability */
  115. #define HCC_CFC(p) ((p) & (1 << 11))
  116. /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
  117. #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
  118. /* Extended Capabilities pointer from PCI base - section 5.3.6 */
  119. #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
  120. /* db_off bitmask - bits 0:1 reserved */
  121. #define DBOFF_MASK (~0x3)
  122. /* run_regs_off bitmask - bits 0:4 reserved */
  123. #define RTSOFF_MASK (~0x1f)
  124. /* HCCPARAMS2 - hcc_params2 - bitmasks */
  125. /* true: HC supports U3 entry Capability */
  126. #define HCC2_U3C(p) ((p) & (1 << 0))
  127. /* true: HC supports Configure endpoint command Max exit latency too large */
  128. #define HCC2_CMC(p) ((p) & (1 << 1))
  129. /* true: HC supports Force Save context Capability */
  130. #define HCC2_FSC(p) ((p) & (1 << 2))
  131. /* true: HC supports Compliance Transition Capability */
  132. #define HCC2_CTC(p) ((p) & (1 << 3))
  133. /* true: HC support Large ESIT payload Capability > 48k */
  134. #define HCC2_LEC(p) ((p) & (1 << 4))
  135. /* true: HC support Configuration Information Capability */
  136. #define HCC2_CIC(p) ((p) & (1 << 5))
  137. /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
  138. #define HCC2_ETC(p) ((p) & (1 << 6))
  139. /* Number of registers per port */
  140. #define NUM_PORT_REGS 4
  141. #define PORTSC 0
  142. #define PORTPMSC 1
  143. #define PORTLI 2
  144. #define PORTHLPMC 3
  145. /**
  146. * struct xhci_op_regs - xHCI Host Controller Operational Registers.
  147. * @command: USBCMD - xHC command register
  148. * @status: USBSTS - xHC status register
  149. * @page_size: This indicates the page size that the host controller
  150. * supports. If bit n is set, the HC supports a page size
  151. * of 2^(n+12), up to a 128MB page size.
  152. * 4K is the minimum page size.
  153. * @cmd_ring: CRP - 64-bit Command Ring Pointer
  154. * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
  155. * @config_reg: CONFIG - Configure Register
  156. * @port_status_base: PORTSCn - base address for Port Status and Control
  157. * Each port has a Port Status and Control register,
  158. * followed by a Port Power Management Status and Control
  159. * register, a Port Link Info register, and a reserved
  160. * register.
  161. * @port_power_base: PORTPMSCn - base address for
  162. * Port Power Management Status and Control
  163. * @port_link_base: PORTLIn - base address for Port Link Info (current
  164. * Link PM state and control) for USB 2.1 and USB 3.0
  165. * devices.
  166. */
  167. struct xhci_op_regs {
  168. __le32 command;
  169. __le32 status;
  170. __le32 page_size;
  171. __le32 reserved1;
  172. __le32 reserved2;
  173. __le32 dev_notification;
  174. __le64 cmd_ring;
  175. /* rsvd: offset 0x20-2F */
  176. __le32 reserved3[4];
  177. __le64 dcbaa_ptr;
  178. __le32 config_reg;
  179. /* rsvd: offset 0x3C-3FF */
  180. __le32 reserved4[241];
  181. /* port 1 registers, which serve as a base address for other ports */
  182. __le32 port_status_base;
  183. __le32 port_power_base;
  184. __le32 port_link_base;
  185. __le32 reserved5;
  186. /* registers for ports 2-255 */
  187. __le32 reserved6[NUM_PORT_REGS*254];
  188. };
  189. /* USBCMD - USB command - command bitmasks */
  190. /* start/stop HC execution - do not write unless HC is halted*/
  191. #define CMD_RUN XHCI_CMD_RUN
  192. /* Reset HC - resets internal HC state machine and all registers (except
  193. * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
  194. * The xHCI driver must reinitialize the xHC after setting this bit.
  195. */
  196. #define CMD_RESET (1 << 1)
  197. /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
  198. #define CMD_EIE XHCI_CMD_EIE
  199. /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
  200. #define CMD_HSEIE XHCI_CMD_HSEIE
  201. /* bits 4:6 are reserved (and should be preserved on writes). */
  202. /* light reset (port status stays unchanged) - reset completed when this is 0 */
  203. #define CMD_LRESET (1 << 7)
  204. /* host controller save/restore state. */
  205. #define CMD_CSS (1 << 8)
  206. #define CMD_CRS (1 << 9)
  207. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  208. #define CMD_EWE XHCI_CMD_EWE
  209. /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
  210. * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
  211. * '0' means the xHC can power it off if all ports are in the disconnect,
  212. * disabled, or powered-off state.
  213. */
  214. #define CMD_PM_INDEX (1 << 11)
  215. /* bits 12:31 are reserved (and should be preserved on writes). */
  216. /* IMAN - Interrupt Management Register */
  217. #define IMAN_IE (1 << 1)
  218. #define IMAN_IP (1 << 0)
  219. /* USBSTS - USB status - status bitmasks */
  220. /* HC not running - set to 1 when run/stop bit is cleared. */
  221. #define STS_HALT XHCI_STS_HALT
  222. /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
  223. #define STS_FATAL (1 << 2)
  224. /* event interrupt - clear this prior to clearing any IP flags in IR set*/
  225. #define STS_EINT (1 << 3)
  226. /* port change detect */
  227. #define STS_PORT (1 << 4)
  228. /* bits 5:7 reserved and zeroed */
  229. /* save state status - '1' means xHC is saving state */
  230. #define STS_SAVE (1 << 8)
  231. /* restore state status - '1' means xHC is restoring state */
  232. #define STS_RESTORE (1 << 9)
  233. /* true: save or restore error */
  234. #define STS_SRE (1 << 10)
  235. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  236. #define STS_CNR XHCI_STS_CNR
  237. /* true: internal Host Controller Error - SW needs to reset and reinitialize */
  238. #define STS_HCE (1 << 12)
  239. /* bits 13:31 reserved and should be preserved */
  240. /*
  241. * DNCTRL - Device Notification Control Register - dev_notification bitmasks
  242. * Generate a device notification event when the HC sees a transaction with a
  243. * notification type that matches a bit set in this bit field.
  244. */
  245. #define DEV_NOTE_MASK (0xffff)
  246. #define ENABLE_DEV_NOTE(x) (1 << (x))
  247. /* Most of the device notification types should only be used for debug.
  248. * SW does need to pay attention to function wake notifications.
  249. */
  250. #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
  251. /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
  252. /* bit 0 is the command ring cycle state */
  253. /* stop ring operation after completion of the currently executing command */
  254. #define CMD_RING_PAUSE (1 << 1)
  255. /* stop ring immediately - abort the currently executing command */
  256. #define CMD_RING_ABORT (1 << 2)
  257. /* true: command ring is running */
  258. #define CMD_RING_RUNNING (1 << 3)
  259. /* bits 4:5 reserved and should be preserved */
  260. /* Command Ring pointer - bit mask for the lower 32 bits. */
  261. #define CMD_RING_RSVD_BITS (0x3f)
  262. /* CONFIG - Configure Register - config_reg bitmasks */
  263. /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
  264. #define MAX_DEVS(p) ((p) & 0xff)
  265. /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
  266. #define CONFIG_U3E (1 << 8)
  267. /* bit 9: Configuration Information Enable, xhci 1.1 */
  268. #define CONFIG_CIE (1 << 9)
  269. /* bits 10:31 - reserved and should be preserved */
  270. /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
  271. /* true: device connected */
  272. #define PORT_CONNECT (1 << 0)
  273. /* true: port enabled */
  274. #define PORT_PE (1 << 1)
  275. /* bit 2 reserved and zeroed */
  276. /* true: port has an over-current condition */
  277. #define PORT_OC (1 << 3)
  278. /* true: port reset signaling asserted */
  279. #define PORT_RESET (1 << 4)
  280. /* Port Link State - bits 5:8
  281. * A read gives the current link PM state of the port,
  282. * a write with Link State Write Strobe set sets the link state.
  283. */
  284. #define PORT_PLS_MASK (0xf << 5)
  285. #define XDEV_U0 (0x0 << 5)
  286. #define XDEV_U1 (0x1 << 5)
  287. #define XDEV_U2 (0x2 << 5)
  288. #define XDEV_U3 (0x3 << 5)
  289. #define XDEV_INACTIVE (0x6 << 5)
  290. #define XDEV_POLLING (0x7 << 5)
  291. #define XDEV_COMP_MODE (0xa << 5)
  292. #define XDEV_RESUME (0xf << 5)
  293. /* true: port has power (see HCC_PPC) */
  294. #define PORT_POWER (1 << 9)
  295. /* bits 10:13 indicate device speed:
  296. * 0 - undefined speed - port hasn't be initialized by a reset yet
  297. * 1 - full speed
  298. * 2 - low speed
  299. * 3 - high speed
  300. * 4 - super speed
  301. * 5-15 reserved
  302. */
  303. #define DEV_SPEED_MASK (0xf << 10)
  304. #define XDEV_FS (0x1 << 10)
  305. #define XDEV_LS (0x2 << 10)
  306. #define XDEV_HS (0x3 << 10)
  307. #define XDEV_SS (0x4 << 10)
  308. #define XDEV_SSP (0x5 << 10)
  309. #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
  310. #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
  311. #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
  312. #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
  313. #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
  314. #define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
  315. #define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
  316. #define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
  317. /* Bits 20:23 in the Slot Context are the speed for the device */
  318. #define SLOT_SPEED_FS (XDEV_FS << 10)
  319. #define SLOT_SPEED_LS (XDEV_LS << 10)
  320. #define SLOT_SPEED_HS (XDEV_HS << 10)
  321. #define SLOT_SPEED_SS (XDEV_SS << 10)
  322. /* Port Indicator Control */
  323. #define PORT_LED_OFF (0 << 14)
  324. #define PORT_LED_AMBER (1 << 14)
  325. #define PORT_LED_GREEN (2 << 14)
  326. #define PORT_LED_MASK (3 << 14)
  327. /* Port Link State Write Strobe - set this when changing link state */
  328. #define PORT_LINK_STROBE (1 << 16)
  329. /* true: connect status change */
  330. #define PORT_CSC (1 << 17)
  331. /* true: port enable change */
  332. #define PORT_PEC (1 << 18)
  333. /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
  334. * into an enabled state, and the device into the default state. A "warm" reset
  335. * also resets the link, forcing the device through the link training sequence.
  336. * SW can also look at the Port Reset register to see when warm reset is done.
  337. */
  338. #define PORT_WRC (1 << 19)
  339. /* true: over-current change */
  340. #define PORT_OCC (1 << 20)
  341. /* true: reset change - 1 to 0 transition of PORT_RESET */
  342. #define PORT_RC (1 << 21)
  343. /* port link status change - set on some port link state transitions:
  344. * Transition Reason
  345. * ------------------------------------------------------------------------------
  346. * - U3 to Resume Wakeup signaling from a device
  347. * - Resume to Recovery to U0 USB 3.0 device resume
  348. * - Resume to U0 USB 2.0 device resume
  349. * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
  350. * - U3 to U0 Software resume of USB 2.0 device complete
  351. * - U2 to U0 L1 resume of USB 2.1 device complete
  352. * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
  353. * - U0 to disabled L1 entry error with USB 2.1 device
  354. * - Any state to inactive Error on USB 3.0 port
  355. */
  356. #define PORT_PLC (1 << 22)
  357. /* port configure error change - port failed to configure its link partner */
  358. #define PORT_CEC (1 << 23)
  359. #define PORT_CHANGE_MASK (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
  360. PORT_RC | PORT_PLC | PORT_CEC)
  361. /* Cold Attach Status - xHC can set this bit to report device attached during
  362. * Sx state. Warm port reset should be perfomed to clear this bit and move port
  363. * to connected state.
  364. */
  365. #define PORT_CAS (1 << 24)
  366. /* wake on connect (enable) */
  367. #define PORT_WKCONN_E (1 << 25)
  368. /* wake on disconnect (enable) */
  369. #define PORT_WKDISC_E (1 << 26)
  370. /* wake on over-current (enable) */
  371. #define PORT_WKOC_E (1 << 27)
  372. /* bits 28:29 reserved */
  373. /* true: device is non-removable - for USB 3.0 roothub emulation */
  374. #define PORT_DEV_REMOVE (1 << 30)
  375. /* Initiate a warm port reset - complete when PORT_WRC is '1' */
  376. #define PORT_WR (1 << 31)
  377. /* We mark duplicate entries with -1 */
  378. #define DUPLICATE_ENTRY ((u8)(-1))
  379. /* Port Power Management Status and Control - port_power_base bitmasks */
  380. /* Inactivity timer value for transitions into U1, in microseconds.
  381. * Timeout can be up to 127us. 0xFF means an infinite timeout.
  382. */
  383. #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
  384. #define PORT_U1_TIMEOUT_MASK 0xff
  385. /* Inactivity timer value for transitions into U2 */
  386. #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
  387. #define PORT_U2_TIMEOUT_MASK (0xff << 8)
  388. /* Bits 24:31 for port testing */
  389. /* USB2 Protocol PORTSPMSC */
  390. #define PORT_L1S_MASK 7
  391. #define PORT_L1S_SUCCESS 1
  392. #define PORT_RWE (1 << 3)
  393. #define PORT_HIRD(p) (((p) & 0xf) << 4)
  394. #define PORT_HIRD_MASK (0xf << 4)
  395. #define PORT_L1DS_MASK (0xff << 8)
  396. #define PORT_L1DS(p) (((p) & 0xff) << 8)
  397. #define PORT_HLE (1 << 16)
  398. /* USB3 Protocol PORTLI Port Link Information */
  399. #define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
  400. #define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
  401. /* USB2 Protocol PORTHLPMC */
  402. #define PORT_HIRDM(p)((p) & 3)
  403. #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
  404. #define PORT_BESLD(p)(((p) & 0xf) << 10)
  405. /* use 512 microseconds as USB2 LPM L1 default timeout. */
  406. #define XHCI_L1_TIMEOUT 512
  407. /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
  408. * Safe to use with mixed HIRD and BESL systems (host and device) and is used
  409. * by other operating systems.
  410. *
  411. * XHCI 1.0 errata 8/14/12 Table 13 notes:
  412. * "Software should choose xHC BESL/BESLD field values that do not violate a
  413. * device's resume latency requirements,
  414. * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
  415. * or not program values < '4' if BLC = '0' and a BESL device is attached.
  416. */
  417. #define XHCI_DEFAULT_BESL 4
  418. /**
  419. * struct xhci_intr_reg - Interrupt Register Set
  420. * @irq_pending: IMAN - Interrupt Management Register. Used to enable
  421. * interrupts and check for pending interrupts.
  422. * @irq_control: IMOD - Interrupt Moderation Register.
  423. * Used to throttle interrupts.
  424. * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
  425. * @erst_base: ERST base address.
  426. * @erst_dequeue: Event ring dequeue pointer.
  427. *
  428. * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
  429. * Ring Segment Table (ERST) associated with it. The event ring is comprised of
  430. * multiple segments of the same size. The HC places events on the ring and
  431. * "updates the Cycle bit in the TRBs to indicate to software the current
  432. * position of the Enqueue Pointer." The HCD (Linux) processes those events and
  433. * updates the dequeue pointer.
  434. */
  435. struct xhci_intr_reg {
  436. __le32 irq_pending;
  437. __le32 irq_control;
  438. __le32 erst_size;
  439. __le32 rsvd;
  440. __le64 erst_base;
  441. __le64 erst_dequeue;
  442. };
  443. /* irq_pending bitmasks */
  444. #define ER_IRQ_PENDING(p) ((p) & 0x1)
  445. /* bits 2:31 need to be preserved */
  446. /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
  447. #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
  448. #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
  449. #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
  450. /* irq_control bitmasks */
  451. /* Minimum interval between interrupts (in 250ns intervals). The interval
  452. * between interrupts will be longer if there are no events on the event ring.
  453. * Default is 4000 (1 ms).
  454. */
  455. #define ER_IRQ_INTERVAL_MASK (0xffff)
  456. /* Counter used to count down the time to the next interrupt - HW use only */
  457. #define ER_IRQ_COUNTER_MASK (0xffff << 16)
  458. /* erst_size bitmasks */
  459. /* Preserve bits 16:31 of erst_size */
  460. #define ERST_SIZE_MASK (0xffff << 16)
  461. /* erst_dequeue bitmasks */
  462. /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
  463. * where the current dequeue pointer lies. This is an optional HW hint.
  464. */
  465. #define ERST_DESI_MASK (0x7)
  466. /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
  467. * a work queue (or delayed service routine)?
  468. */
  469. #define ERST_EHB (1 << 3)
  470. #define ERST_PTR_MASK (0xf)
  471. /**
  472. * struct xhci_run_regs
  473. * @microframe_index:
  474. * MFINDEX - current microframe number
  475. *
  476. * Section 5.5 Host Controller Runtime Registers:
  477. * "Software should read and write these registers using only Dword (32 bit)
  478. * or larger accesses"
  479. */
  480. struct xhci_run_regs {
  481. __le32 microframe_index;
  482. __le32 rsvd[7];
  483. struct xhci_intr_reg ir_set[128];
  484. };
  485. /**
  486. * struct doorbell_array
  487. *
  488. * Bits 0 - 7: Endpoint target
  489. * Bits 8 - 15: RsvdZ
  490. * Bits 16 - 31: Stream ID
  491. *
  492. * Section 5.6
  493. */
  494. struct xhci_doorbell_array {
  495. __le32 doorbell[256];
  496. };
  497. #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
  498. #define DB_VALUE_HOST 0x00000000
  499. /**
  500. * struct xhci_protocol_caps
  501. * @revision: major revision, minor revision, capability ID,
  502. * and next capability pointer.
  503. * @name_string: Four ASCII characters to say which spec this xHC
  504. * follows, typically "USB ".
  505. * @port_info: Port offset, count, and protocol-defined information.
  506. */
  507. struct xhci_protocol_caps {
  508. u32 revision;
  509. u32 name_string;
  510. u32 port_info;
  511. };
  512. #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
  513. #define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
  514. #define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
  515. #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
  516. #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
  517. #define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
  518. #define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
  519. #define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
  520. #define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
  521. #define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
  522. #define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
  523. #define PLT_MASK (0x03 << 6)
  524. #define PLT_SYM (0x00 << 6)
  525. #define PLT_ASYM_RX (0x02 << 6)
  526. #define PLT_ASYM_TX (0x03 << 6)
  527. /**
  528. * struct xhci_container_ctx
  529. * @type: Type of context. Used to calculated offsets to contained contexts.
  530. * @size: Size of the context data
  531. * @bytes: The raw context data given to HW
  532. * @dma: dma address of the bytes
  533. *
  534. * Represents either a Device or Input context. Holds a pointer to the raw
  535. * memory used for the context (bytes) and dma address of it (dma).
  536. */
  537. struct xhci_container_ctx {
  538. unsigned type;
  539. #define XHCI_CTX_TYPE_DEVICE 0x1
  540. #define XHCI_CTX_TYPE_INPUT 0x2
  541. int size;
  542. u8 *bytes;
  543. dma_addr_t dma;
  544. };
  545. /**
  546. * struct xhci_slot_ctx
  547. * @dev_info: Route string, device speed, hub info, and last valid endpoint
  548. * @dev_info2: Max exit latency for device number, root hub port number
  549. * @tt_info: tt_info is used to construct split transaction tokens
  550. * @dev_state: slot state and device address
  551. *
  552. * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
  553. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  554. * reserved at the end of the slot context for HC internal use.
  555. */
  556. struct xhci_slot_ctx {
  557. __le32 dev_info;
  558. __le32 dev_info2;
  559. __le32 tt_info;
  560. __le32 dev_state;
  561. /* offset 0x10 to 0x1f reserved for HC internal use */
  562. __le32 reserved[4];
  563. };
  564. /* dev_info bitmasks */
  565. /* Route String - 0:19 */
  566. #define ROUTE_STRING_MASK (0xfffff)
  567. /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
  568. #define DEV_SPEED (0xf << 20)
  569. /* bit 24 reserved */
  570. /* Is this LS/FS device connected through a HS hub? - bit 25 */
  571. #define DEV_MTT (0x1 << 25)
  572. /* Set if the device is a hub - bit 26 */
  573. #define DEV_HUB (0x1 << 26)
  574. /* Index of the last valid endpoint context in this device context - 27:31 */
  575. #define LAST_CTX_MASK (0x1f << 27)
  576. #define LAST_CTX(p) ((p) << 27)
  577. #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
  578. #define SLOT_FLAG (1 << 0)
  579. #define EP0_FLAG (1 << 1)
  580. /* dev_info2 bitmasks */
  581. /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
  582. #define MAX_EXIT (0xffff)
  583. /* Root hub port number that is needed to access the USB device */
  584. #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
  585. #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
  586. /* Maximum number of ports under a hub device */
  587. #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
  588. /* tt_info bitmasks */
  589. /*
  590. * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
  591. * The Slot ID of the hub that isolates the high speed signaling from
  592. * this low or full-speed device. '0' if attached to root hub port.
  593. */
  594. #define TT_SLOT (0xff)
  595. /*
  596. * The number of the downstream facing port of the high-speed hub
  597. * '0' if the device is not low or full speed.
  598. */
  599. #define TT_PORT (0xff << 8)
  600. #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
  601. /* dev_state bitmasks */
  602. /* USB device address - assigned by the HC */
  603. #define DEV_ADDR_MASK (0xff)
  604. /* bits 8:26 reserved */
  605. /* Slot state */
  606. #define SLOT_STATE (0x1f << 27)
  607. #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
  608. #define SLOT_STATE_DISABLED 0
  609. #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
  610. #define SLOT_STATE_DEFAULT 1
  611. #define SLOT_STATE_ADDRESSED 2
  612. #define SLOT_STATE_CONFIGURED 3
  613. /**
  614. * struct xhci_ep_ctx
  615. * @ep_info: endpoint state, streams, mult, and interval information.
  616. * @ep_info2: information on endpoint type, max packet size, max burst size,
  617. * error count, and whether the HC will force an event for all
  618. * transactions.
  619. * @deq: 64-bit ring dequeue pointer address. If the endpoint only
  620. * defines one stream, this points to the endpoint transfer ring.
  621. * Otherwise, it points to a stream context array, which has a
  622. * ring pointer for each flow.
  623. * @tx_info:
  624. * Average TRB lengths for the endpoint ring and
  625. * max payload within an Endpoint Service Interval Time (ESIT).
  626. *
  627. * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
  628. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  629. * reserved at the end of the endpoint context for HC internal use.
  630. */
  631. struct xhci_ep_ctx {
  632. __le32 ep_info;
  633. __le32 ep_info2;
  634. __le64 deq;
  635. __le32 tx_info;
  636. /* offset 0x14 - 0x1f reserved for HC internal use */
  637. __le32 reserved[3];
  638. };
  639. /* ep_info bitmasks */
  640. /*
  641. * Endpoint State - bits 0:2
  642. * 0 - disabled
  643. * 1 - running
  644. * 2 - halted due to halt condition - ok to manipulate endpoint ring
  645. * 3 - stopped
  646. * 4 - TRB error
  647. * 5-7 - reserved
  648. */
  649. #define EP_STATE_MASK (0xf)
  650. #define EP_STATE_DISABLED 0
  651. #define EP_STATE_RUNNING 1
  652. #define EP_STATE_HALTED 2
  653. #define EP_STATE_STOPPED 3
  654. #define EP_STATE_ERROR 4
  655. /* Mult - Max number of burtst within an interval, in EP companion desc. */
  656. #define EP_MULT(p) (((p) & 0x3) << 8)
  657. #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
  658. /* bits 10:14 are Max Primary Streams */
  659. /* bit 15 is Linear Stream Array */
  660. /* Interval - period between requests to an endpoint - 125u increments. */
  661. #define EP_INTERVAL(p) (((p) & 0xff) << 16)
  662. #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
  663. #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
  664. #define EP_MAXPSTREAMS_MASK (0x1f << 10)
  665. #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
  666. /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
  667. #define EP_HAS_LSA (1 << 15)
  668. /* ep_info2 bitmasks */
  669. /*
  670. * Force Event - generate transfer events for all TRBs for this endpoint
  671. * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
  672. */
  673. #define FORCE_EVENT (0x1)
  674. #define ERROR_COUNT(p) (((p) & 0x3) << 1)
  675. #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
  676. #define EP_TYPE(p) ((p) << 3)
  677. #define ISOC_OUT_EP 1
  678. #define BULK_OUT_EP 2
  679. #define INT_OUT_EP 3
  680. #define CTRL_EP 4
  681. #define ISOC_IN_EP 5
  682. #define BULK_IN_EP 6
  683. #define INT_IN_EP 7
  684. /* bit 6 reserved */
  685. /* bit 7 is Host Initiate Disable - for disabling stream selection */
  686. #define MAX_BURST(p) (((p)&0xff) << 8)
  687. #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
  688. #define MAX_PACKET(p) (((p)&0xffff) << 16)
  689. #define MAX_PACKET_MASK (0xffff << 16)
  690. #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
  691. /* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
  692. * USB2.0 spec 9.6.6.
  693. */
  694. #define GET_MAX_PACKET(p) ((p) & 0x7ff)
  695. /* tx_info bitmasks */
  696. #define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
  697. #define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
  698. #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
  699. /* deq bitmasks */
  700. #define EP_CTX_CYCLE_MASK (1 << 0)
  701. #define SCTX_DEQ_MASK (~0xfL)
  702. /**
  703. * struct xhci_input_control_context
  704. * Input control context; see section 6.2.5.
  705. *
  706. * @drop_context: set the bit of the endpoint context you want to disable
  707. * @add_context: set the bit of the endpoint context you want to enable
  708. */
  709. struct xhci_input_control_ctx {
  710. __le32 drop_flags;
  711. __le32 add_flags;
  712. __le32 rsvd2[6];
  713. };
  714. #define EP_IS_ADDED(ctrl_ctx, i) \
  715. (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
  716. #define EP_IS_DROPPED(ctrl_ctx, i) \
  717. (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
  718. /* Represents everything that is needed to issue a command on the command ring.
  719. * It's useful to pre-allocate these for commands that cannot fail due to
  720. * out-of-memory errors, like freeing streams.
  721. */
  722. struct xhci_command {
  723. /* Input context for changing device state */
  724. struct xhci_container_ctx *in_ctx;
  725. u32 status;
  726. /* If completion is null, no one is waiting on this command
  727. * and the structure can be freed after the command completes.
  728. */
  729. struct completion *completion;
  730. union xhci_trb *command_trb;
  731. struct list_head cmd_list;
  732. };
  733. /* drop context bitmasks */
  734. #define DROP_EP(x) (0x1 << x)
  735. /* add context bitmasks */
  736. #define ADD_EP(x) (0x1 << x)
  737. struct xhci_stream_ctx {
  738. /* 64-bit stream ring address, cycle state, and stream type */
  739. __le64 stream_ring;
  740. /* offset 0x14 - 0x1f reserved for HC internal use */
  741. __le32 reserved[2];
  742. };
  743. /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
  744. #define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
  745. /* Secondary stream array type, dequeue pointer is to a transfer ring */
  746. #define SCT_SEC_TR 0
  747. /* Primary stream array type, dequeue pointer is to a transfer ring */
  748. #define SCT_PRI_TR 1
  749. /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
  750. #define SCT_SSA_8 2
  751. #define SCT_SSA_16 3
  752. #define SCT_SSA_32 4
  753. #define SCT_SSA_64 5
  754. #define SCT_SSA_128 6
  755. #define SCT_SSA_256 7
  756. /* Assume no secondary streams for now */
  757. struct xhci_stream_info {
  758. struct xhci_ring **stream_rings;
  759. /* Number of streams, including stream 0 (which drivers can't use) */
  760. unsigned int num_streams;
  761. /* The stream context array may be bigger than
  762. * the number of streams the driver asked for
  763. */
  764. struct xhci_stream_ctx *stream_ctx_array;
  765. unsigned int num_stream_ctxs;
  766. dma_addr_t ctx_array_dma;
  767. /* For mapping physical TRB addresses to segments in stream rings */
  768. struct radix_tree_root trb_address_map;
  769. struct xhci_command *free_streams_command;
  770. };
  771. #define SMALL_STREAM_ARRAY_SIZE 256
  772. #define MEDIUM_STREAM_ARRAY_SIZE 1024
  773. /* Some Intel xHCI host controllers need software to keep track of the bus
  774. * bandwidth. Keep track of endpoint info here. Each root port is allocated
  775. * the full bus bandwidth. We must also treat TTs (including each port under a
  776. * multi-TT hub) as a separate bandwidth domain. The direct memory interface
  777. * (DMI) also limits the total bandwidth (across all domains) that can be used.
  778. */
  779. struct xhci_bw_info {
  780. /* ep_interval is zero-based */
  781. unsigned int ep_interval;
  782. /* mult and num_packets are one-based */
  783. unsigned int mult;
  784. unsigned int num_packets;
  785. unsigned int max_packet_size;
  786. unsigned int max_esit_payload;
  787. unsigned int type;
  788. };
  789. /* "Block" sizes in bytes the hardware uses for different device speeds.
  790. * The logic in this part of the hardware limits the number of bits the hardware
  791. * can use, so must represent bandwidth in a less precise manner to mimic what
  792. * the scheduler hardware computes.
  793. */
  794. #define FS_BLOCK 1
  795. #define HS_BLOCK 4
  796. #define SS_BLOCK 16
  797. #define DMI_BLOCK 32
  798. /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
  799. * with each byte transferred. SuperSpeed devices have an initial overhead to
  800. * set up bursts. These are in blocks, see above. LS overhead has already been
  801. * translated into FS blocks.
  802. */
  803. #define DMI_OVERHEAD 8
  804. #define DMI_OVERHEAD_BURST 4
  805. #define SS_OVERHEAD 8
  806. #define SS_OVERHEAD_BURST 32
  807. #define HS_OVERHEAD 26
  808. #define FS_OVERHEAD 20
  809. #define LS_OVERHEAD 128
  810. /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
  811. * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
  812. * of overhead associated with split transfers crossing microframe boundaries.
  813. * 31 blocks is pure protocol overhead.
  814. */
  815. #define TT_HS_OVERHEAD (31 + 94)
  816. #define TT_DMI_OVERHEAD (25 + 12)
  817. /* Bandwidth limits in blocks */
  818. #define FS_BW_LIMIT 1285
  819. #define TT_BW_LIMIT 1320
  820. #define HS_BW_LIMIT 1607
  821. #define SS_BW_LIMIT_IN 3906
  822. #define DMI_BW_LIMIT_IN 3906
  823. #define SS_BW_LIMIT_OUT 3906
  824. #define DMI_BW_LIMIT_OUT 3906
  825. /* Percentage of bus bandwidth reserved for non-periodic transfers */
  826. #define FS_BW_RESERVED 10
  827. #define HS_BW_RESERVED 20
  828. #define SS_BW_RESERVED 10
  829. struct xhci_virt_ep {
  830. struct xhci_ring *ring;
  831. /* Related to endpoints that are configured to use stream IDs only */
  832. struct xhci_stream_info *stream_info;
  833. /* Temporary storage in case the configure endpoint command fails and we
  834. * have to restore the device state to the previous state
  835. */
  836. struct xhci_ring *new_ring;
  837. unsigned int ep_state;
  838. #define SET_DEQ_PENDING (1 << 0)
  839. #define EP_HALTED (1 << 1) /* For stall handling */
  840. #define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
  841. /* Transitioning the endpoint to using streams, don't enqueue URBs */
  842. #define EP_GETTING_STREAMS (1 << 3)
  843. #define EP_HAS_STREAMS (1 << 4)
  844. /* Transitioning the endpoint to not using streams, don't enqueue URBs */
  845. #define EP_GETTING_NO_STREAMS (1 << 5)
  846. /* ---- Related to URB cancellation ---- */
  847. struct list_head cancelled_td_list;
  848. struct xhci_td *stopped_td;
  849. unsigned int stopped_stream;
  850. /* Watchdog timer for stop endpoint command to cancel URBs */
  851. struct timer_list stop_cmd_timer;
  852. int stop_cmds_pending;
  853. struct xhci_hcd *xhci;
  854. /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
  855. * command. We'll need to update the ring's dequeue segment and dequeue
  856. * pointer after the command completes.
  857. */
  858. struct xhci_segment *queued_deq_seg;
  859. union xhci_trb *queued_deq_ptr;
  860. /*
  861. * Sometimes the xHC can not process isochronous endpoint ring quickly
  862. * enough, and it will miss some isoc tds on the ring and generate
  863. * a Missed Service Error Event.
  864. * Set skip flag when receive a Missed Service Error Event and
  865. * process the missed tds on the endpoint ring.
  866. */
  867. bool skip;
  868. /* Bandwidth checking storage */
  869. struct xhci_bw_info bw_info;
  870. struct list_head bw_endpoint_list;
  871. /* Isoch Frame ID checking storage */
  872. int next_frame_id;
  873. };
  874. enum xhci_overhead_type {
  875. LS_OVERHEAD_TYPE = 0,
  876. FS_OVERHEAD_TYPE,
  877. HS_OVERHEAD_TYPE,
  878. };
  879. struct xhci_interval_bw {
  880. unsigned int num_packets;
  881. /* Sorted by max packet size.
  882. * Head of the list is the greatest max packet size.
  883. */
  884. struct list_head endpoints;
  885. /* How many endpoints of each speed are present. */
  886. unsigned int overhead[3];
  887. };
  888. #define XHCI_MAX_INTERVAL 16
  889. struct xhci_interval_bw_table {
  890. unsigned int interval0_esit_payload;
  891. struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
  892. /* Includes reserved bandwidth for async endpoints */
  893. unsigned int bw_used;
  894. unsigned int ss_bw_in;
  895. unsigned int ss_bw_out;
  896. };
  897. struct xhci_virt_device {
  898. struct usb_device *udev;
  899. /*
  900. * Commands to the hardware are passed an "input context" that
  901. * tells the hardware what to change in its data structures.
  902. * The hardware will return changes in an "output context" that
  903. * software must allocate for the hardware. We need to keep
  904. * track of input and output contexts separately because
  905. * these commands might fail and we don't trust the hardware.
  906. */
  907. struct xhci_container_ctx *out_ctx;
  908. /* Used for addressing devices and configuration changes */
  909. struct xhci_container_ctx *in_ctx;
  910. /* Rings saved to ensure old alt settings can be re-instated */
  911. struct xhci_ring **ring_cache;
  912. int num_rings_cached;
  913. #define XHCI_MAX_RINGS_CACHED 31
  914. struct xhci_virt_ep eps[31];
  915. struct completion cmd_completion;
  916. u8 fake_port;
  917. u8 real_port;
  918. struct xhci_interval_bw_table *bw_table;
  919. struct xhci_tt_bw_info *tt_info;
  920. /* The current max exit latency for the enabled USB3 link states. */
  921. u16 current_mel;
  922. };
  923. /*
  924. * For each roothub, keep track of the bandwidth information for each periodic
  925. * interval.
  926. *
  927. * If a high speed hub is attached to the roothub, each TT associated with that
  928. * hub is a separate bandwidth domain. The interval information for the
  929. * endpoints on the devices under that TT will appear in the TT structure.
  930. */
  931. struct xhci_root_port_bw_info {
  932. struct list_head tts;
  933. unsigned int num_active_tts;
  934. struct xhci_interval_bw_table bw_table;
  935. };
  936. struct xhci_tt_bw_info {
  937. struct list_head tt_list;
  938. int slot_id;
  939. int ttport;
  940. struct xhci_interval_bw_table bw_table;
  941. int active_eps;
  942. };
  943. /**
  944. * struct xhci_device_context_array
  945. * @dev_context_ptr array of 64-bit DMA addresses for device contexts
  946. */
  947. struct xhci_device_context_array {
  948. /* 64-bit device addresses; we only write 32-bit addresses */
  949. __le64 dev_context_ptrs[MAX_HC_SLOTS];
  950. /* private xHCD pointers */
  951. dma_addr_t dma;
  952. };
  953. /* TODO: write function to set the 64-bit device DMA address */
  954. /*
  955. * TODO: change this to be dynamically sized at HC mem init time since the HC
  956. * might not be able to handle the maximum number of devices possible.
  957. */
  958. struct xhci_transfer_event {
  959. /* 64-bit buffer address, or immediate data */
  960. __le64 buffer;
  961. __le32 transfer_len;
  962. /* This field is interpreted differently based on the type of TRB */
  963. __le32 flags;
  964. };
  965. /* Transfer event TRB length bit mask */
  966. /* bits 0:23 */
  967. #define EVENT_TRB_LEN(p) ((p) & 0xffffff)
  968. /** Transfer Event bit fields **/
  969. #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
  970. /* Completion Code - only applicable for some types of TRBs */
  971. #define COMP_CODE_MASK (0xff << 24)
  972. #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
  973. #define COMP_SUCCESS 1
  974. /* Data Buffer Error */
  975. #define COMP_DB_ERR 2
  976. /* Babble Detected Error */
  977. #define COMP_BABBLE 3
  978. /* USB Transaction Error */
  979. #define COMP_TX_ERR 4
  980. /* TRB Error - some TRB field is invalid */
  981. #define COMP_TRB_ERR 5
  982. /* Stall Error - USB device is stalled */
  983. #define COMP_STALL 6
  984. /* Resource Error - HC doesn't have memory for that device configuration */
  985. #define COMP_ENOMEM 7
  986. /* Bandwidth Error - not enough room in schedule for this dev config */
  987. #define COMP_BW_ERR 8
  988. /* No Slots Available Error - HC ran out of device slots */
  989. #define COMP_ENOSLOTS 9
  990. /* Invalid Stream Type Error */
  991. #define COMP_STREAM_ERR 10
  992. /* Slot Not Enabled Error - doorbell rung for disabled device slot */
  993. #define COMP_EBADSLT 11
  994. /* Endpoint Not Enabled Error */
  995. #define COMP_EBADEP 12
  996. /* Short Packet */
  997. #define COMP_SHORT_TX 13
  998. /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
  999. #define COMP_UNDERRUN 14
  1000. /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
  1001. #define COMP_OVERRUN 15
  1002. /* Virtual Function Event Ring Full Error */
  1003. #define COMP_VF_FULL 16
  1004. /* Parameter Error - Context parameter is invalid */
  1005. #define COMP_EINVAL 17
  1006. /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
  1007. #define COMP_BW_OVER 18
  1008. /* Context State Error - illegal context state transition requested */
  1009. #define COMP_CTX_STATE 19
  1010. /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
  1011. #define COMP_PING_ERR 20
  1012. /* Event Ring is full */
  1013. #define COMP_ER_FULL 21
  1014. /* Incompatible Device Error */
  1015. #define COMP_DEV_ERR 22
  1016. /* Missed Service Error - HC couldn't service an isoc ep within interval */
  1017. #define COMP_MISSED_INT 23
  1018. /* Successfully stopped command ring */
  1019. #define COMP_CMD_STOP 24
  1020. /* Successfully aborted current command and stopped command ring */
  1021. #define COMP_CMD_ABORT 25
  1022. /* Stopped - transfer was terminated by a stop endpoint command */
  1023. #define COMP_STOP 26
  1024. /* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
  1025. #define COMP_STOP_INVAL 27
  1026. /* Same as COMP_EP_STOPPED, but a short packet detected */
  1027. #define COMP_STOP_SHORT 28
  1028. /* Max Exit Latency Too Large Error */
  1029. #define COMP_MEL_ERR 29
  1030. /* TRB type 30 reserved */
  1031. /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
  1032. #define COMP_BUFF_OVER 31
  1033. /* Event Lost Error - xHC has an "internal event overrun condition" */
  1034. #define COMP_ISSUES 32
  1035. /* Undefined Error - reported when other error codes don't apply */
  1036. #define COMP_UNKNOWN 33
  1037. /* Invalid Stream ID Error */
  1038. #define COMP_STRID_ERR 34
  1039. /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
  1040. #define COMP_2ND_BW_ERR 35
  1041. /* Split Transaction Error */
  1042. #define COMP_SPLIT_ERR 36
  1043. struct xhci_link_trb {
  1044. /* 64-bit segment pointer*/
  1045. __le64 segment_ptr;
  1046. __le32 intr_target;
  1047. __le32 control;
  1048. };
  1049. /* control bitfields */
  1050. #define LINK_TOGGLE (0x1<<1)
  1051. /* Command completion event TRB */
  1052. struct xhci_event_cmd {
  1053. /* Pointer to command TRB, or the value passed by the event data trb */
  1054. __le64 cmd_trb;
  1055. __le32 status;
  1056. __le32 flags;
  1057. };
  1058. /* flags bitmasks */
  1059. /* Address device - disable SetAddress */
  1060. #define TRB_BSR (1<<9)
  1061. enum xhci_setup_dev {
  1062. SETUP_CONTEXT_ONLY,
  1063. SETUP_CONTEXT_ADDRESS,
  1064. };
  1065. /* bits 16:23 are the virtual function ID */
  1066. /* bits 24:31 are the slot ID */
  1067. #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
  1068. #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
  1069. /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
  1070. #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
  1071. #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
  1072. #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
  1073. #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
  1074. #define LAST_EP_INDEX 30
  1075. /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
  1076. #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
  1077. #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
  1078. #define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
  1079. /* Port Status Change Event TRB fields */
  1080. /* Port ID - bits 31:24 */
  1081. #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
  1082. /* Normal TRB fields */
  1083. /* transfer_len bitmasks - bits 0:16 */
  1084. #define TRB_LEN(p) ((p) & 0x1ffff)
  1085. /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
  1086. #define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
  1087. /* Interrupter Target - which MSI-X vector to target the completion event at */
  1088. #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
  1089. #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
  1090. #define TRB_TBC(p) (((p) & 0x3) << 7)
  1091. #define TRB_TLBPC(p) (((p) & 0xf) << 16)
  1092. /* Cycle bit - indicates TRB ownership by HC or HCD */
  1093. #define TRB_CYCLE (1<<0)
  1094. /*
  1095. * Force next event data TRB to be evaluated before task switch.
  1096. * Used to pass OS data back after a TD completes.
  1097. */
  1098. #define TRB_ENT (1<<1)
  1099. /* Interrupt on short packet */
  1100. #define TRB_ISP (1<<2)
  1101. /* Set PCIe no snoop attribute */
  1102. #define TRB_NO_SNOOP (1<<3)
  1103. /* Chain multiple TRBs into a TD */
  1104. #define TRB_CHAIN (1<<4)
  1105. /* Interrupt on completion */
  1106. #define TRB_IOC (1<<5)
  1107. /* The buffer pointer contains immediate data */
  1108. #define TRB_IDT (1<<6)
  1109. /* Block Event Interrupt */
  1110. #define TRB_BEI (1<<9)
  1111. /* Control transfer TRB specific fields */
  1112. #define TRB_DIR_IN (1<<16)
  1113. #define TRB_TX_TYPE(p) ((p) << 16)
  1114. #define TRB_DATA_OUT 2
  1115. #define TRB_DATA_IN 3
  1116. /* Isochronous TRB specific fields */
  1117. #define TRB_SIA (1<<31)
  1118. #define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
  1119. struct xhci_generic_trb {
  1120. __le32 field[4];
  1121. };
  1122. union xhci_trb {
  1123. struct xhci_link_trb link;
  1124. struct xhci_transfer_event trans_event;
  1125. struct xhci_event_cmd event_cmd;
  1126. struct xhci_generic_trb generic;
  1127. };
  1128. /* TRB bit mask */
  1129. #define TRB_TYPE_BITMASK (0xfc00)
  1130. #define TRB_TYPE(p) ((p) << 10)
  1131. #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
  1132. /* TRB type IDs */
  1133. /* bulk, interrupt, isoc scatter/gather, and control data stage */
  1134. #define TRB_NORMAL 1
  1135. /* setup stage for control transfers */
  1136. #define TRB_SETUP 2
  1137. /* data stage for control transfers */
  1138. #define TRB_DATA 3
  1139. /* status stage for control transfers */
  1140. #define TRB_STATUS 4
  1141. /* isoc transfers */
  1142. #define TRB_ISOC 5
  1143. /* TRB for linking ring segments */
  1144. #define TRB_LINK 6
  1145. #define TRB_EVENT_DATA 7
  1146. /* Transfer Ring No-op (not for the command ring) */
  1147. #define TRB_TR_NOOP 8
  1148. /* Command TRBs */
  1149. /* Enable Slot Command */
  1150. #define TRB_ENABLE_SLOT 9
  1151. /* Disable Slot Command */
  1152. #define TRB_DISABLE_SLOT 10
  1153. /* Address Device Command */
  1154. #define TRB_ADDR_DEV 11
  1155. /* Configure Endpoint Command */
  1156. #define TRB_CONFIG_EP 12
  1157. /* Evaluate Context Command */
  1158. #define TRB_EVAL_CONTEXT 13
  1159. /* Reset Endpoint Command */
  1160. #define TRB_RESET_EP 14
  1161. /* Stop Transfer Ring Command */
  1162. #define TRB_STOP_RING 15
  1163. /* Set Transfer Ring Dequeue Pointer Command */
  1164. #define TRB_SET_DEQ 16
  1165. /* Reset Device Command */
  1166. #define TRB_RESET_DEV 17
  1167. /* Force Event Command (opt) */
  1168. #define TRB_FORCE_EVENT 18
  1169. /* Negotiate Bandwidth Command (opt) */
  1170. #define TRB_NEG_BANDWIDTH 19
  1171. /* Set Latency Tolerance Value Command (opt) */
  1172. #define TRB_SET_LT 20
  1173. /* Get port bandwidth Command */
  1174. #define TRB_GET_BW 21
  1175. /* Force Header Command - generate a transaction or link management packet */
  1176. #define TRB_FORCE_HEADER 22
  1177. /* No-op Command - not for transfer rings */
  1178. #define TRB_CMD_NOOP 23
  1179. /* TRB IDs 24-31 reserved */
  1180. /* Event TRBS */
  1181. /* Transfer Event */
  1182. #define TRB_TRANSFER 32
  1183. /* Command Completion Event */
  1184. #define TRB_COMPLETION 33
  1185. /* Port Status Change Event */
  1186. #define TRB_PORT_STATUS 34
  1187. /* Bandwidth Request Event (opt) */
  1188. #define TRB_BANDWIDTH_EVENT 35
  1189. /* Doorbell Event (opt) */
  1190. #define TRB_DOORBELL 36
  1191. /* Host Controller Event */
  1192. #define TRB_HC_EVENT 37
  1193. /* Device Notification Event - device sent function wake notification */
  1194. #define TRB_DEV_NOTE 38
  1195. /* MFINDEX Wrap Event - microframe counter wrapped */
  1196. #define TRB_MFINDEX_WRAP 39
  1197. /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
  1198. /* Nec vendor-specific command completion event. */
  1199. #define TRB_NEC_CMD_COMP 48
  1200. /* Get NEC firmware revision. */
  1201. #define TRB_NEC_GET_FW 49
  1202. #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  1203. /* Above, but for __le32 types -- can avoid work by swapping constants: */
  1204. #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1205. cpu_to_le32(TRB_TYPE(TRB_LINK)))
  1206. #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1207. cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
  1208. #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
  1209. #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
  1210. /*
  1211. * TRBS_PER_SEGMENT must be a multiple of 4,
  1212. * since the command ring is 64-byte aligned.
  1213. * It must also be greater than 16.
  1214. */
  1215. #define TRBS_PER_SEGMENT 256
  1216. /* Allow two commands + a link TRB, along with any reserved command TRBs */
  1217. #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
  1218. #define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
  1219. #define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
  1220. /* TRB buffer pointers can't cross 64KB boundaries */
  1221. #define TRB_MAX_BUFF_SHIFT 16
  1222. #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
  1223. struct xhci_segment {
  1224. union xhci_trb *trbs;
  1225. /* private to HCD */
  1226. struct xhci_segment *next;
  1227. dma_addr_t dma;
  1228. };
  1229. struct xhci_td {
  1230. struct list_head td_list;
  1231. struct list_head cancelled_td_list;
  1232. struct urb *urb;
  1233. struct xhci_segment *start_seg;
  1234. union xhci_trb *first_trb;
  1235. union xhci_trb *last_trb;
  1236. /* actual_length of the URB has already been set */
  1237. bool urb_length_set;
  1238. };
  1239. /* xHCI command default timeout value */
  1240. #define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
  1241. /* command descriptor */
  1242. struct xhci_cd {
  1243. struct xhci_command *command;
  1244. union xhci_trb *cmd_trb;
  1245. };
  1246. struct xhci_dequeue_state {
  1247. struct xhci_segment *new_deq_seg;
  1248. union xhci_trb *new_deq_ptr;
  1249. int new_cycle_state;
  1250. };
  1251. enum xhci_ring_type {
  1252. TYPE_CTRL = 0,
  1253. TYPE_ISOC,
  1254. TYPE_BULK,
  1255. TYPE_INTR,
  1256. TYPE_STREAM,
  1257. TYPE_COMMAND,
  1258. TYPE_EVENT,
  1259. };
  1260. struct xhci_ring {
  1261. struct xhci_segment *first_seg;
  1262. struct xhci_segment *last_seg;
  1263. union xhci_trb *enqueue;
  1264. struct xhci_segment *enq_seg;
  1265. unsigned int enq_updates;
  1266. union xhci_trb *dequeue;
  1267. struct xhci_segment *deq_seg;
  1268. unsigned int deq_updates;
  1269. struct list_head td_list;
  1270. /*
  1271. * Write the cycle state into the TRB cycle field to give ownership of
  1272. * the TRB to the host controller (if we are the producer), or to check
  1273. * if we own the TRB (if we are the consumer). See section 4.9.1.
  1274. */
  1275. u32 cycle_state;
  1276. unsigned int stream_id;
  1277. unsigned int num_segs;
  1278. unsigned int num_trbs_free;
  1279. unsigned int num_trbs_free_temp;
  1280. enum xhci_ring_type type;
  1281. bool last_td_was_short;
  1282. struct radix_tree_root *trb_address_map;
  1283. };
  1284. struct xhci_erst_entry {
  1285. /* 64-bit event ring segment address */
  1286. __le64 seg_addr;
  1287. __le32 seg_size;
  1288. /* Set to zero */
  1289. __le32 rsvd;
  1290. };
  1291. struct xhci_erst {
  1292. struct xhci_erst_entry *entries;
  1293. unsigned int num_entries;
  1294. /* xhci->event_ring keeps track of segment dma addresses */
  1295. dma_addr_t erst_dma_addr;
  1296. /* Num entries the ERST can contain */
  1297. unsigned int erst_size;
  1298. };
  1299. struct xhci_scratchpad {
  1300. u64 *sp_array;
  1301. dma_addr_t sp_dma;
  1302. void **sp_buffers;
  1303. dma_addr_t *sp_dma_buffers;
  1304. };
  1305. struct urb_priv {
  1306. int length;
  1307. int td_cnt;
  1308. struct xhci_td *td[0];
  1309. };
  1310. /*
  1311. * Each segment table entry is 4*32bits long. 1K seems like an ok size:
  1312. * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
  1313. * meaning 64 ring segments.
  1314. * Initial allocated size of the ERST, in number of entries */
  1315. #define ERST_NUM_SEGS 1
  1316. /* Initial allocated size of the ERST, in number of entries */
  1317. #define ERST_SIZE 64
  1318. /* Initial number of event segment rings allocated */
  1319. #define ERST_ENTRIES 1
  1320. /* Poll every 60 seconds */
  1321. #define POLL_TIMEOUT 60
  1322. /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
  1323. #define XHCI_STOP_EP_CMD_TIMEOUT 5
  1324. /* XXX: Make these module parameters */
  1325. struct s3_save {
  1326. u32 command;
  1327. u32 dev_nt;
  1328. u64 dcbaa_ptr;
  1329. u32 config_reg;
  1330. u32 irq_pending;
  1331. u32 irq_control;
  1332. u32 erst_size;
  1333. u64 erst_base;
  1334. u64 erst_dequeue;
  1335. };
  1336. /* Use for lpm */
  1337. struct dev_info {
  1338. u32 dev_id;
  1339. struct list_head list;
  1340. };
  1341. struct xhci_bus_state {
  1342. unsigned long bus_suspended;
  1343. unsigned long next_statechange;
  1344. /* Port suspend arrays are indexed by the portnum of the fake roothub */
  1345. /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
  1346. u32 port_c_suspend;
  1347. u32 suspended_ports;
  1348. u32 port_remote_wakeup;
  1349. unsigned long resume_done[USB_MAXCHILDREN];
  1350. /* which ports have started to resume */
  1351. unsigned long resuming_ports;
  1352. /* Which ports are waiting on RExit to U0 transition. */
  1353. unsigned long rexit_ports;
  1354. struct completion rexit_done[USB_MAXCHILDREN];
  1355. };
  1356. /*
  1357. * It can take up to 20 ms to transition from RExit to U0 on the
  1358. * Intel Lynx Point LP xHCI host.
  1359. */
  1360. #define XHCI_MAX_REXIT_TIMEOUT_MS 20
  1361. static inline unsigned int hcd_index(struct usb_hcd *hcd)
  1362. {
  1363. if (hcd->speed >= HCD_USB3)
  1364. return 0;
  1365. else
  1366. return 1;
  1367. }
  1368. struct xhci_hub {
  1369. u8 maj_rev;
  1370. u8 min_rev;
  1371. u32 *psi; /* array of protocol speed ID entries */
  1372. u8 psi_count;
  1373. u8 psi_uid_count;
  1374. };
  1375. /* There is one xhci_hcd structure per controller */
  1376. struct xhci_hcd {
  1377. struct usb_hcd *main_hcd;
  1378. struct usb_hcd *shared_hcd;
  1379. /* glue to PCI and HCD framework */
  1380. struct xhci_cap_regs __iomem *cap_regs;
  1381. struct xhci_op_regs __iomem *op_regs;
  1382. struct xhci_run_regs __iomem *run_regs;
  1383. struct xhci_doorbell_array __iomem *dba;
  1384. /* Our HCD's current interrupter register set */
  1385. struct xhci_intr_reg __iomem *ir_set;
  1386. /* Cached register copies of read-only HC data */
  1387. __u32 hcs_params1;
  1388. __u32 hcs_params2;
  1389. __u32 hcs_params3;
  1390. __u32 hcc_params;
  1391. __u32 hcc_params2;
  1392. spinlock_t lock;
  1393. /* packed release number */
  1394. u8 sbrn;
  1395. u16 hci_version;
  1396. u8 max_slots;
  1397. u8 max_interrupters;
  1398. u8 max_ports;
  1399. u8 isoc_threshold;
  1400. int event_ring_max;
  1401. int addr_64;
  1402. /* 4KB min, 128MB max */
  1403. int page_size;
  1404. /* Valid values are 12 to 20, inclusive */
  1405. int page_shift;
  1406. /* msi-x vectors */
  1407. int msix_count;
  1408. struct msix_entry *msix_entries;
  1409. /* optional clock */
  1410. struct clk *clk;
  1411. /* data structures */
  1412. struct xhci_device_context_array *dcbaa;
  1413. struct xhci_ring *cmd_ring;
  1414. unsigned int cmd_ring_state;
  1415. #define CMD_RING_STATE_RUNNING (1 << 0)
  1416. #define CMD_RING_STATE_ABORTED (1 << 1)
  1417. #define CMD_RING_STATE_STOPPED (1 << 2)
  1418. struct list_head cmd_list;
  1419. unsigned int cmd_ring_reserved_trbs;
  1420. struct delayed_work cmd_timer;
  1421. struct completion cmd_ring_stop_completion;
  1422. struct xhci_command *current_cmd;
  1423. struct xhci_ring *event_ring;
  1424. struct xhci_erst erst;
  1425. /* Scratchpad */
  1426. struct xhci_scratchpad *scratchpad;
  1427. /* Store LPM test failed devices' information */
  1428. struct list_head lpm_failed_devs;
  1429. /* slot enabling and address device helpers */
  1430. /* these are not thread safe so use mutex */
  1431. struct mutex mutex;
  1432. struct completion addr_dev;
  1433. int slot_id;
  1434. /* For USB 3.0 LPM enable/disable. */
  1435. struct xhci_command *lpm_command;
  1436. /* Internal mirror of the HW's dcbaa */
  1437. struct xhci_virt_device *devs[MAX_HC_SLOTS];
  1438. /* For keeping track of bandwidth domains per roothub. */
  1439. struct xhci_root_port_bw_info *rh_bw;
  1440. /* DMA pools */
  1441. struct dma_pool *device_pool;
  1442. struct dma_pool *segment_pool;
  1443. struct dma_pool *small_streams_pool;
  1444. struct dma_pool *medium_streams_pool;
  1445. /* Host controller watchdog timer structures */
  1446. unsigned int xhc_state;
  1447. u32 command;
  1448. struct s3_save s3;
  1449. /* Host controller is dying - not responding to commands. "I'm not dead yet!"
  1450. *
  1451. * xHC interrupts have been disabled and a watchdog timer will (or has already)
  1452. * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
  1453. * that sees this status (other than the timer that set it) should stop touching
  1454. * hardware immediately. Interrupt handlers should return immediately when
  1455. * they see this status (any time they drop and re-acquire xhci->lock).
  1456. * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
  1457. * putting the TD on the canceled list, etc.
  1458. *
  1459. * There are no reports of xHCI host controllers that display this issue.
  1460. */
  1461. #define XHCI_STATE_DYING (1 << 0)
  1462. #define XHCI_STATE_HALTED (1 << 1)
  1463. #define XHCI_STATE_REMOVING (1 << 2)
  1464. /* Statistics */
  1465. int error_bitmask;
  1466. unsigned int quirks;
  1467. #define XHCI_LINK_TRB_QUIRK (1 << 0)
  1468. #define XHCI_RESET_EP_QUIRK (1 << 1)
  1469. #define XHCI_NEC_HOST (1 << 2)
  1470. #define XHCI_AMD_PLL_FIX (1 << 3)
  1471. #define XHCI_SPURIOUS_SUCCESS (1 << 4)
  1472. /*
  1473. * Certain Intel host controllers have a limit to the number of endpoint
  1474. * contexts they can handle. Ideally, they would signal that they can't handle
  1475. * anymore endpoint contexts by returning a Resource Error for the Configure
  1476. * Endpoint command, but they don't. Instead they expect software to keep track
  1477. * of the number of active endpoints for them, across configure endpoint
  1478. * commands, reset device commands, disable slot commands, and address device
  1479. * commands.
  1480. */
  1481. #define XHCI_EP_LIMIT_QUIRK (1 << 5)
  1482. #define XHCI_BROKEN_MSI (1 << 6)
  1483. #define XHCI_RESET_ON_RESUME (1 << 7)
  1484. #define XHCI_SW_BW_CHECKING (1 << 8)
  1485. #define XHCI_AMD_0x96_HOST (1 << 9)
  1486. #define XHCI_TRUST_TX_LENGTH (1 << 10)
  1487. #define XHCI_LPM_SUPPORT (1 << 11)
  1488. #define XHCI_INTEL_HOST (1 << 12)
  1489. #define XHCI_SPURIOUS_REBOOT (1 << 13)
  1490. #define XHCI_COMP_MODE_QUIRK (1 << 14)
  1491. #define XHCI_AVOID_BEI (1 << 15)
  1492. #define XHCI_PLAT (1 << 16)
  1493. #define XHCI_SLOW_SUSPEND (1 << 17)
  1494. #define XHCI_SPURIOUS_WAKEUP (1 << 18)
  1495. /* For controllers with a broken beyond repair streams implementation */
  1496. #define XHCI_BROKEN_STREAMS (1 << 19)
  1497. #define XHCI_PME_STUCK_QUIRK (1 << 20)
  1498. #define XHCI_MISSING_CAS (1 << 24)
  1499. unsigned int num_active_eps;
  1500. unsigned int limit_active_eps;
  1501. /* There are two roothubs to keep track of bus suspend info for */
  1502. struct xhci_bus_state bus_state[2];
  1503. /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
  1504. u8 *port_array;
  1505. /* Array of pointers to USB 3.0 PORTSC registers */
  1506. __le32 __iomem **usb3_ports;
  1507. unsigned int num_usb3_ports;
  1508. /* Array of pointers to USB 2.0 PORTSC registers */
  1509. __le32 __iomem **usb2_ports;
  1510. struct xhci_hub usb2_rhub;
  1511. struct xhci_hub usb3_rhub;
  1512. unsigned int num_usb2_ports;
  1513. /* support xHCI 0.96 spec USB2 software LPM */
  1514. unsigned sw_lpm_support:1;
  1515. /* support xHCI 1.0 spec USB2 hardware LPM */
  1516. unsigned hw_lpm_support:1;
  1517. /* cached usb2 extened protocol capabilites */
  1518. u32 *ext_caps;
  1519. unsigned int num_ext_caps;
  1520. /* Compliance Mode Recovery Data */
  1521. struct timer_list comp_mode_recovery_timer;
  1522. u32 port_status_u0;
  1523. /* Compliance Mode Timer Triggered every 2 seconds */
  1524. #define COMP_MODE_RCVRY_MSECS 2000
  1525. };
  1526. /* Platform specific overrides to generic XHCI hc_driver ops */
  1527. struct xhci_driver_overrides {
  1528. size_t extra_priv_size;
  1529. int (*reset)(struct usb_hcd *hcd);
  1530. int (*start)(struct usb_hcd *hcd);
  1531. };
  1532. #define XHCI_CFC_DELAY 10
  1533. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  1534. static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
  1535. {
  1536. struct usb_hcd *primary_hcd;
  1537. if (usb_hcd_is_primary_hcd(hcd))
  1538. primary_hcd = hcd;
  1539. else
  1540. primary_hcd = hcd->primary_hcd;
  1541. return (struct xhci_hcd *) (primary_hcd->hcd_priv);
  1542. }
  1543. static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
  1544. {
  1545. return xhci->main_hcd;
  1546. }
  1547. #define xhci_dbg(xhci, fmt, args...) \
  1548. dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1549. #define xhci_err(xhci, fmt, args...) \
  1550. dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1551. #define xhci_warn(xhci, fmt, args...) \
  1552. dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1553. #define xhci_warn_ratelimited(xhci, fmt, args...) \
  1554. dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1555. #define xhci_info(xhci, fmt, args...) \
  1556. dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1557. /*
  1558. * Registers should always be accessed with double word or quad word accesses.
  1559. *
  1560. * Some xHCI implementations may support 64-bit address pointers. Registers
  1561. * with 64-bit address pointers should be written to with dword accesses by
  1562. * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
  1563. * xHCI implementations that do not support 64-bit address pointers will ignore
  1564. * the high dword, and write order is irrelevant.
  1565. */
  1566. static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
  1567. __le64 __iomem *regs)
  1568. {
  1569. return lo_hi_readq(regs);
  1570. }
  1571. static inline void xhci_write_64(struct xhci_hcd *xhci,
  1572. const u64 val, __le64 __iomem *regs)
  1573. {
  1574. lo_hi_writeq(val, regs);
  1575. }
  1576. static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
  1577. {
  1578. return xhci->quirks & XHCI_LINK_TRB_QUIRK;
  1579. }
  1580. /* xHCI debugging */
  1581. void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
  1582. void xhci_print_registers(struct xhci_hcd *xhci);
  1583. void xhci_dbg_regs(struct xhci_hcd *xhci);
  1584. void xhci_print_run_regs(struct xhci_hcd *xhci);
  1585. void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
  1586. void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
  1587. void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
  1588. void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1589. void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
  1590. void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
  1591. void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1592. void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
  1593. char *xhci_get_slot_state(struct xhci_hcd *xhci,
  1594. struct xhci_container_ctx *ctx);
  1595. void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
  1596. unsigned int slot_id, unsigned int ep_index,
  1597. struct xhci_virt_ep *ep);
  1598. void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
  1599. const char *fmt, ...);
  1600. /* xHCI memory management */
  1601. void xhci_mem_cleanup(struct xhci_hcd *xhci);
  1602. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
  1603. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
  1604. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
  1605. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
  1606. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  1607. struct usb_device *udev);
  1608. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
  1609. unsigned int xhci_get_endpoint_address(unsigned int ep_index);
  1610. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
  1611. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
  1612. unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
  1613. void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
  1614. void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
  1615. struct xhci_bw_info *ep_bw,
  1616. struct xhci_interval_bw_table *bw_table,
  1617. struct usb_device *udev,
  1618. struct xhci_virt_ep *virt_ep,
  1619. struct xhci_tt_bw_info *tt_info);
  1620. void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
  1621. struct xhci_virt_device *virt_dev,
  1622. int old_active_eps);
  1623. void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
  1624. void xhci_update_bw_info(struct xhci_hcd *xhci,
  1625. struct xhci_container_ctx *in_ctx,
  1626. struct xhci_input_control_ctx *ctrl_ctx,
  1627. struct xhci_virt_device *virt_dev);
  1628. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1629. struct xhci_container_ctx *in_ctx,
  1630. struct xhci_container_ctx *out_ctx,
  1631. unsigned int ep_index);
  1632. void xhci_slot_copy(struct xhci_hcd *xhci,
  1633. struct xhci_container_ctx *in_ctx,
  1634. struct xhci_container_ctx *out_ctx);
  1635. int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
  1636. struct usb_device *udev, struct usb_host_endpoint *ep,
  1637. gfp_t mem_flags);
  1638. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1639. int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
  1640. unsigned int num_trbs, gfp_t flags);
  1641. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  1642. struct xhci_virt_device *virt_dev,
  1643. unsigned int ep_index);
  1644. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  1645. unsigned int num_stream_ctxs,
  1646. unsigned int num_streams, gfp_t flags);
  1647. void xhci_free_stream_info(struct xhci_hcd *xhci,
  1648. struct xhci_stream_info *stream_info);
  1649. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1650. struct xhci_ep_ctx *ep_ctx,
  1651. struct xhci_stream_info *stream_info);
  1652. void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
  1653. struct xhci_virt_ep *ep);
  1654. void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
  1655. struct xhci_virt_device *virt_dev, bool drop_control_ep);
  1656. struct xhci_ring *xhci_dma_to_transfer_ring(
  1657. struct xhci_virt_ep *ep,
  1658. u64 address);
  1659. struct xhci_ring *xhci_stream_id_to_ring(
  1660. struct xhci_virt_device *dev,
  1661. unsigned int ep_index,
  1662. unsigned int stream_id);
  1663. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1664. bool allocate_in_ctx, bool allocate_completion,
  1665. gfp_t mem_flags);
  1666. void xhci_urb_free_priv(struct urb_priv *urb_priv);
  1667. void xhci_free_command(struct xhci_hcd *xhci,
  1668. struct xhci_command *command);
  1669. /* xHCI host controller glue */
  1670. typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
  1671. int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
  1672. void xhci_quiesce(struct xhci_hcd *xhci);
  1673. int xhci_halt(struct xhci_hcd *xhci);
  1674. int xhci_reset(struct xhci_hcd *xhci);
  1675. int xhci_init(struct usb_hcd *hcd);
  1676. int xhci_run(struct usb_hcd *hcd);
  1677. void xhci_stop(struct usb_hcd *hcd);
  1678. void xhci_shutdown(struct usb_hcd *hcd);
  1679. int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
  1680. void xhci_init_driver(struct hc_driver *drv,
  1681. const struct xhci_driver_overrides *over);
  1682. #ifdef CONFIG_PM
  1683. int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
  1684. int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
  1685. #else
  1686. #define xhci_suspend NULL
  1687. #define xhci_resume NULL
  1688. #endif
  1689. int xhci_get_frame(struct usb_hcd *hcd);
  1690. irqreturn_t xhci_irq(struct usb_hcd *hcd);
  1691. irqreturn_t xhci_msi_irq(int irq, void *hcd);
  1692. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1693. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1694. int xhci_alloc_tt_info(struct xhci_hcd *xhci,
  1695. struct xhci_virt_device *virt_dev,
  1696. struct usb_device *hdev,
  1697. struct usb_tt *tt, gfp_t mem_flags);
  1698. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1699. struct usb_host_endpoint **eps, unsigned int num_eps,
  1700. unsigned int num_streams, gfp_t mem_flags);
  1701. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1702. struct usb_host_endpoint **eps, unsigned int num_eps,
  1703. gfp_t mem_flags);
  1704. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
  1705. int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
  1706. int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
  1707. int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
  1708. struct usb_device *udev, int enable);
  1709. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  1710. struct usb_tt *tt, gfp_t mem_flags);
  1711. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
  1712. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
  1713. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1714. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1715. void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
  1716. int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
  1717. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1718. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1719. /* xHCI ring, segment, TRB, and TD functions */
  1720. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
  1721. struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
  1722. struct xhci_segment *start_seg, union xhci_trb *start_trb,
  1723. union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
  1724. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
  1725. void xhci_ring_cmd_db(struct xhci_hcd *xhci);
  1726. int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1727. u32 trb_type, u32 slot_id);
  1728. int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1729. dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
  1730. int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1731. u32 field1, u32 field2, u32 field3, u32 field4);
  1732. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1733. int slot_id, unsigned int ep_index, int suspend);
  1734. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1735. int slot_id, unsigned int ep_index);
  1736. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1737. int slot_id, unsigned int ep_index);
  1738. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1739. int slot_id, unsigned int ep_index);
  1740. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  1741. struct urb *urb, int slot_id, unsigned int ep_index);
  1742. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
  1743. struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
  1744. bool command_must_succeed);
  1745. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1746. dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
  1747. int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1748. int slot_id, unsigned int ep_index);
  1749. int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1750. u32 slot_id);
  1751. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  1752. unsigned int slot_id, unsigned int ep_index,
  1753. unsigned int stream_id, struct xhci_td *cur_td,
  1754. struct xhci_dequeue_state *state);
  1755. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  1756. unsigned int slot_id, unsigned int ep_index,
  1757. unsigned int stream_id,
  1758. struct xhci_dequeue_state *deq_state);
  1759. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1760. unsigned int ep_index, struct xhci_td *td);
  1761. void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
  1762. unsigned int slot_id, unsigned int ep_index,
  1763. struct xhci_dequeue_state *deq_state);
  1764. void xhci_stop_endpoint_command_watchdog(unsigned long arg);
  1765. void xhci_handle_command_timeout(struct work_struct *work);
  1766. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
  1767. unsigned int ep_index, unsigned int stream_id);
  1768. void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
  1769. /* xHCI roothub code */
  1770. void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  1771. int port_id, u32 link_state);
  1772. int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
  1773. struct usb_device *udev, enum usb3_link_state state);
  1774. int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
  1775. struct usb_device *udev, enum usb3_link_state state);
  1776. void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  1777. int port_id, u32 port_bit);
  1778. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
  1779. char *buf, u16 wLength);
  1780. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
  1781. int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
  1782. #ifdef CONFIG_PM
  1783. int xhci_bus_suspend(struct usb_hcd *hcd);
  1784. int xhci_bus_resume(struct usb_hcd *hcd);
  1785. #else
  1786. #define xhci_bus_suspend NULL
  1787. #define xhci_bus_resume NULL
  1788. #endif /* CONFIG_PM */
  1789. u32 xhci_port_state_to_neutral(u32 state);
  1790. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  1791. u16 port);
  1792. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
  1793. /* xHCI contexts */
  1794. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
  1795. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1796. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
  1797. #endif /* __LINUX_XHCI_HCD_H */