mmp_ctrl.h 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470
  1. /*
  2. * drivers/video/mmp/hw/mmp_ctrl.h
  3. *
  4. *
  5. * Copyright (C) 2012 Marvell Technology Group Ltd.
  6. * Authors: Guoqing Li <ligq@marvell.com>
  7. * Lisa Du <cldu@marvell.com>
  8. * Zhou Zhu <zzhu3@marvell.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program. If not, see <http://www.gnu.org/licenses/>.
  22. *
  23. */
  24. #ifndef _MMP_CTRL_H_
  25. #define _MMP_CTRL_H_
  26. #include <video/mmp_disp.h>
  27. /* ------------< LCD register >------------ */
  28. struct lcd_regs {
  29. /* TV patch register for MMP2 */
  30. /* 32 bit TV Video Frame0 Y Starting Address */
  31. #define LCD_TVD_START_ADDR_Y0 (0x0000)
  32. /* 32 bit TV Video Frame0 U Starting Address */
  33. #define LCD_TVD_START_ADDR_U0 (0x0004)
  34. /* 32 bit TV Video Frame0 V Starting Address */
  35. #define LCD_TVD_START_ADDR_V0 (0x0008)
  36. /* 32 bit TV Video Frame0 Command Starting Address */
  37. #define LCD_TVD_START_ADDR_C0 (0x000C)
  38. /* 32 bit TV Video Frame1 Y Starting Address Register*/
  39. #define LCD_TVD_START_ADDR_Y1 (0x0010)
  40. /* 32 bit TV Video Frame1 U Starting Address Register*/
  41. #define LCD_TVD_START_ADDR_U1 (0x0014)
  42. /* 32 bit TV Video Frame1 V Starting Address Register*/
  43. #define LCD_TVD_START_ADDR_V1 (0x0018)
  44. /* 32 bit TV Video Frame1 Command Starting Address Register*/
  45. #define LCD_TVD_START_ADDR_C1 (0x001C)
  46. /* 32 bit TV Video Y andC Line Length(Pitch)Register*/
  47. #define LCD_TVD_PITCH_YC (0x0020)
  48. /* 32 bit TV Video U andV Line Length(Pitch)Register*/
  49. #define LCD_TVD_PITCH_UV (0x0024)
  50. /* 32 bit TV Video Starting Point on Screen Register*/
  51. #define LCD_TVD_OVSA_HPXL_VLN (0x0028)
  52. /* 32 bit TV Video Source Size Register*/
  53. #define LCD_TVD_HPXL_VLN (0x002C)
  54. /* 32 bit TV Video Destination Size (After Zooming)Register*/
  55. #define LCD_TVDZM_HPXL_VLN (0x0030)
  56. u32 v_y0;
  57. u32 v_u0;
  58. u32 v_v0;
  59. u32 v_c0;
  60. u32 v_y1;
  61. u32 v_u1;
  62. u32 v_v1;
  63. u32 v_c1;
  64. u32 v_pitch_yc; /* Video Y and C Line Length (Pitch) */
  65. u32 v_pitch_uv; /* Video U and V Line Length (Pitch) */
  66. u32 v_start; /* Video Starting Point on Screen */
  67. u32 v_size; /* Video Source Size */
  68. u32 v_size_z; /* Video Destination Size (After Zooming) */
  69. /* 32 bit TV Graphic Frame 0 Starting Address Register*/
  70. #define LCD_TVG_START_ADDR0 (0x0034)
  71. /* 32 bit TV Graphic Frame 1 Starting Address Register*/
  72. #define LCD_TVG_START_ADDR1 (0x0038)
  73. /* 32 bit TV Graphic Line Length(Pitch)Register*/
  74. #define LCD_TVG_PITCH (0x003C)
  75. /* 32 bit TV Graphic Starting Point on Screen Register*/
  76. #define LCD_TVG_OVSA_HPXL_VLN (0x0040)
  77. /* 32 bit TV Graphic Source Size Register*/
  78. #define LCD_TVG_HPXL_VLN (0x0044)
  79. /* 32 bit TV Graphic Destination size (after Zooming)Register*/
  80. #define LCD_TVGZM_HPXL_VLN (0x0048)
  81. u32 g_0; /* Graphic Frame 0/1 Starting Address */
  82. u32 g_1;
  83. u32 g_pitch; /* Graphic Line Length (Pitch) */
  84. u32 g_start; /* Graphic Starting Point on Screen */
  85. u32 g_size; /* Graphic Source Size */
  86. u32 g_size_z; /* Graphic Destination Size (After Zooming) */
  87. /* 32 bit TV Hardware Cursor Starting Point on screen Register*/
  88. #define LCD_TVC_OVSA_HPXL_VLN (0x004C)
  89. /* 32 bit TV Hardware Cursor Size Register */
  90. #define LCD_TVC_HPXL_VLN (0x0050)
  91. u32 hc_start; /* Hardware Cursor */
  92. u32 hc_size; /* Hardware Cursor */
  93. /* 32 bit TV Total Screen Size Register*/
  94. #define LCD_TV_V_H_TOTAL (0x0054)
  95. /* 32 bit TV Screen Active Size Register*/
  96. #define LCD_TV_V_H_ACTIVE (0x0058)
  97. /* 32 bit TV Screen Horizontal Porch Register*/
  98. #define LCD_TV_H_PORCH (0x005C)
  99. /* 32 bit TV Screen Vertical Porch Register*/
  100. #define LCD_TV_V_PORCH (0x0060)
  101. u32 screen_size; /* Screen Total Size */
  102. u32 screen_active; /* Screen Active Size */
  103. u32 screen_h_porch; /* Screen Horizontal Porch */
  104. u32 screen_v_porch; /* Screen Vertical Porch */
  105. /* 32 bit TV Screen Blank Color Register*/
  106. #define LCD_TV_BLANKCOLOR (0x0064)
  107. /* 32 bit TV Hardware Cursor Color1 Register*/
  108. #define LCD_TV_ALPHA_COLOR1 (0x0068)
  109. /* 32 bit TV Hardware Cursor Color2 Register*/
  110. #define LCD_TV_ALPHA_COLOR2 (0x006C)
  111. u32 blank_color; /* Screen Blank Color */
  112. u32 hc_Alpha_color1; /* Hardware Cursor Color1 */
  113. u32 hc_Alpha_color2; /* Hardware Cursor Color2 */
  114. /* 32 bit TV Video Y Color Key Control*/
  115. #define LCD_TV_COLORKEY_Y (0x0070)
  116. /* 32 bit TV Video U Color Key Control*/
  117. #define LCD_TV_COLORKEY_U (0x0074)
  118. /* 32 bit TV Video V Color Key Control*/
  119. #define LCD_TV_COLORKEY_V (0x0078)
  120. u32 v_colorkey_y; /* Video Y Color Key Control */
  121. u32 v_colorkey_u; /* Video U Color Key Control */
  122. u32 v_colorkey_v; /* Video V Color Key Control */
  123. /* 32 bit TV VSYNC PulsePixel Edge Control Register*/
  124. #define LCD_TV_SEPXLCNT (0x007C)
  125. u32 vsync_ctrl; /* VSYNC PulsePixel Edge Control */
  126. };
  127. #define intf_ctrl(id) ((id) ? (((id) & 1) ? LCD_TVIF_CTRL : \
  128. LCD_DUMB2_CTRL) : LCD_SPU_DUMB_CTRL)
  129. #define dma_ctrl0(id) ((id) ? (((id) & 1) ? LCD_TV_CTRL0 : \
  130. LCD_PN2_CTRL0) : LCD_SPU_DMA_CTRL0)
  131. #define dma_ctrl1(id) ((id) ? (((id) & 1) ? LCD_TV_CTRL1 : \
  132. LCD_PN2_CTRL1) : LCD_SPU_DMA_CTRL1)
  133. #define dma_ctrl(ctrl1, id) (ctrl1 ? dma_ctrl1(id) : dma_ctrl0(id))
  134. /* 32 bit TV Path DMA Control 0*/
  135. #define LCD_TV_CTRL0 (0x0080)
  136. /* 32 bit TV Path DMA Control 1*/
  137. #define LCD_TV_CTRL1 (0x0084)
  138. /* 32 bit TV Path Video Contrast*/
  139. #define LCD_TV_CONTRAST (0x0088)
  140. /* 32 bit TV Path Video Saturation*/
  141. #define LCD_TV_SATURATION (0x008C)
  142. /* 32 bit TV Path Video Hue Adjust*/
  143. #define LCD_TV_CBSH_HUE (0x0090)
  144. /* 32 bit TV Path TVIF Control Register */
  145. #define LCD_TVIF_CTRL (0x0094)
  146. #define TV_VBLNK_VALID_EN (1 << 12)
  147. /* 32 bit TV Path I/O Pad Control*/
  148. #define LCD_TVIOPAD_CTRL (0x0098)
  149. /* 32 bit TV Path Cloc Divider */
  150. #define LCD_TCLK_DIV (0x009C)
  151. #define LCD_SCLK(path) ((PATH_PN == path->id) ? LCD_CFG_SCLK_DIV :\
  152. ((PATH_TV == path->id) ? LCD_TCLK_DIV : LCD_PN2_SCLK_DIV))
  153. #define intf_rbswap_ctrl(id) ((id) ? (((id) & 1) ? LCD_TVIF_CTRL : \
  154. PN2_IOPAD_CONTROL) : LCD_TOP_CTRL)
  155. /* dither configure */
  156. #define LCD_DITHER_CTRL (0x00A0)
  157. #define DITHER_TBL_INDEX_SEL(s) ((s) << 16)
  158. #define DITHER_MODE2(m) ((m) << 12)
  159. #define DITHER_MODE2_SHIFT (12)
  160. #define DITHER_4X8_EN2 (1 << 9)
  161. #define DITHER_4X8_EN2_SHIFT (9)
  162. #define DITHER_EN2 (1 << 8)
  163. #define DITHER_MODE1(m) ((m) << 4)
  164. #define DITHER_MODE1_SHIFT (4)
  165. #define DITHER_4X8_EN1 (1 << 1)
  166. #define DITHER_4X8_EN1_SHIFT (1)
  167. #define DITHER_EN1 (1)
  168. /* dither table data was fixed by video bpp of input and output*/
  169. #define DITHER_TB_4X4_INDEX0 (0x3b19f7d5)
  170. #define DITHER_TB_4X4_INDEX1 (0x082ac4e6)
  171. #define DITHER_TB_4X8_INDEX0 (0xf7d508e6)
  172. #define DITHER_TB_4X8_INDEX1 (0x3b194c2a)
  173. #define DITHER_TB_4X8_INDEX2 (0xc4e6d5f7)
  174. #define DITHER_TB_4X8_INDEX3 (0x082a193b)
  175. #define LCD_DITHER_TBL_DATA (0x00A4)
  176. /* Video Frame 0&1 start address registers */
  177. #define LCD_SPU_DMA_START_ADDR_Y0 0x00C0
  178. #define LCD_SPU_DMA_START_ADDR_U0 0x00C4
  179. #define LCD_SPU_DMA_START_ADDR_V0 0x00C8
  180. #define LCD_CFG_DMA_START_ADDR_0 0x00CC /* Cmd address */
  181. #define LCD_SPU_DMA_START_ADDR_Y1 0x00D0
  182. #define LCD_SPU_DMA_START_ADDR_U1 0x00D4
  183. #define LCD_SPU_DMA_START_ADDR_V1 0x00D8
  184. #define LCD_CFG_DMA_START_ADDR_1 0x00DC /* Cmd address */
  185. /* YC & UV Pitch */
  186. #define LCD_SPU_DMA_PITCH_YC 0x00E0
  187. #define SPU_DMA_PITCH_C(c) ((c)<<16)
  188. #define SPU_DMA_PITCH_Y(y) (y)
  189. #define LCD_SPU_DMA_PITCH_UV 0x00E4
  190. #define SPU_DMA_PITCH_V(v) ((v)<<16)
  191. #define SPU_DMA_PITCH_U(u) (u)
  192. /* Video Starting Point on Screen Register */
  193. #define LCD_SPUT_DMA_OVSA_HPXL_VLN 0x00E8
  194. #define CFG_DMA_OVSA_VLN(y) ((y)<<16) /* 0~0xfff */
  195. #define CFG_DMA_OVSA_HPXL(x) (x) /* 0~0xfff */
  196. /* Video Size Register */
  197. #define LCD_SPU_DMA_HPXL_VLN 0x00EC
  198. #define CFG_DMA_VLN(y) ((y)<<16)
  199. #define CFG_DMA_HPXL(x) (x)
  200. /* Video Size After zooming Register */
  201. #define LCD_SPU_DZM_HPXL_VLN 0x00F0
  202. #define CFG_DZM_VLN(y) ((y)<<16)
  203. #define CFG_DZM_HPXL(x) (x)
  204. /* Graphic Frame 0&1 Starting Address Register */
  205. #define LCD_CFG_GRA_START_ADDR0 0x00F4
  206. #define LCD_CFG_GRA_START_ADDR1 0x00F8
  207. /* Graphic Frame Pitch */
  208. #define LCD_CFG_GRA_PITCH 0x00FC
  209. /* Graphic Starting Point on Screen Register */
  210. #define LCD_SPU_GRA_OVSA_HPXL_VLN 0x0100
  211. #define CFG_GRA_OVSA_VLN(y) ((y)<<16)
  212. #define CFG_GRA_OVSA_HPXL(x) (x)
  213. /* Graphic Size Register */
  214. #define LCD_SPU_GRA_HPXL_VLN 0x0104
  215. #define CFG_GRA_VLN(y) ((y)<<16)
  216. #define CFG_GRA_HPXL(x) (x)
  217. /* Graphic Size after Zooming Register */
  218. #define LCD_SPU_GZM_HPXL_VLN 0x0108
  219. #define CFG_GZM_VLN(y) ((y)<<16)
  220. #define CFG_GZM_HPXL(x) (x)
  221. /* HW Cursor Starting Point on Screen Register */
  222. #define LCD_SPU_HWC_OVSA_HPXL_VLN 0x010C
  223. #define CFG_HWC_OVSA_VLN(y) ((y)<<16)
  224. #define CFG_HWC_OVSA_HPXL(x) (x)
  225. /* HW Cursor Size */
  226. #define LCD_SPU_HWC_HPXL_VLN 0x0110
  227. #define CFG_HWC_VLN(y) ((y)<<16)
  228. #define CFG_HWC_HPXL(x) (x)
  229. /* Total Screen Size Register */
  230. #define LCD_SPUT_V_H_TOTAL 0x0114
  231. #define CFG_V_TOTAL(y) ((y)<<16)
  232. #define CFG_H_TOTAL(x) (x)
  233. /* Total Screen Active Size Register */
  234. #define LCD_SPU_V_H_ACTIVE 0x0118
  235. #define CFG_V_ACTIVE(y) ((y)<<16)
  236. #define CFG_H_ACTIVE(x) (x)
  237. /* Screen H&V Porch Register */
  238. #define LCD_SPU_H_PORCH 0x011C
  239. #define CFG_H_BACK_PORCH(b) ((b)<<16)
  240. #define CFG_H_FRONT_PORCH(f) (f)
  241. #define LCD_SPU_V_PORCH 0x0120
  242. #define CFG_V_BACK_PORCH(b) ((b)<<16)
  243. #define CFG_V_FRONT_PORCH(f) (f)
  244. /* Screen Blank Color Register */
  245. #define LCD_SPU_BLANKCOLOR 0x0124
  246. #define CFG_BLANKCOLOR_MASK 0x00FFFFFF
  247. #define CFG_BLANKCOLOR_R_MASK 0x000000FF
  248. #define CFG_BLANKCOLOR_G_MASK 0x0000FF00
  249. #define CFG_BLANKCOLOR_B_MASK 0x00FF0000
  250. /* HW Cursor Color 1&2 Register */
  251. #define LCD_SPU_ALPHA_COLOR1 0x0128
  252. #define CFG_HWC_COLOR1 0x00FFFFFF
  253. #define CFG_HWC_COLOR1_R(red) ((red)<<16)
  254. #define CFG_HWC_COLOR1_G(green) ((green)<<8)
  255. #define CFG_HWC_COLOR1_B(blue) (blue)
  256. #define CFG_HWC_COLOR1_R_MASK 0x000000FF
  257. #define CFG_HWC_COLOR1_G_MASK 0x0000FF00
  258. #define CFG_HWC_COLOR1_B_MASK 0x00FF0000
  259. #define LCD_SPU_ALPHA_COLOR2 0x012C
  260. #define CFG_HWC_COLOR2 0x00FFFFFF
  261. #define CFG_HWC_COLOR2_R_MASK 0x000000FF
  262. #define CFG_HWC_COLOR2_G_MASK 0x0000FF00
  263. #define CFG_HWC_COLOR2_B_MASK 0x00FF0000
  264. /* Video YUV Color Key Control */
  265. #define LCD_SPU_COLORKEY_Y 0x0130
  266. #define CFG_CKEY_Y2(y2) ((y2)<<24)
  267. #define CFG_CKEY_Y2_MASK 0xFF000000
  268. #define CFG_CKEY_Y1(y1) ((y1)<<16)
  269. #define CFG_CKEY_Y1_MASK 0x00FF0000
  270. #define CFG_CKEY_Y(y) ((y)<<8)
  271. #define CFG_CKEY_Y_MASK 0x0000FF00
  272. #define CFG_ALPHA_Y(y) (y)
  273. #define CFG_ALPHA_Y_MASK 0x000000FF
  274. #define LCD_SPU_COLORKEY_U 0x0134
  275. #define CFG_CKEY_U2(u2) ((u2)<<24)
  276. #define CFG_CKEY_U2_MASK 0xFF000000
  277. #define CFG_CKEY_U1(u1) ((u1)<<16)
  278. #define CFG_CKEY_U1_MASK 0x00FF0000
  279. #define CFG_CKEY_U(u) ((u)<<8)
  280. #define CFG_CKEY_U_MASK 0x0000FF00
  281. #define CFG_ALPHA_U(u) (u)
  282. #define CFG_ALPHA_U_MASK 0x000000FF
  283. #define LCD_SPU_COLORKEY_V 0x0138
  284. #define CFG_CKEY_V2(v2) ((v2)<<24)
  285. #define CFG_CKEY_V2_MASK 0xFF000000
  286. #define CFG_CKEY_V1(v1) ((v1)<<16)
  287. #define CFG_CKEY_V1_MASK 0x00FF0000
  288. #define CFG_CKEY_V(v) ((v)<<8)
  289. #define CFG_CKEY_V_MASK 0x0000FF00
  290. #define CFG_ALPHA_V(v) (v)
  291. #define CFG_ALPHA_V_MASK 0x000000FF
  292. /* Graphics/Video DMA color key enable bits in LCD_TV_CTRL1 */
  293. #define CFG_CKEY_GRA 0x2
  294. #define CFG_CKEY_DMA 0x1
  295. /* Interlace mode enable bits in LCD_TV_CTRL1 */
  296. #define CFG_TV_INTERLACE_EN (1 << 22)
  297. #define CFG_TV_NIB (1 << 0)
  298. #define LCD_PN_SEPXLCNT 0x013c /* MMP2 */
  299. /* SPI Read Data Register */
  300. #define LCD_SPU_SPI_RXDATA 0x0140
  301. /* Smart Panel Read Data Register */
  302. #define LCD_SPU_ISA_RSDATA 0x0144
  303. #define ISA_RXDATA_16BIT_1_DATA_MASK 0x000000FF
  304. #define ISA_RXDATA_16BIT_2_DATA_MASK 0x0000FF00
  305. #define ISA_RXDATA_16BIT_3_DATA_MASK 0x00FF0000
  306. #define ISA_RXDATA_16BIT_4_DATA_MASK 0xFF000000
  307. #define ISA_RXDATA_32BIT_1_DATA_MASK 0x00FFFFFF
  308. #define LCD_SPU_DBG_ISA (0x0148) /* TTC */
  309. #define LCD_SPU_DMAVLD_YC (0x014C)
  310. #define LCD_SPU_DMAVLD_UV (0x0150)
  311. #define LCD_SPU_DMAVLD_UVSPU_GRAVLD (0x0154)
  312. #define LCD_READ_IOPAD (0x0148) /* MMP2*/
  313. #define LCD_DMAVLD_YC (0x014C)
  314. #define LCD_DMAVLD_UV (0x0150)
  315. #define LCD_TVGGRAVLD_HLEN (0x0154)
  316. /* HWC SRAM Read Data Register */
  317. #define LCD_SPU_HWC_RDDAT 0x0158
  318. /* Gamma Table SRAM Read Data Register */
  319. #define LCD_SPU_GAMMA_RDDAT 0x015c
  320. #define CFG_GAMMA_RDDAT_MASK 0x000000FF
  321. /* Palette Table SRAM Read Data Register */
  322. #define LCD_SPU_PALETTE_RDDAT 0x0160
  323. #define CFG_PALETTE_RDDAT_MASK 0x00FFFFFF
  324. #define LCD_SPU_DBG_DMATOP (0x0164) /* TTC */
  325. #define LCD_SPU_DBG_GRATOP (0x0168)
  326. #define LCD_SPU_DBG_TXCTRL (0x016C)
  327. #define LCD_SPU_DBG_SLVTOP (0x0170)
  328. #define LCD_SPU_DBG_MUXTOP (0x0174)
  329. #define LCD_SLV_DBG (0x0164) /* MMP2 */
  330. #define LCD_TVDVLD_YC (0x0168)
  331. #define LCD_TVDVLD_UV (0x016C)
  332. #define LCD_TVC_RDDAT (0x0170)
  333. #define LCD_TV_GAMMA_RDDAT (0x0174)
  334. /* I/O Pads Input Read Only Register */
  335. #define LCD_SPU_IOPAD_IN 0x0178
  336. #define CFG_IOPAD_IN_MASK 0x0FFFFFFF
  337. #define LCD_TV_PALETTE_RDDAT (0x0178) /* MMP2 */
  338. /* Reserved Read Only Registers */
  339. #define LCD_CFG_RDREG5F 0x017C
  340. #define IRE_FRAME_CNT_MASK 0x000000C0
  341. #define IPE_FRAME_CNT_MASK 0x00000030
  342. #define GRA_FRAME_CNT_MASK 0x0000000C /* Graphic */
  343. #define DMA_FRAME_CNT_MASK 0x00000003 /* Video */
  344. #define LCD_FRAME_CNT (0x017C) /* MMP2 */
  345. /* SPI Control Register. */
  346. #define LCD_SPU_SPI_CTRL 0x0180
  347. #define CFG_SCLKCNT(div) ((div)<<24) /* 0xFF~0x2 */
  348. #define CFG_SCLKCNT_MASK 0xFF000000
  349. #define CFG_RXBITS(rx) (((rx) - 1)<<16) /* 0x1F~0x1 */
  350. #define CFG_RXBITS_MASK 0x00FF0000
  351. #define CFG_TXBITS(tx) (((tx) - 1)<<8) /* 0x1F~0x1 */
  352. #define CFG_TXBITS_MASK 0x0000FF00
  353. #define CFG_CLKINV(clk) ((clk)<<7)
  354. #define CFG_CLKINV_MASK 0x00000080
  355. #define CFG_KEEPXFER(transfer) ((transfer)<<6)
  356. #define CFG_KEEPXFER_MASK 0x00000040
  357. #define CFG_RXBITSTO0(rx) ((rx)<<5)
  358. #define CFG_RXBITSTO0_MASK 0x00000020
  359. #define CFG_TXBITSTO0(tx) ((tx)<<4)
  360. #define CFG_TXBITSTO0_MASK 0x00000010
  361. #define CFG_SPI_ENA(spi) ((spi)<<3)
  362. #define CFG_SPI_ENA_MASK 0x00000008
  363. #define CFG_SPI_SEL(spi) ((spi)<<2)
  364. #define CFG_SPI_SEL_MASK 0x00000004
  365. #define CFG_SPI_3W4WB(wire) ((wire)<<1)
  366. #define CFG_SPI_3W4WB_MASK 0x00000002
  367. #define CFG_SPI_START(start) (start)
  368. #define CFG_SPI_START_MASK 0x00000001
  369. /* SPI Tx Data Register */
  370. #define LCD_SPU_SPI_TXDATA 0x0184
  371. /*
  372. 1. Smart Pannel 8-bit Bus Control Register.
  373. 2. AHB Slave Path Data Port Register
  374. */
  375. #define LCD_SPU_SMPN_CTRL 0x0188
  376. /* DMA Control 0 Register */
  377. #define LCD_SPU_DMA_CTRL0 0x0190
  378. #define CFG_NOBLENDING(nb) ((nb)<<31)
  379. #define CFG_NOBLENDING_MASK 0x80000000
  380. #define CFG_GAMMA_ENA(gn) ((gn)<<30)
  381. #define CFG_GAMMA_ENA_MASK 0x40000000
  382. #define CFG_CBSH_ENA(cn) ((cn)<<29)
  383. #define CFG_CBSH_ENA_MASK 0x20000000
  384. #define CFG_PALETTE_ENA(pn) ((pn)<<28)
  385. #define CFG_PALETTE_ENA_MASK 0x10000000
  386. #define CFG_ARBFAST_ENA(an) ((an)<<27)
  387. #define CFG_ARBFAST_ENA_MASK 0x08000000
  388. #define CFG_HWC_1BITMOD(mode) ((mode)<<26)
  389. #define CFG_HWC_1BITMOD_MASK 0x04000000
  390. #define CFG_HWC_1BITENA(mn) ((mn)<<25)
  391. #define CFG_HWC_1BITENA_MASK 0x02000000
  392. #define CFG_HWC_ENA(cn) ((cn)<<24)
  393. #define CFG_HWC_ENA_MASK 0x01000000
  394. #define CFG_DMAFORMAT(dmaformat) ((dmaformat)<<20)
  395. #define CFG_DMAFORMAT_MASK 0x00F00000
  396. #define CFG_GRAFORMAT(graformat) ((graformat)<<16)
  397. #define CFG_GRAFORMAT_MASK 0x000F0000
  398. /* for graphic part */
  399. #define CFG_GRA_FTOGGLE(toggle) ((toggle)<<15)
  400. #define CFG_GRA_FTOGGLE_MASK 0x00008000
  401. #define CFG_GRA_HSMOOTH(smooth) ((smooth)<<14)
  402. #define CFG_GRA_HSMOOTH_MASK 0x00004000
  403. #define CFG_GRA_TSTMODE(test) ((test)<<13)
  404. #define CFG_GRA_TSTMODE_MASK 0x00002000
  405. #define CFG_GRA_SWAPRB(swap) ((swap)<<12)
  406. #define CFG_GRA_SWAPRB_MASK 0x00001000
  407. #define CFG_GRA_SWAPUV(swap) ((swap)<<11)
  408. #define CFG_GRA_SWAPUV_MASK 0x00000800
  409. #define CFG_GRA_SWAPYU(swap) ((swap)<<10)
  410. #define CFG_GRA_SWAPYU_MASK 0x00000400
  411. #define CFG_GRA_SWAP_MASK 0x00001C00
  412. #define CFG_YUV2RGB_GRA(cvrt) ((cvrt)<<9)
  413. #define CFG_YUV2RGB_GRA_MASK 0x00000200
  414. #define CFG_GRA_ENA(gra) ((gra)<<8)
  415. #define CFG_GRA_ENA_MASK 0x00000100
  416. #define dma0_gfx_masks (CFG_GRAFORMAT_MASK | CFG_GRA_FTOGGLE_MASK | \
  417. CFG_GRA_HSMOOTH_MASK | CFG_GRA_TSTMODE_MASK | CFG_GRA_SWAP_MASK | \
  418. CFG_YUV2RGB_GRA_MASK | CFG_GRA_ENA_MASK)
  419. /* for video part */
  420. #define CFG_DMA_FTOGGLE(toggle) ((toggle)<<7)
  421. #define CFG_DMA_FTOGGLE_MASK 0x00000080
  422. #define CFG_DMA_HSMOOTH(smooth) ((smooth)<<6)
  423. #define CFG_DMA_HSMOOTH_MASK 0x00000040
  424. #define CFG_DMA_TSTMODE(test) ((test)<<5)
  425. #define CFG_DMA_TSTMODE_MASK 0x00000020
  426. #define CFG_DMA_SWAPRB(swap) ((swap)<<4)
  427. #define CFG_DMA_SWAPRB_MASK 0x00000010
  428. #define CFG_DMA_SWAPUV(swap) ((swap)<<3)
  429. #define CFG_DMA_SWAPUV_MASK 0x00000008
  430. #define CFG_DMA_SWAPYU(swap) ((swap)<<2)
  431. #define CFG_DMA_SWAPYU_MASK 0x00000004
  432. #define CFG_DMA_SWAP_MASK 0x0000001C
  433. #define CFG_YUV2RGB_DMA(cvrt) ((cvrt)<<1)
  434. #define CFG_YUV2RGB_DMA_MASK 0x00000002
  435. #define CFG_DMA_ENA(video) (video)
  436. #define CFG_DMA_ENA_MASK 0x00000001
  437. #define dma0_vid_masks (CFG_DMAFORMAT_MASK | CFG_DMA_FTOGGLE_MASK | \
  438. CFG_DMA_HSMOOTH_MASK | CFG_DMA_TSTMODE_MASK | CFG_DMA_SWAP_MASK | \
  439. CFG_YUV2RGB_DMA_MASK | CFG_DMA_ENA_MASK)
  440. #define dma_palette(val) ((val ? 1 : 0) << 28)
  441. #define dma_fmt(vid, val) ((val & 0xf) << ((vid) ? 20 : 16))
  442. #define dma_swaprb(vid, val) ((val ? 1 : 0) << ((vid) ? 4 : 12))
  443. #define dma_swapuv(vid, val) ((val ? 1 : 0) << ((vid) ? 3 : 11))
  444. #define dma_swapyuv(vid, val) ((val ? 1 : 0) << ((vid) ? 2 : 10))
  445. #define dma_csc(vid, val) ((val ? 1 : 0) << ((vid) ? 1 : 9))
  446. #define dma_hsmooth(vid, val) ((val ? 1 : 0) << ((vid) ? 6 : 14))
  447. #define dma_mask(vid) (dma_palette(1) | dma_fmt(vid, 0xf) | dma_csc(vid, 1) \
  448. | dma_swaprb(vid, 1) | dma_swapuv(vid, 1) | dma_swapyuv(vid, 1))
  449. /* DMA Control 1 Register */
  450. #define LCD_SPU_DMA_CTRL1 0x0194
  451. #define CFG_FRAME_TRIG(trig) ((trig)<<31)
  452. #define CFG_FRAME_TRIG_MASK 0x80000000
  453. #define CFG_VSYNC_TRIG(trig) ((trig)<<28)
  454. #define CFG_VSYNC_TRIG_MASK 0x70000000
  455. #define CFG_VSYNC_INV(inv) ((inv)<<27)
  456. #define CFG_VSYNC_INV_MASK 0x08000000
  457. #define CFG_COLOR_KEY_MODE(cmode) ((cmode)<<24)
  458. #define CFG_COLOR_KEY_MASK 0x07000000
  459. #define CFG_CARRY(carry) ((carry)<<23)
  460. #define CFG_CARRY_MASK 0x00800000
  461. #define CFG_LNBUF_ENA(lnbuf) ((lnbuf)<<22)
  462. #define CFG_LNBUF_ENA_MASK 0x00400000
  463. #define CFG_GATED_ENA(gated) ((gated)<<21)
  464. #define CFG_GATED_ENA_MASK 0x00200000
  465. #define CFG_PWRDN_ENA(power) ((power)<<20)
  466. #define CFG_PWRDN_ENA_MASK 0x00100000
  467. #define CFG_DSCALE(dscale) ((dscale)<<18)
  468. #define CFG_DSCALE_MASK 0x000C0000
  469. #define CFG_ALPHA_MODE(amode) ((amode)<<16)
  470. #define CFG_ALPHA_MODE_MASK 0x00030000
  471. #define CFG_ALPHA(alpha) ((alpha)<<8)
  472. #define CFG_ALPHA_MASK 0x0000FF00
  473. #define CFG_PXLCMD(pxlcmd) (pxlcmd)
  474. #define CFG_PXLCMD_MASK 0x000000FF
  475. /* SRAM Control Register */
  476. #define LCD_SPU_SRAM_CTRL 0x0198
  477. #define CFG_SRAM_INIT_WR_RD(mode) ((mode)<<14)
  478. #define CFG_SRAM_INIT_WR_RD_MASK 0x0000C000
  479. #define CFG_SRAM_ADDR_LCDID(id) ((id)<<8)
  480. #define CFG_SRAM_ADDR_LCDID_MASK 0x00000F00
  481. #define CFG_SRAM_ADDR(addr) (addr)
  482. #define CFG_SRAM_ADDR_MASK 0x000000FF
  483. /* SRAM Write Data Register */
  484. #define LCD_SPU_SRAM_WRDAT 0x019C
  485. /* SRAM RTC/WTC Control Register */
  486. #define LCD_SPU_SRAM_PARA0 0x01A0
  487. /* SRAM Power Down Control Register */
  488. #define LCD_SPU_SRAM_PARA1 0x01A4
  489. #define CFG_CSB_256x32(hwc) ((hwc)<<15) /* HWC */
  490. #define CFG_CSB_256x32_MASK 0x00008000
  491. #define CFG_CSB_256x24(palette) ((palette)<<14) /* Palette */
  492. #define CFG_CSB_256x24_MASK 0x00004000
  493. #define CFG_CSB_256x8(gamma) ((gamma)<<13) /* Gamma */
  494. #define CFG_CSB_256x8_MASK 0x00002000
  495. #define CFG_PDWN256x32(pdwn) ((pdwn)<<7) /* HWC */
  496. #define CFG_PDWN256x32_MASK 0x00000080
  497. #define CFG_PDWN256x24(pdwn) ((pdwn)<<6) /* Palette */
  498. #define CFG_PDWN256x24_MASK 0x00000040
  499. #define CFG_PDWN256x8(pdwn) ((pdwn)<<5) /* Gamma */
  500. #define CFG_PDWN256x8_MASK 0x00000020
  501. #define CFG_PDWN32x32(pdwn) ((pdwn)<<3)
  502. #define CFG_PDWN32x32_MASK 0x00000008
  503. #define CFG_PDWN16x66(pdwn) ((pdwn)<<2)
  504. #define CFG_PDWN16x66_MASK 0x00000004
  505. #define CFG_PDWN32x66(pdwn) ((pdwn)<<1)
  506. #define CFG_PDWN32x66_MASK 0x00000002
  507. #define CFG_PDWN64x66(pdwn) (pdwn)
  508. #define CFG_PDWN64x66_MASK 0x00000001
  509. /* Smart or Dumb Panel Clock Divider */
  510. #define LCD_CFG_SCLK_DIV 0x01A8
  511. #define SCLK_SRC_SEL(src) ((src)<<31)
  512. #define SCLK_SRC_SEL_MASK 0x80000000
  513. #define SCLK_DISABLE (1<<28)
  514. #define CLK_FRACDIV(frac) ((frac)<<16)
  515. #define CLK_FRACDIV_MASK 0x0FFF0000
  516. #define DSI1_BITCLK_DIV(div) (div<<8)
  517. #define DSI1_BITCLK_DIV_MASK 0x00000F00
  518. #define CLK_INT_DIV(div) (div)
  519. #define CLK_INT_DIV_MASK 0x000000FF
  520. /* Video Contrast Register */
  521. #define LCD_SPU_CONTRAST 0x01AC
  522. #define CFG_BRIGHTNESS(bright) ((bright)<<16)
  523. #define CFG_BRIGHTNESS_MASK 0xFFFF0000
  524. #define CFG_CONTRAST(contrast) (contrast)
  525. #define CFG_CONTRAST_MASK 0x0000FFFF
  526. /* Video Saturation Register */
  527. #define LCD_SPU_SATURATION 0x01B0
  528. #define CFG_C_MULTS(mult) ((mult)<<16)
  529. #define CFG_C_MULTS_MASK 0xFFFF0000
  530. #define CFG_SATURATION(sat) (sat)
  531. #define CFG_SATURATION_MASK 0x0000FFFF
  532. /* Video Hue Adjust Register */
  533. #define LCD_SPU_CBSH_HUE 0x01B4
  534. #define CFG_SIN0(sin0) ((sin0)<<16)
  535. #define CFG_SIN0_MASK 0xFFFF0000
  536. #define CFG_COS0(con0) (con0)
  537. #define CFG_COS0_MASK 0x0000FFFF
  538. /* Dump LCD Panel Control Register */
  539. #define LCD_SPU_DUMB_CTRL 0x01B8
  540. #define CFG_DUMBMODE(mode) ((mode)<<28)
  541. #define CFG_DUMBMODE_MASK 0xF0000000
  542. #define CFG_INTFRBSWAP(mode) ((mode)<<24)
  543. #define CFG_INTFRBSWAP_MASK 0x0F000000
  544. #define CFG_LCDGPIO_O(data) ((data)<<20)
  545. #define CFG_LCDGPIO_O_MASK 0x0FF00000
  546. #define CFG_LCDGPIO_ENA(gpio) ((gpio)<<12)
  547. #define CFG_LCDGPIO_ENA_MASK 0x000FF000
  548. #define CFG_BIAS_OUT(bias) ((bias)<<8)
  549. #define CFG_BIAS_OUT_MASK 0x00000100
  550. #define CFG_REVERSE_RGB(RGB) ((RGB)<<7)
  551. #define CFG_REVERSE_RGB_MASK 0x00000080
  552. #define CFG_INV_COMPBLANK(blank) ((blank)<<6)
  553. #define CFG_INV_COMPBLANK_MASK 0x00000040
  554. #define CFG_INV_COMPSYNC(sync) ((sync)<<5)
  555. #define CFG_INV_COMPSYNC_MASK 0x00000020
  556. #define CFG_INV_HENA(hena) ((hena)<<4)
  557. #define CFG_INV_HENA_MASK 0x00000010
  558. #define CFG_INV_VSYNC(vsync) ((vsync)<<3)
  559. #define CFG_INV_VSYNC_MASK 0x00000008
  560. #define CFG_INV_HSYNC(hsync) ((hsync)<<2)
  561. #define CFG_INV_HSYNC_MASK 0x00000004
  562. #define CFG_INV_PCLK(pclk) ((pclk)<<1)
  563. #define CFG_INV_PCLK_MASK 0x00000002
  564. #define CFG_DUMB_ENA(dumb) (dumb)
  565. #define CFG_DUMB_ENA_MASK 0x00000001
  566. /* LCD I/O Pads Control Register */
  567. #define SPU_IOPAD_CONTROL 0x01BC
  568. #define CFG_GRA_VM_ENA(vm) ((vm)<<15)
  569. #define CFG_GRA_VM_ENA_MASK 0x00008000
  570. #define CFG_DMA_VM_ENA(vm) ((vm)<<13)
  571. #define CFG_DMA_VM_ENA_MASK 0x00002000
  572. #define CFG_CMD_VM_ENA(vm) ((vm)<<12)
  573. #define CFG_CMD_VM_ENA_MASK 0x00001000
  574. #define CFG_CSC(csc) ((csc)<<8)
  575. #define CFG_CSC_MASK 0x00000300
  576. #define CFG_BOUNDARY(size) ((size)<<5)
  577. #define CFG_BOUNDARY_MASK 0x00000020
  578. #define CFG_BURST(len) ((len)<<4)
  579. #define CFG_BURST_MASK 0x00000010
  580. #define CFG_IOPADMODE(iopad) (iopad)
  581. #define CFG_IOPADMODE_MASK 0x0000000F
  582. /* LCD Interrupt Control Register */
  583. #define SPU_IRQ_ENA 0x01C0
  584. #define DMA_FRAME_IRQ0_ENA(irq) ((irq)<<31)
  585. #define DMA_FRAME_IRQ0_ENA_MASK 0x80000000
  586. #define DMA_FRAME_IRQ1_ENA(irq) ((irq)<<30)
  587. #define DMA_FRAME_IRQ1_ENA_MASK 0x40000000
  588. #define DMA_FF_UNDERFLOW_ENA(ff) ((ff)<<29)
  589. #define DMA_FF_UNDERFLOW_ENA_MASK 0x20000000
  590. #define AXI_BUS_ERROR_IRQ_ENA(irq) ((irq)<<28)
  591. #define AXI_BUS_ERROR_IRQ_ENA_MASK 0x10000000
  592. #define GRA_FRAME_IRQ0_ENA(irq) ((irq)<<27)
  593. #define GRA_FRAME_IRQ0_ENA_MASK 0x08000000
  594. #define GRA_FRAME_IRQ1_ENA(irq) ((irq)<<26)
  595. #define GRA_FRAME_IRQ1_ENA_MASK 0x04000000
  596. #define GRA_FF_UNDERFLOW_ENA(ff) ((ff)<<25)
  597. #define GRA_FF_UNDERFLOW_ENA_MASK 0x02000000
  598. #define VSYNC_IRQ_ENA(vsync_irq) ((vsync_irq)<<23)
  599. #define VSYNC_IRQ_ENA_MASK 0x00800000
  600. #define DUMB_FRAMEDONE_ENA(fdone) ((fdone)<<22)
  601. #define DUMB_FRAMEDONE_ENA_MASK 0x00400000
  602. #define TWC_FRAMEDONE_ENA(fdone) ((fdone)<<21)
  603. #define TWC_FRAMEDONE_ENA_MASK 0x00200000
  604. #define HWC_FRAMEDONE_ENA(fdone) ((fdone)<<20)
  605. #define HWC_FRAMEDONE_ENA_MASK 0x00100000
  606. #define SLV_IRQ_ENA(irq) ((irq)<<19)
  607. #define SLV_IRQ_ENA_MASK 0x00080000
  608. #define SPI_IRQ_ENA(irq) ((irq)<<18)
  609. #define SPI_IRQ_ENA_MASK 0x00040000
  610. #define PWRDN_IRQ_ENA(irq) ((irq)<<17)
  611. #define PWRDN_IRQ_ENA_MASK 0x00020000
  612. #define AXI_LATENCY_TOO_LONG_IRQ_ENA(irq) ((irq)<<16)
  613. #define AXI_LATENCY_TOO_LONG_IRQ_ENA_MASK 0x00010000
  614. #define CLEAN_SPU_IRQ_ISR(irq) (irq)
  615. #define CLEAN_SPU_IRQ_ISR_MASK 0x0000FFFF
  616. #define TV_DMA_FRAME_IRQ0_ENA(irq) ((irq)<<15)
  617. #define TV_DMA_FRAME_IRQ0_ENA_MASK 0x00008000
  618. #define TV_DMA_FRAME_IRQ1_ENA(irq) ((irq)<<14)
  619. #define TV_DMA_FRAME_IRQ1_ENA_MASK 0x00004000
  620. #define TV_DMA_FF_UNDERFLOW_ENA(unerrun) ((unerrun)<<13)
  621. #define TV_DMA_FF_UNDERFLOW_ENA_MASK 0x00002000
  622. #define TVSYNC_IRQ_ENA(irq) ((irq)<<12)
  623. #define TVSYNC_IRQ_ENA_MASK 0x00001000
  624. #define TV_FRAME_IRQ0_ENA(irq) ((irq)<<11)
  625. #define TV_FRAME_IRQ0_ENA_MASK 0x00000800
  626. #define TV_FRAME_IRQ1_ENA(irq) ((irq)<<10)
  627. #define TV_FRAME_IRQ1_ENA_MASK 0x00000400
  628. #define TV_GRA_FF_UNDERFLOW_ENA(unerrun) ((unerrun)<<9)
  629. #define TV_GRA_FF_UNDERFLOW_ENA_MASK 0x00000200
  630. #define TV_FRAMEDONE_ENA(irq) ((irq)<<8)
  631. #define TV_FRAMEDONE_ENA_MASK 0x00000100
  632. /* FIXME - JUST GUESS */
  633. #define PN2_DMA_FRAME_IRQ0_ENA(irq) ((irq)<<7)
  634. #define PN2_DMA_FRAME_IRQ0_ENA_MASK 0x00000080
  635. #define PN2_DMA_FRAME_IRQ1_ENA(irq) ((irq)<<6)
  636. #define PN2_DMA_FRAME_IRQ1_ENA_MASK 0x00000040
  637. #define PN2_DMA_FF_UNDERFLOW_ENA(ff) ((ff)<<5)
  638. #define PN2_DMA_FF_UNDERFLOW_ENA_MASK 0x00000020
  639. #define PN2_GRA_FRAME_IRQ0_ENA(irq) ((irq)<<3)
  640. #define PN2_GRA_FRAME_IRQ0_ENA_MASK 0x00000008
  641. #define PN2_GRA_FRAME_IRQ1_ENA(irq) ((irq)<<2)
  642. #define PN2_GRA_FRAME_IRQ1_ENA_MASK 0x04000004
  643. #define PN2_GRA_FF_UNDERFLOW_ENA(ff) ((ff)<<1)
  644. #define PN2_GRA_FF_UNDERFLOW_ENA_MASK 0x00000002
  645. #define PN2_VSYNC_IRQ_ENA(irq) ((irq)<<0)
  646. #define PN2_SYNC_IRQ_ENA_MASK 0x00000001
  647. #define gf0_imask(id) ((id) ? (((id) & 1) ? TV_FRAME_IRQ0_ENA_MASK \
  648. : PN2_GRA_FRAME_IRQ0_ENA_MASK) : GRA_FRAME_IRQ0_ENA_MASK)
  649. #define gf1_imask(id) ((id) ? (((id) & 1) ? TV_FRAME_IRQ1_ENA_MASK \
  650. : PN2_GRA_FRAME_IRQ1_ENA_MASK) : GRA_FRAME_IRQ1_ENA_MASK)
  651. #define vsync_imask(id) ((id) ? (((id) & 1) ? TVSYNC_IRQ_ENA_MASK \
  652. : PN2_SYNC_IRQ_ENA_MASK) : VSYNC_IRQ_ENA_MASK)
  653. #define vsync_imasks (vsync_imask(0) | vsync_imask(1))
  654. #define display_done_imask(id) ((id) ? (((id) & 1) ? TV_FRAMEDONE_ENA_MASK\
  655. : (PN2_DMA_FRAME_IRQ0_ENA_MASK | PN2_DMA_FRAME_IRQ1_ENA_MASK))\
  656. : DUMB_FRAMEDONE_ENA_MASK)
  657. #define display_done_imasks (display_done_imask(0) | display_done_imask(1))
  658. #define vf0_imask(id) ((id) ? (((id) & 1) ? TV_DMA_FRAME_IRQ0_ENA_MASK \
  659. : PN2_DMA_FRAME_IRQ0_ENA_MASK) : DMA_FRAME_IRQ0_ENA_MASK)
  660. #define vf1_imask(id) ((id) ? (((id) & 1) ? TV_DMA_FRAME_IRQ1_ENA_MASK \
  661. : PN2_DMA_FRAME_IRQ1_ENA_MASK) : DMA_FRAME_IRQ1_ENA_MASK)
  662. #define gfx_imasks (gf0_imask(0) | gf1_imask(0) | gf0_imask(1) | \
  663. gf1_imask(1))
  664. #define vid_imasks (vf0_imask(0) | vf1_imask(0) | vf0_imask(1) | \
  665. vf1_imask(1))
  666. #define vid_imask(id) (display_done_imask(id))
  667. #define pn1_imasks (gf0_imask(0) | gf1_imask(0) | vsync_imask(0) | \
  668. display_done_imask(0) | vf0_imask(0) | vf1_imask(0))
  669. #define tv_imasks (gf0_imask(1) | gf1_imask(1) | vsync_imask(1) | \
  670. display_done_imask(1) | vf0_imask(1) | vf1_imask(1))
  671. #define path_imasks(id) ((id) ? (tv_imasks) : (pn1_imasks))
  672. /* error indications */
  673. #define vid_udflow_imask(id) ((id) ? (((id) & 1) ? \
  674. (TV_DMA_FF_UNDERFLOW_ENA_MASK) : (PN2_DMA_FF_UNDERFLOW_ENA_MASK)) : \
  675. (DMA_FF_UNDERFLOW_ENA_MASK))
  676. #define gfx_udflow_imask(id) ((id) ? (((id) & 1) ? \
  677. (TV_GRA_FF_UNDERFLOW_ENA_MASK) : (PN2_GRA_FF_UNDERFLOW_ENA_MASK)) : \
  678. (GRA_FF_UNDERFLOW_ENA_MASK))
  679. #define err_imask(id) (vid_udflow_imask(id) | gfx_udflow_imask(id) | \
  680. AXI_BUS_ERROR_IRQ_ENA_MASK | AXI_LATENCY_TOO_LONG_IRQ_ENA_MASK)
  681. #define err_imasks (err_imask(0) | err_imask(1) | err_imask(2))
  682. /* LCD Interrupt Status Register */
  683. #define SPU_IRQ_ISR 0x01C4
  684. #define DMA_FRAME_IRQ0(irq) ((irq)<<31)
  685. #define DMA_FRAME_IRQ0_MASK 0x80000000
  686. #define DMA_FRAME_IRQ1(irq) ((irq)<<30)
  687. #define DMA_FRAME_IRQ1_MASK 0x40000000
  688. #define DMA_FF_UNDERFLOW(ff) ((ff)<<29)
  689. #define DMA_FF_UNDERFLOW_MASK 0x20000000
  690. #define AXI_BUS_ERROR_IRQ(irq) ((irq)<<28)
  691. #define AXI_BUS_ERROR_IRQ_MASK 0x10000000
  692. #define GRA_FRAME_IRQ0(irq) ((irq)<<27)
  693. #define GRA_FRAME_IRQ0_MASK 0x08000000
  694. #define GRA_FRAME_IRQ1(irq) ((irq)<<26)
  695. #define GRA_FRAME_IRQ1_MASK 0x04000000
  696. #define GRA_FF_UNDERFLOW(ff) ((ff)<<25)
  697. #define GRA_FF_UNDERFLOW_MASK 0x02000000
  698. #define VSYNC_IRQ(vsync_irq) ((vsync_irq)<<23)
  699. #define VSYNC_IRQ_MASK 0x00800000
  700. #define DUMB_FRAMEDONE(fdone) ((fdone)<<22)
  701. #define DUMB_FRAMEDONE_MASK 0x00400000
  702. #define TWC_FRAMEDONE(fdone) ((fdone)<<21)
  703. #define TWC_FRAMEDONE_MASK 0x00200000
  704. #define HWC_FRAMEDONE(fdone) ((fdone)<<20)
  705. #define HWC_FRAMEDONE_MASK 0x00100000
  706. #define SLV_IRQ(irq) ((irq)<<19)
  707. #define SLV_IRQ_MASK 0x00080000
  708. #define SPI_IRQ(irq) ((irq)<<18)
  709. #define SPI_IRQ_MASK 0x00040000
  710. #define PWRDN_IRQ(irq) ((irq)<<17)
  711. #define PWRDN_IRQ_MASK 0x00020000
  712. #define AXI_LATENCY_TOO_LONGR_IRQ(irq) ((irq)<<16)
  713. #define AXI_LATENCY_TOO_LONGR_IRQ_MASK 0x00010000
  714. #define TV_DMA_FRAME_IRQ0(irq) ((irq)<<15)
  715. #define TV_DMA_FRAME_IRQ0_MASK 0x00008000
  716. #define TV_DMA_FRAME_IRQ1(irq) ((irq)<<14)
  717. #define TV_DMA_FRAME_IRQ1_MASK 0x00004000
  718. #define TV_DMA_FF_UNDERFLOW(unerrun) ((unerrun)<<13)
  719. #define TV_DMA_FF_UNDERFLOW_MASK 0x00002000
  720. #define TVSYNC_IRQ(irq) ((irq)<<12)
  721. #define TVSYNC_IRQ_MASK 0x00001000
  722. #define TV_FRAME_IRQ0(irq) ((irq)<<11)
  723. #define TV_FRAME_IRQ0_MASK 0x00000800
  724. #define TV_FRAME_IRQ1(irq) ((irq)<<10)
  725. #define TV_FRAME_IRQ1_MASK 0x00000400
  726. #define TV_GRA_FF_UNDERFLOW(unerrun) ((unerrun)<<9)
  727. #define TV_GRA_FF_UNDERFLOW_MASK 0x00000200
  728. #define PN2_DMA_FRAME_IRQ0(irq) ((irq)<<7)
  729. #define PN2_DMA_FRAME_IRQ0_MASK 0x00000080
  730. #define PN2_DMA_FRAME_IRQ1(irq) ((irq)<<6)
  731. #define PN2_DMA_FRAME_IRQ1_MASK 0x00000040
  732. #define PN2_DMA_FF_UNDERFLOW(ff) ((ff)<<5)
  733. #define PN2_DMA_FF_UNDERFLOW_MASK 0x00000020
  734. #define PN2_GRA_FRAME_IRQ0(irq) ((irq)<<3)
  735. #define PN2_GRA_FRAME_IRQ0_MASK 0x00000008
  736. #define PN2_GRA_FRAME_IRQ1(irq) ((irq)<<2)
  737. #define PN2_GRA_FRAME_IRQ1_MASK 0x04000004
  738. #define PN2_GRA_FF_UNDERFLOW(ff) ((ff)<<1)
  739. #define PN2_GRA_FF_UNDERFLOW_MASK 0x00000002
  740. #define PN2_VSYNC_IRQ(irq) ((irq)<<0)
  741. #define PN2_SYNC_IRQ_MASK 0x00000001
  742. /* LCD FIFO Depth register */
  743. #define LCD_FIFO_DEPTH 0x01c8
  744. #define VIDEO_FIFO(fi) ((fi) << 0)
  745. #define VIDEO_FIFO_MASK 0x00000003
  746. #define GRAPHIC_FIFO(fi) ((fi) << 2)
  747. #define GRAPHIC_FIFO_MASK 0x0000000c
  748. /* read-only */
  749. #define DMA_FRAME_IRQ0_LEVEL_MASK 0x00008000
  750. #define DMA_FRAME_IRQ1_LEVEL_MASK 0x00004000
  751. #define DMA_FRAME_CNT_ISR_MASK 0x00003000
  752. #define GRA_FRAME_IRQ0_LEVEL_MASK 0x00000800
  753. #define GRA_FRAME_IRQ1_LEVEL_MASK 0x00000400
  754. #define GRA_FRAME_CNT_ISR_MASK 0x00000300
  755. #define VSYNC_IRQ_LEVEL_MASK 0x00000080
  756. #define DUMB_FRAMEDONE_LEVEL_MASK 0x00000040
  757. #define TWC_FRAMEDONE_LEVEL_MASK 0x00000020
  758. #define HWC_FRAMEDONE_LEVEL_MASK 0x00000010
  759. #define SLV_FF_EMPTY_MASK 0x00000008
  760. #define DMA_FF_ALLEMPTY_MASK 0x00000004
  761. #define GRA_FF_ALLEMPTY_MASK 0x00000002
  762. #define PWRDN_IRQ_LEVEL_MASK 0x00000001
  763. /* 32 bit LCD Interrupt Reset Status*/
  764. #define SPU_IRQ_RSR (0x01C8)
  765. /* 32 bit Panel Path Graphic Partial Display Horizontal Control Register*/
  766. #define LCD_GRA_CUTHPXL (0x01CC)
  767. /* 32 bit Panel Path Graphic Partial Display Vertical Control Register*/
  768. #define LCD_GRA_CUTVLN (0x01D0)
  769. /* 32 bit TV Path Graphic Partial Display Horizontal Control Register*/
  770. #define LCD_TVG_CUTHPXL (0x01D4)
  771. /* 32 bit TV Path Graphic Partial Display Vertical Control Register*/
  772. #define LCD_TVG_CUTVLN (0x01D8)
  773. /* 32 bit LCD Global Control Register*/
  774. #define LCD_TOP_CTRL (0x01DC)
  775. /* 32 bit LCD SQU Line Buffer Control Register 1*/
  776. #define LCD_SQULN1_CTRL (0x01E0)
  777. /* 32 bit LCD SQU Line Buffer Control Register 2*/
  778. #define LCD_SQULN2_CTRL (0x01E4)
  779. #define squln_ctrl(id) ((id) ? (((id) & 1) ? LCD_SQULN2_CTRL : \
  780. LCD_PN2_SQULN1_CTRL) : LCD_SQULN1_CTRL)
  781. /* 32 bit LCD Mixed Overlay Control Register */
  782. #define LCD_AFA_ALL2ONE (0x01E8)
  783. #define LCD_PN2_SCLK_DIV (0x01EC)
  784. #define LCD_PN2_TCLK_DIV (0x01F0)
  785. #define LCD_LVDS_SCLK_DIV_WR (0x01F4)
  786. #define LCD_LVDS_SCLK_DIV_RD (0x01FC)
  787. #define PN2_LCD_DMA_START_ADDR_Y0 (0x0200)
  788. #define PN2_LCD_DMA_START_ADDR_U0 (0x0204)
  789. #define PN2_LCD_DMA_START_ADDR_V0 (0x0208)
  790. #define PN2_LCD_DMA_START_ADDR_C0 (0x020C)
  791. #define PN2_LCD_DMA_START_ADDR_Y1 (0x0210)
  792. #define PN2_LCD_DMA_START_ADDR_U1 (0x0214)
  793. #define PN2_LCD_DMA_START_ADDR_V1 (0x0218)
  794. #define PN2_LCD_DMA_START_ADDR_C1 (0x021C)
  795. #define PN2_LCD_DMA_PITCH_YC (0x0220)
  796. #define PN2_LCD_DMA_PITCH_UV (0x0224)
  797. #define PN2_LCD_DMA_OVSA_HPXL_VLN (0x0228)
  798. #define PN2_LCD_DMA_HPXL_VLN (0x022C)
  799. #define PN2_LCD_DMAZM_HPXL_VLN (0x0230)
  800. #define PN2_LCD_GRA_START_ADDR0 (0x0234)
  801. #define PN2_LCD_GRA_START_ADDR1 (0x0238)
  802. #define PN2_LCD_GRA_PITCH (0x023C)
  803. #define PN2_LCD_GRA_OVSA_HPXL_VLN (0x0240)
  804. #define PN2_LCD_GRA_HPXL_VLN (0x0244)
  805. #define PN2_LCD_GRAZM_HPXL_VLN (0x0248)
  806. #define PN2_LCD_HWC_OVSA_HPXL_VLN (0x024C)
  807. #define PN2_LCD_HWC_HPXL_VLN (0x0250)
  808. #define LCD_PN2_V_H_TOTAL (0x0254)
  809. #define LCD_PN2_V_H_ACTIVE (0x0258)
  810. #define LCD_PN2_H_PORCH (0x025C)
  811. #define LCD_PN2_V_PORCH (0x0260)
  812. #define LCD_PN2_BLANKCOLOR (0x0264)
  813. #define LCD_PN2_ALPHA_COLOR1 (0x0268)
  814. #define LCD_PN2_ALPHA_COLOR2 (0x026C)
  815. #define LCD_PN2_COLORKEY_Y (0x0270)
  816. #define LCD_PN2_COLORKEY_U (0x0274)
  817. #define LCD_PN2_COLORKEY_V (0x0278)
  818. #define LCD_PN2_SEPXLCNT (0x027C)
  819. #define LCD_TV_V_H_TOTAL_FLD (0x0280)
  820. #define LCD_TV_V_PORCH_FLD (0x0284)
  821. #define LCD_TV_SEPXLCNT_FLD (0x0288)
  822. #define LCD_2ND_ALPHA (0x0294)
  823. #define LCD_PN2_CONTRAST (0x0298)
  824. #define LCD_PN2_SATURATION (0x029c)
  825. #define LCD_PN2_CBSH_HUE (0x02a0)
  826. #define LCD_TIMING_EXT (0x02C0)
  827. #define LCD_PN2_LAYER_ALPHA_SEL1 (0x02c4)
  828. #define LCD_PN2_CTRL0 (0x02C8)
  829. #define TV_LAYER_ALPHA_SEL1 (0x02cc)
  830. #define LCD_SMPN2_CTRL (0x02D0)
  831. #define LCD_IO_OVERL_MAP_CTRL (0x02D4)
  832. #define LCD_DUMB2_CTRL (0x02d8)
  833. #define LCD_PN2_CTRL1 (0x02DC)
  834. #define PN2_IOPAD_CONTROL (0x02E0)
  835. #define LCD_PN2_SQULN1_CTRL (0x02E4)
  836. #define PN2_LCD_GRA_CUTHPXL (0x02e8)
  837. #define PN2_LCD_GRA_CUTVLN (0x02ec)
  838. #define LCD_PN2_SQULN2_CTRL (0x02F0)
  839. #define ALL_LAYER_ALPHA_SEL (0x02F4)
  840. #define TIMING_MASTER_CONTROL (0x02F8)
  841. #define MASTER_ENH(id) (1 << (id))
  842. #define MASTER_ENV(id) (1 << ((id) + 4))
  843. #define DSI_START_SEL_SHIFT(id) (((id) << 1) + 8)
  844. #define timing_master_config(path, dsi_id, lcd_id) \
  845. (MASTER_ENH(path) | MASTER_ENV(path) | \
  846. (((lcd_id) + ((dsi_id) << 1)) << DSI_START_SEL_SHIFT(path)))
  847. #define LCD_2ND_BLD_CTL (0x02Fc)
  848. #define LVDS_SRC_MASK (3 << 30)
  849. #define LVDS_SRC_SHIFT (30)
  850. #define LVDS_FMT_MASK (1 << 28)
  851. #define LVDS_FMT_SHIFT (28)
  852. #define CLK_SCLK (1 << 0)
  853. #define CLK_LVDS_RD (1 << 1)
  854. #define CLK_LVDS_WR (1 << 2)
  855. #define gra_partdisp_ctrl_hor(id) ((id) ? (((id) & 1) ? \
  856. LCD_TVG_CUTHPXL : PN2_LCD_GRA_CUTHPXL) : LCD_GRA_CUTHPXL)
  857. #define gra_partdisp_ctrl_ver(id) ((id) ? (((id) & 1) ? \
  858. LCD_TVG_CUTVLN : PN2_LCD_GRA_CUTVLN) : LCD_GRA_CUTVLN)
  859. /*
  860. * defined for Configure Dumb Mode
  861. * defined for Configure Dumb Mode
  862. * DUMB LCD Panel bit[31:28]
  863. */
  864. #define DUMB16_RGB565_0 0x0
  865. #define DUMB16_RGB565_1 0x1
  866. #define DUMB18_RGB666_0 0x2
  867. #define DUMB18_RGB666_1 0x3
  868. #define DUMB12_RGB444_0 0x4
  869. #define DUMB12_RGB444_1 0x5
  870. #define DUMB24_RGB888_0 0x6
  871. #define DUMB_BLANK 0x7
  872. /*
  873. * defined for Configure I/O Pin Allocation Mode
  874. * LCD LCD I/O Pads control register bit[3:0]
  875. */
  876. #define IOPAD_DUMB24 0x0
  877. #define IOPAD_DUMB18SPI 0x1
  878. #define IOPAD_DUMB18GPIO 0x2
  879. #define IOPAD_DUMB16SPI 0x3
  880. #define IOPAD_DUMB16GPIO 0x4
  881. #define IOPAD_DUMB12 0x5
  882. #define IOPAD_SMART18SPI 0x6
  883. #define IOPAD_SMART16SPI 0x7
  884. #define IOPAD_SMART8BOTH 0x8
  885. #define IOPAD_DUMB18_SMART8 0x9
  886. #define IOPAD_DUMB16_SMART8SPI 0xa
  887. #define IOPAD_DUMB16_SMART8GPIO 0xb
  888. #define IOPAD_DUMB16_DUMB16 0xc
  889. #define IOPAD_SMART8_SMART8 0xc
  890. /*
  891. *defined for indicating boundary and cycle burst length
  892. */
  893. #define CFG_BOUNDARY_1KB (1<<5)
  894. #define CFG_BOUNDARY_4KB (0<<5)
  895. #define CFG_CYC_BURST_LEN16 (1<<4)
  896. #define CFG_CYC_BURST_LEN8 (0<<4)
  897. /* SRAM ID */
  898. #define SRAMID_GAMMA_YR 0x0
  899. #define SRAMID_GAMMA_UG 0x1
  900. #define SRAMID_GAMMA_VB 0x2
  901. #define SRAMID_PALATTE 0x3
  902. #define SRAMID_HWC 0xf
  903. /* SRAM INIT Read/Write */
  904. #define SRAMID_INIT_READ 0x0
  905. #define SRAMID_INIT_WRITE 0x2
  906. #define SRAMID_INIT_DEFAULT 0x3
  907. /*
  908. * defined VSYNC selection mode for DMA control 1 register
  909. * DMA1 bit[30:28]
  910. */
  911. #define VMODE_SMPN 0x0
  912. #define VMODE_SMPNIRQ 0x1
  913. #define VMODE_DUMB 0x2
  914. #define VMODE_IPE 0x3
  915. #define VMODE_IRE 0x4
  916. /*
  917. * defined Configure Alpha and Alpha mode for DMA control 1 register
  918. * DMA1 bit[15:08](alpha) / bit[17:16](alpha mode)
  919. */
  920. /* ALPHA mode */
  921. #define MODE_ALPHA_DMA 0x0
  922. #define MODE_ALPHA_GRA 0x1
  923. #define MODE_ALPHA_CFG 0x2
  924. /* alpha value */
  925. #define ALPHA_NOGRAPHIC 0xFF /* all video, no graphic */
  926. #define ALPHA_NOVIDEO 0x00 /* all graphic, no video */
  927. #define ALPHA_GRAPHNVIDEO 0x0F /* Selects graphic & video */
  928. /*
  929. * defined Pixel Command for DMA control 1 register
  930. * DMA1 bit[07:00]
  931. */
  932. #define PIXEL_CMD 0x81
  933. /* DSI */
  934. /* DSI1 - 4 Lane Controller base */
  935. #define DSI1_REGS_PHYSICAL_BASE 0xD420B800
  936. /* DSI2 - 3 Lane Controller base */
  937. #define DSI2_REGS_PHYSICAL_BASE 0xD420BA00
  938. /* DSI Controller Registers */
  939. struct dsi_lcd_regs {
  940. #define DSI_LCD1_CTRL_0 0x100 /* DSI Active Panel 1 Control register 0 */
  941. #define DSI_LCD1_CTRL_1 0x104 /* DSI Active Panel 1 Control register 1 */
  942. u32 ctrl0;
  943. u32 ctrl1;
  944. u32 reserved1[2];
  945. #define DSI_LCD1_TIMING_0 0x110 /* Timing register 0 */
  946. #define DSI_LCD1_TIMING_1 0x114 /* Timing register 1 */
  947. #define DSI_LCD1_TIMING_2 0x118 /* Timing register 2 */
  948. #define DSI_LCD1_TIMING_3 0x11C /* Timing register 3 */
  949. #define DSI_LCD1_WC_0 0x120 /* Word Count register 0 */
  950. #define DSI_LCD1_WC_1 0x124 /* Word Count register 1 */
  951. #define DSI_LCD1_WC_2 0x128 /* Word Count register 2 */
  952. u32 timing0;
  953. u32 timing1;
  954. u32 timing2;
  955. u32 timing3;
  956. u32 wc0;
  957. u32 wc1;
  958. u32 wc2;
  959. u32 reserved2[1];
  960. u32 slot_cnt0;
  961. u32 slot_cnt1;
  962. u32 reserved3[2];
  963. u32 status_0;
  964. u32 status_1;
  965. u32 status_2;
  966. u32 status_3;
  967. u32 status_4;
  968. };
  969. struct dsi_regs {
  970. #define DSI_CTRL_0 0x000 /* DSI control register 0 */
  971. #define DSI_CTRL_1 0x004 /* DSI control register 1 */
  972. u32 ctrl0;
  973. u32 ctrl1;
  974. u32 reserved1[2];
  975. u32 irq_status;
  976. u32 irq_mask;
  977. u32 reserved2[2];
  978. #define DSI_CPU_CMD_0 0x020 /* DSI CPU packet command register 0 */
  979. #define DSI_CPU_CMD_1 0x024 /* DSU CPU Packet Command Register 1 */
  980. #define DSI_CPU_CMD_3 0x02C /* DSU CPU Packet Command Register 3 */
  981. #define DSI_CPU_WDAT_0 0x030 /* DSI CUP */
  982. u32 cmd0;
  983. u32 cmd1;
  984. u32 cmd2;
  985. u32 cmd3;
  986. u32 dat0;
  987. u32 status0;
  988. u32 status1;
  989. u32 status2;
  990. u32 status3;
  991. u32 status4;
  992. u32 reserved3[2];
  993. u32 smt_cmd;
  994. u32 smt_ctrl0;
  995. u32 smt_ctrl1;
  996. u32 reserved4[1];
  997. u32 rx0_status;
  998. /* Rx Packet Header - data from slave device */
  999. #define DSI_RX_PKT_HDR_0 0x064
  1000. u32 rx0_header;
  1001. u32 rx1_status;
  1002. u32 rx1_header;
  1003. u32 rx_ctrl;
  1004. u32 rx_ctrl1;
  1005. u32 rx2_status;
  1006. u32 rx2_header;
  1007. u32 reserved5[1];
  1008. u32 phy_ctrl1;
  1009. #define DSI_PHY_CTRL_2 0x088 /* DSI DPHI Control Register 2 */
  1010. #define DSI_PHY_CTRL_3 0x08C /* DPHY Control Register 3 */
  1011. u32 phy_ctrl2;
  1012. u32 phy_ctrl3;
  1013. u32 phy_status0;
  1014. u32 phy_status1;
  1015. u32 reserved6[5];
  1016. u32 phy_status2;
  1017. #define DSI_PHY_RCOMP_0 0x0B0 /* DPHY Rcomp Control Register */
  1018. u32 phy_rcomp0;
  1019. u32 reserved7[3];
  1020. #define DSI_PHY_TIME_0 0x0C0 /* DPHY Timing Control Register 0 */
  1021. #define DSI_PHY_TIME_1 0x0C4 /* DPHY Timing Control Register 1 */
  1022. #define DSI_PHY_TIME_2 0x0C8 /* DPHY Timing Control Register 2 */
  1023. #define DSI_PHY_TIME_3 0x0CC /* DPHY Timing Control Register 3 */
  1024. #define DSI_PHY_TIME_4 0x0D0 /* DPHY Timing Control Register 4 */
  1025. #define DSI_PHY_TIME_5 0x0D4 /* DPHY Timing Control Register 5 */
  1026. u32 phy_timing0;
  1027. u32 phy_timing1;
  1028. u32 phy_timing2;
  1029. u32 phy_timing3;
  1030. u32 phy_code_0;
  1031. u32 phy_code_1;
  1032. u32 reserved8[2];
  1033. u32 mem_ctrl;
  1034. u32 tx_timer;
  1035. u32 rx_timer;
  1036. u32 turn_timer;
  1037. u32 reserved9[4];
  1038. #define DSI_LCD1_CTRL_0 0x100 /* DSI Active Panel 1 Control register 0 */
  1039. #define DSI_LCD1_CTRL_1 0x104 /* DSI Active Panel 1 Control register 1 */
  1040. #define DSI_LCD1_TIMING_0 0x110 /* Timing register 0 */
  1041. #define DSI_LCD1_TIMING_1 0x114 /* Timing register 1 */
  1042. #define DSI_LCD1_TIMING_2 0x118 /* Timing register 2 */
  1043. #define DSI_LCD1_TIMING_3 0x11C /* Timing register 3 */
  1044. #define DSI_LCD1_WC_0 0x120 /* Word Count register 0 */
  1045. #define DSI_LCD1_WC_1 0x124 /* Word Count register 1 */
  1046. #define DSI_LCD1_WC_2 0x128 /* Word Count register 2 */
  1047. struct dsi_lcd_regs lcd1;
  1048. u32 reserved10[11];
  1049. struct dsi_lcd_regs lcd2;
  1050. };
  1051. #define DSI_LCD2_CTRL_0 0x180 /* DSI Active Panel 2 Control register 0 */
  1052. #define DSI_LCD2_CTRL_1 0x184 /* DSI Active Panel 2 Control register 1 */
  1053. #define DSI_LCD2_TIMING_0 0x190 /* Timing register 0 */
  1054. #define DSI_LCD2_TIMING_1 0x194 /* Timing register 1 */
  1055. #define DSI_LCD2_TIMING_2 0x198 /* Timing register 2 */
  1056. #define DSI_LCD2_TIMING_3 0x19C /* Timing register 3 */
  1057. #define DSI_LCD2_WC_0 0x1A0 /* Word Count register 0 */
  1058. #define DSI_LCD2_WC_1 0x1A4 /* Word Count register 1 */
  1059. #define DSI_LCD2_WC_2 0x1A8 /* Word Count register 2 */
  1060. /* DSI_CTRL_0 0x0000 DSI Control Register 0 */
  1061. #define DSI_CTRL_0_CFG_SOFT_RST (1<<31)
  1062. #define DSI_CTRL_0_CFG_SOFT_RST_REG (1<<30)
  1063. #define DSI_CTRL_0_CFG_LCD1_TX_EN (1<<8)
  1064. #define DSI_CTRL_0_CFG_LCD1_SLV (1<<4)
  1065. #define DSI_CTRL_0_CFG_LCD1_EN (1<<0)
  1066. /* DSI_CTRL_1 0x0004 DSI Control Register 1 */
  1067. #define DSI_CTRL_1_CFG_EOTP (1<<8)
  1068. #define DSI_CTRL_1_CFG_RSVD (2<<4)
  1069. #define DSI_CTRL_1_CFG_LCD2_VCH_NO_MASK (3<<2)
  1070. #define DSI_CTRL_1_CFG_LCD2_VCH_NO_SHIFT 2
  1071. #define DSI_CTRL_1_CFG_LCD1_VCH_NO_MASK (3<<0)
  1072. #define DSI_CTRL_1_CFG_LCD1_VCH_NO_SHIFT 0
  1073. /* DSI_LCD1_CTRL_1 0x0104 DSI Active Panel 1 Control Register 1 */
  1074. /* LCD 1 Vsync Reset Enable */
  1075. #define DSI_LCD1_CTRL_1_CFG_L1_VSYNC_RST_EN (1<<31)
  1076. /* LCD 1 2K Pixel Buffer Mode Enable */
  1077. #define DSI_LCD1_CTRL_1_CFG_L1_M2K_EN (1<<30)
  1078. /* Bit(s) DSI_LCD1_CTRL_1_RSRV_29_23 reserved */
  1079. /* Long Blanking Packet Enable */
  1080. #define DSI_LCD1_CTRL_1_CFG_L1_HLP_PKT_EN (1<<22)
  1081. /* Extra Long Blanking Packet Enable */
  1082. #define DSI_LCD1_CTRL_1_CFG_L1_HEX_PKT_EN (1<<21)
  1083. /* Front Porch Packet Enable */
  1084. #define DSI_LCD1_CTRL_1_CFG_L1_HFP_PKT_EN (1<<20)
  1085. /* hact Packet Enable */
  1086. #define DSI_LCD1_CTRL_1_CFG_L1_HACT_PKT_EN (1<<19)
  1087. /* Back Porch Packet Enable */
  1088. #define DSI_LCD1_CTRL_1_CFG_L1_HBP_PKT_EN (1<<18)
  1089. /* hse Packet Enable */
  1090. #define DSI_LCD1_CTRL_1_CFG_L1_HSE_PKT_EN (1<<17)
  1091. /* hsa Packet Enable */
  1092. #define DSI_LCD1_CTRL_1_CFG_L1_HSA_PKT_EN (1<<16)
  1093. /* All Item Enable after Pixel Data */
  1094. #define DSI_LCD1_CTRL_1_CFG_L1_ALL_SLOT_EN (1<<15)
  1095. /* Extra Long Packet Enable after Pixel Data */
  1096. #define DSI_LCD1_CTRL_1_CFG_L1_HEX_SLOT_EN (1<<14)
  1097. /* Bit(s) DSI_LCD1_CTRL_1_RSRV_13_11 reserved */
  1098. /* Turn Around Bus at Last h Line */
  1099. #define DSI_LCD1_CTRL_1_CFG_L1_LAST_LINE_TURN (1<<10)
  1100. /* Go to Low Power Every Frame */
  1101. #define DSI_LCD1_CTRL_1_CFG_L1_LPM_FRAME_EN (1<<9)
  1102. /* Go to Low Power Every Line */
  1103. #define DSI_LCD1_CTRL_1_CFG_L1_LPM_LINE_EN (1<<8)
  1104. /* Bit(s) DSI_LCD1_CTRL_1_RSRV_7_4 reserved */
  1105. /* DSI Transmission Mode for LCD 1 */
  1106. #define DSI_LCD1_CTRL_1_CFG_L1_BURST_MODE_SHIFT 2
  1107. #define DSI_LCD1_CTRL_1_CFG_L1_BURST_MODE_MASK (3<<2)
  1108. /* LCD 1 Input Data RGB Mode for LCD 1 */
  1109. #define DSI_LCD2_CTRL_1_CFG_L1_RGB_TYPE_SHIFT 0
  1110. #define DSI_LCD2_CTRL_1_CFG_L1_RGB_TYPE_MASK (3<<2)
  1111. /* DSI_PHY_CTRL_2 0x0088 DPHY Control Register 2 */
  1112. /* Bit(s) DSI_PHY_CTRL_2_RSRV_31_12 reserved */
  1113. /* DPHY LP Receiver Enable */
  1114. #define DSI_PHY_CTRL_2_CFG_CSR_LANE_RESC_EN_MASK (0xf<<8)
  1115. #define DSI_PHY_CTRL_2_CFG_CSR_LANE_RESC_EN_SHIFT 8
  1116. /* DPHY Data Lane Enable */
  1117. #define DSI_PHY_CTRL_2_CFG_CSR_LANE_EN_MASK (0xf<<4)
  1118. #define DSI_PHY_CTRL_2_CFG_CSR_LANE_EN_SHIFT 4
  1119. /* DPHY Bus Turn Around */
  1120. #define DSI_PHY_CTRL_2_CFG_CSR_LANE_TURN_MASK (0xf)
  1121. #define DSI_PHY_CTRL_2_CFG_CSR_LANE_TURN_SHIFT 0
  1122. /* DSI_CPU_CMD_1 0x0024 DSI CPU Packet Command Register 1 */
  1123. /* Bit(s) DSI_CPU_CMD_1_RSRV_31_24 reserved */
  1124. /* LPDT TX Enable */
  1125. #define DSI_CPU_CMD_1_CFG_TXLP_LPDT_MASK (0xf<<20)
  1126. #define DSI_CPU_CMD_1_CFG_TXLP_LPDT_SHIFT 20
  1127. /* ULPS TX Enable */
  1128. #define DSI_CPU_CMD_1_CFG_TXLP_ULPS_MASK (0xf<<16)
  1129. #define DSI_CPU_CMD_1_CFG_TXLP_ULPS_SHIFT 16
  1130. /* Low Power TX Trigger Code */
  1131. #define DSI_CPU_CMD_1_CFG_TXLP_TRIGGER_CODE_MASK (0xffff)
  1132. #define DSI_CPU_CMD_1_CFG_TXLP_TRIGGER_CODE_SHIFT 0
  1133. /* DSI_PHY_TIME_0 0x00c0 DPHY Timing Control Register 0 */
  1134. /* Length of HS Exit Period in tx_clk_esc Cycles */
  1135. #define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_EXIT_MASK (0xff<<24)
  1136. #define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_EXIT_SHIFT 24
  1137. /* DPHY HS Trail Period Length */
  1138. #define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_TRAIL_MASK (0xff<<16)
  1139. #define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_TRAIL_SHIFT 16
  1140. /* DPHY HS Zero State Length */
  1141. #define DSI_PHY_TIME_0_CDG_CSR_TIME_HS_ZERO_MASK (0xff<<8)
  1142. #define DSI_PHY_TIME_0_CDG_CSR_TIME_HS_ZERO_SHIFT 8
  1143. /* DPHY HS Prepare State Length */
  1144. #define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_PREP_MASK (0xff)
  1145. #define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_PREP_SHIFT 0
  1146. /* DSI_PHY_TIME_1 0x00c4 DPHY Timing Control Register 1 */
  1147. /* Time to Drive LP-00 by New Transmitter */
  1148. #define DSI_PHY_TIME_1_CFG_CSR_TIME_TA_GET_MASK (0xff<<24)
  1149. #define DSI_PHY_TIME_1_CFG_CSR_TIME_TA_GET_SHIFT 24
  1150. /* Time to Drive LP-00 after Turn Request */
  1151. #define DSI_PHY_TIME_1_CFG_CSR_TIME_TA_GO_MASK (0xff<<16)
  1152. #define DSI_PHY_TIME_1_CFG_CSR_TIME_TA_GO_SHIFT 16
  1153. /* DPHY HS Wakeup Period Length */
  1154. #define DSI_PHY_TIME_1_CFG_CSR_TIME_WAKEUP_MASK (0xffff)
  1155. #define DSI_PHY_TIME_1_CFG_CSR_TIME_WAKEUP_SHIFT 0
  1156. /* DSI_PHY_TIME_2 0x00c8 DPHY Timing Control Register 2 */
  1157. /* DPHY CLK Exit Period Length */
  1158. #define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_EXIT_MASK (0xff<<24)
  1159. #define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_EXIT_SHIFT 24
  1160. /* DPHY CLK Trail Period Length */
  1161. #define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_TRAIL_MASK (0xff<<16)
  1162. #define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_TRAIL_SHIFT 16
  1163. /* DPHY CLK Zero State Length */
  1164. #define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_ZERO_MASK (0xff<<8)
  1165. #define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_ZERO_SHIFT 8
  1166. /* DPHY CLK LP Length */
  1167. #define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_LPX_MASK (0xff)
  1168. #define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_LPX_SHIFT 0
  1169. /* DSI_PHY_TIME_3 0x00cc DPHY Timing Control Register 3 */
  1170. /* Bit(s) DSI_PHY_TIME_3_RSRV_31_16 reserved */
  1171. /* DPHY LP Length */
  1172. #define DSI_PHY_TIME_3_CFG_CSR_TIME_LPX_MASK (0xff<<8)
  1173. #define DSI_PHY_TIME_3_CFG_CSR_TIME_LPX_SHIFT 8
  1174. /* DPHY HS req to rdy Length */
  1175. #define DSI_PHY_TIME_3_CFG_CSR_TIME_REQRDY_MASK (0xff)
  1176. #define DSI_PHY_TIME_3_CFG_CSR_TIME_REQRDY_SHIFT 0
  1177. #define DSI_ESC_CLK 66 /* Unit: Mhz */
  1178. #define DSI_ESC_CLK_T 15 /* Unit: ns */
  1179. /* LVDS */
  1180. /* LVDS_PHY_CTRL */
  1181. #define LVDS_PHY_CTL 0x2A4
  1182. #define LVDS_PLL_LOCK (1 << 31)
  1183. #define LVDS_PHY_EXT_MASK (7 << 28)
  1184. #define LVDS_PHY_EXT_SHIFT (28)
  1185. #define LVDS_CLK_PHASE_MASK (0x7f << 16)
  1186. #define LVDS_CLK_PHASE_SHIFT (16)
  1187. #define LVDS_SSC_RESET_EXT (1 << 13)
  1188. #define LVDS_SSC_MODE_DOWN_SPREAD (1 << 12)
  1189. #define LVDS_SSC_EN (1 << 11)
  1190. #define LVDS_PU_PLL (1 << 10)
  1191. #define LVDS_PU_TX (1 << 9)
  1192. #define LVDS_PU_IVREF (1 << 8)
  1193. #define LVDS_CLK_SEL (1 << 7)
  1194. #define LVDS_CLK_SEL_LVDS_PCLK (1 << 7)
  1195. #define LVDS_PD_CH_MASK (0x3f << 1)
  1196. #define LVDS_PD_CH(ch) ((ch) << 1)
  1197. #define LVDS_RST (1 << 0)
  1198. #define LVDS_PHY_CTL_EXT 0x2A8
  1199. /* LVDS_PHY_CTRL_EXT1 */
  1200. #define LVDS_SSC_RNGE_MASK (0x7ff << 16)
  1201. #define LVDS_SSC_RNGE_SHIFT (16)
  1202. #define LVDS_RESERVE_IN_MASK (0xf << 12)
  1203. #define LVDS_RESERVE_IN_SHIFT (12)
  1204. #define LVDS_TEST_MON_MASK (0x7 << 8)
  1205. #define LVDS_TEST_MON_SHIFT (8)
  1206. #define LVDS_POL_SWAP_MASK (0x3f << 0)
  1207. #define LVDS_POL_SWAP_SHIFT (0)
  1208. /* LVDS_PHY_CTRL_EXT2 */
  1209. #define LVDS_TX_DIF_AMP_MASK (0xf << 24)
  1210. #define LVDS_TX_DIF_AMP_SHIFT (24)
  1211. #define LVDS_TX_DIF_CM_MASK (0x3 << 22)
  1212. #define LVDS_TX_DIF_CM_SHIFT (22)
  1213. #define LVDS_SELLV_TXCLK_MASK (0x1f << 16)
  1214. #define LVDS_SELLV_TXCLK_SHIFT (16)
  1215. #define LVDS_TX_CMFB_EN (0x1 << 15)
  1216. #define LVDS_TX_TERM_EN (0x1 << 14)
  1217. #define LVDS_SELLV_TXDATA_MASK (0x1f << 8)
  1218. #define LVDS_SELLV_TXDATA_SHIFT (8)
  1219. #define LVDS_SELLV_OP7_MASK (0x3 << 6)
  1220. #define LVDS_SELLV_OP7_SHIFT (6)
  1221. #define LVDS_SELLV_OP6_MASK (0x3 << 4)
  1222. #define LVDS_SELLV_OP6_SHIFT (4)
  1223. #define LVDS_SELLV_OP9_MASK (0x3 << 2)
  1224. #define LVDS_SELLV_OP9_SHIFT (2)
  1225. #define LVDS_STRESSTST_EN (0x1 << 0)
  1226. /* LVDS_PHY_CTRL_EXT3 */
  1227. #define LVDS_KVCO_MASK (0xf << 28)
  1228. #define LVDS_KVCO_SHIFT (28)
  1229. #define LVDS_CTUNE_MASK (0x3 << 26)
  1230. #define LVDS_CTUNE_SHIFT (26)
  1231. #define LVDS_VREG_IVREF_MASK (0x3 << 24)
  1232. #define LVDS_VREG_IVREF_SHIFT (24)
  1233. #define LVDS_VDDL_MASK (0xf << 20)
  1234. #define LVDS_VDDL_SHIFT (20)
  1235. #define LVDS_VDDM_MASK (0x3 << 18)
  1236. #define LVDS_VDDM_SHIFT (18)
  1237. #define LVDS_FBDIV_MASK (0xf << 8)
  1238. #define LVDS_FBDIV_SHIFT (8)
  1239. #define LVDS_REFDIV_MASK (0x7f << 0)
  1240. #define LVDS_REFDIV_SHIFT (0)
  1241. /* LVDS_PHY_CTRL_EXT4 */
  1242. #define LVDS_SSC_FREQ_DIV_MASK (0xffff << 16)
  1243. #define LVDS_SSC_FREQ_DIV_SHIFT (16)
  1244. #define LVDS_INTPI_MASK (0xf << 12)
  1245. #define LVDS_INTPI_SHIFT (12)
  1246. #define LVDS_VCODIV_SEL_SE_MASK (0xf << 8)
  1247. #define LVDS_VCODIV_SEL_SE_SHIFT (8)
  1248. #define LVDS_RESET_INTP_EXT (0x1 << 7)
  1249. #define LVDS_VCO_VRNG_MASK (0x7 << 4)
  1250. #define LVDS_VCO_VRNG_SHIFT (4)
  1251. #define LVDS_PI_EN (0x1 << 3)
  1252. #define LVDS_ICP_MASK (0x7 << 0)
  1253. #define LVDS_ICP_SHIFT (0)
  1254. /* LVDS_PHY_CTRL_EXT5 */
  1255. #define LVDS_FREQ_OFFSET_MASK (0x1ffff << 15)
  1256. #define LVDS_FREQ_OFFSET_SHIFT (15)
  1257. #define LVDS_FREQ_OFFSET_VALID (0x1 << 2)
  1258. #define LVDS_FREQ_OFFSET_MODE_CK_DIV4_OUT (0x1 << 1)
  1259. #define LVDS_FREQ_OFFSET_MODE_EN (0x1 << 0)
  1260. enum {
  1261. PATH_PN = 0,
  1262. PATH_TV,
  1263. PATH_P2,
  1264. };
  1265. /*
  1266. * mmp path describes part of mmp path related info:
  1267. * which is hiden in display driver and not exported to buffer driver
  1268. */
  1269. struct mmphw_ctrl;
  1270. struct mmphw_path_plat {
  1271. int id;
  1272. struct mmphw_ctrl *ctrl;
  1273. struct mmp_path *path;
  1274. u32 path_config;
  1275. u32 link_config;
  1276. u32 dsi_rbswap;
  1277. };
  1278. /* mmp ctrl describes mmp controller related info */
  1279. struct mmphw_ctrl {
  1280. /* platform related, get from config */
  1281. const char *name;
  1282. int irq;
  1283. void *reg_base;
  1284. struct clk *clk;
  1285. /* sys info */
  1286. struct device *dev;
  1287. /* state */
  1288. int open_count;
  1289. int status;
  1290. struct mutex access_ok;
  1291. /*pathes*/
  1292. int path_num;
  1293. struct mmphw_path_plat path_plats[0];
  1294. };
  1295. static inline int overlay_is_vid(struct mmp_overlay *overlay)
  1296. {
  1297. return overlay->dmafetch_id & 1;
  1298. }
  1299. static inline struct mmphw_path_plat *path_to_path_plat(struct mmp_path *path)
  1300. {
  1301. return (struct mmphw_path_plat *)path->plat_data;
  1302. }
  1303. static inline struct mmphw_ctrl *path_to_ctrl(struct mmp_path *path)
  1304. {
  1305. return path_to_path_plat(path)->ctrl;
  1306. }
  1307. static inline struct mmphw_ctrl *overlay_to_ctrl(struct mmp_overlay *overlay)
  1308. {
  1309. return path_to_ctrl(overlay->path);
  1310. }
  1311. static inline void *ctrl_regs(struct mmp_path *path)
  1312. {
  1313. return path_to_ctrl(path)->reg_base;
  1314. }
  1315. /* path regs, for regs symmetrical for both pathes */
  1316. static inline struct lcd_regs *path_regs(struct mmp_path *path)
  1317. {
  1318. if (path->id == PATH_PN)
  1319. return (struct lcd_regs *)(ctrl_regs(path) + 0xc0);
  1320. else if (path->id == PATH_TV)
  1321. return (struct lcd_regs *)ctrl_regs(path);
  1322. else if (path->id == PATH_P2)
  1323. return (struct lcd_regs *)(ctrl_regs(path) + 0x200);
  1324. else {
  1325. dev_err(path->dev, "path id %d invalid\n", path->id);
  1326. BUG_ON(1);
  1327. return NULL;
  1328. }
  1329. }
  1330. #ifdef CONFIG_MMP_DISP_SPI
  1331. extern int lcd_spi_register(struct mmphw_ctrl *ctrl);
  1332. #endif
  1333. #endif /* _MMP_CTRL_H_ */