sm712.h 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. /*
  2. * Silicon Motion SM712 frame buffer device
  3. *
  4. * Copyright (C) 2006 Silicon Motion Technology Corp.
  5. * Authors: Ge Wang, gewang@siliconmotion.com
  6. * Boyod boyod.yang@siliconmotion.com.cn
  7. *
  8. * Copyright (C) 2009 Lemote, Inc.
  9. * Author: Wu Zhangjin, wuzhangjin@gmail.com
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file COPYING in the main directory of this archive for
  13. * more details.
  14. */
  15. #define FB_ACCEL_SMI_LYNX 88
  16. #define SCREEN_X_RES 1024
  17. #define SCREEN_Y_RES 600
  18. #define SCREEN_BPP 16
  19. /*Assume SM712 graphics chip has 4MB VRAM */
  20. #define SM712_VIDEOMEMORYSIZE 0x00400000
  21. /*Assume SM722 graphics chip has 8MB VRAM */
  22. #define SM722_VIDEOMEMORYSIZE 0x00800000
  23. #define dac_reg (0x3c8)
  24. #define dac_val (0x3c9)
  25. extern void __iomem *smtc_regbaseaddress;
  26. #define smtc_mmiowb(dat, reg) writeb(dat, smtc_regbaseaddress + reg)
  27. #define smtc_mmiorb(reg) readb(smtc_regbaseaddress + reg)
  28. #define SIZE_SR00_SR04 (0x04 - 0x00 + 1)
  29. #define SIZE_SR10_SR24 (0x24 - 0x10 + 1)
  30. #define SIZE_SR30_SR75 (0x75 - 0x30 + 1)
  31. #define SIZE_SR80_SR93 (0x93 - 0x80 + 1)
  32. #define SIZE_SRA0_SRAF (0xAF - 0xA0 + 1)
  33. #define SIZE_GR00_GR08 (0x08 - 0x00 + 1)
  34. #define SIZE_AR00_AR14 (0x14 - 0x00 + 1)
  35. #define SIZE_CR00_CR18 (0x18 - 0x00 + 1)
  36. #define SIZE_CR30_CR4D (0x4D - 0x30 + 1)
  37. #define SIZE_CR90_CRA7 (0xA7 - 0x90 + 1)
  38. static inline void smtc_crtcw(int reg, int val)
  39. {
  40. smtc_mmiowb(reg, 0x3d4);
  41. smtc_mmiowb(val, 0x3d5);
  42. }
  43. static inline void smtc_grphw(int reg, int val)
  44. {
  45. smtc_mmiowb(reg, 0x3ce);
  46. smtc_mmiowb(val, 0x3cf);
  47. }
  48. static inline void smtc_attrw(int reg, int val)
  49. {
  50. smtc_mmiorb(0x3da);
  51. smtc_mmiowb(reg, 0x3c0);
  52. smtc_mmiorb(0x3c1);
  53. smtc_mmiowb(val, 0x3c0);
  54. }
  55. static inline void smtc_seqw(int reg, int val)
  56. {
  57. smtc_mmiowb(reg, 0x3c4);
  58. smtc_mmiowb(val, 0x3c5);
  59. }
  60. static inline unsigned int smtc_seqr(int reg)
  61. {
  62. smtc_mmiowb(reg, 0x3c4);
  63. return smtc_mmiorb(0x3c5);
  64. }
  65. /* The next structure holds all information relevant for a specific video mode.
  66. */
  67. struct modeinit {
  68. int mmsizex;
  69. int mmsizey;
  70. int bpp;
  71. int hz;
  72. unsigned char init_misc;
  73. unsigned char init_sr00_sr04[SIZE_SR00_SR04];
  74. unsigned char init_sr10_sr24[SIZE_SR10_SR24];
  75. unsigned char init_sr30_sr75[SIZE_SR30_SR75];
  76. unsigned char init_sr80_sr93[SIZE_SR80_SR93];
  77. unsigned char init_sra0_sraf[SIZE_SRA0_SRAF];
  78. unsigned char init_gr00_gr08[SIZE_GR00_GR08];
  79. unsigned char init_ar00_ar14[SIZE_AR00_AR14];
  80. unsigned char init_cr00_cr18[SIZE_CR00_CR18];
  81. unsigned char init_cr30_cr4d[SIZE_CR30_CR4D];
  82. unsigned char init_cr90_cra7[SIZE_CR90_CRA7];
  83. };
  84. #ifdef __BIG_ENDIAN
  85. #define pal_rgb(r, g, b, val) (((r & 0xf800) >> 8) | \
  86. ((g & 0xe000) >> 13) | \
  87. ((g & 0x1c00) << 3) | \
  88. ((b & 0xf800) >> 3))
  89. #define big_addr 0x800000
  90. #define mmio_addr 0x00800000
  91. #define seqw17() smtc_seqw(0x17, 0x30)
  92. #define big_pixel_depth(p, d) {if (p == 24) {p = 32; d = 32; } }
  93. #define big_swap(p) ((p & 0xff00ff00 >> 8) | (p & 0x00ff00ff << 8))
  94. #else
  95. #define pal_rgb(r, g, b, val) val
  96. #define big_addr 0
  97. #define mmio_addr 0x00c00000
  98. #define seqw17() do { } while (0)
  99. #define big_pixel_depth(p, d) do { } while (0)
  100. #define big_swap(p) p
  101. #endif