w1_io.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * w1_io.c
  3. *
  4. * Copyright (c) 2004 Evgeniy Polyakov <zbr@ioremap.net>
  5. *
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <asm/io.h>
  22. #include <linux/delay.h>
  23. #include <linux/moduleparam.h>
  24. #include <linux/module.h>
  25. #include "w1.h"
  26. #include "w1_log.h"
  27. static int w1_delay_parm = 1;
  28. module_param_named(delay_coef, w1_delay_parm, int, 0);
  29. static int w1_disable_irqs = 0;
  30. module_param_named(disable_irqs, w1_disable_irqs, int, 0);
  31. static u8 w1_crc8_table[] = {
  32. 0, 94, 188, 226, 97, 63, 221, 131, 194, 156, 126, 32, 163, 253, 31, 65,
  33. 157, 195, 33, 127, 252, 162, 64, 30, 95, 1, 227, 189, 62, 96, 130, 220,
  34. 35, 125, 159, 193, 66, 28, 254, 160, 225, 191, 93, 3, 128, 222, 60, 98,
  35. 190, 224, 2, 92, 223, 129, 99, 61, 124, 34, 192, 158, 29, 67, 161, 255,
  36. 70, 24, 250, 164, 39, 121, 155, 197, 132, 218, 56, 102, 229, 187, 89, 7,
  37. 219, 133, 103, 57, 186, 228, 6, 88, 25, 71, 165, 251, 120, 38, 196, 154,
  38. 101, 59, 217, 135, 4, 90, 184, 230, 167, 249, 27, 69, 198, 152, 122, 36,
  39. 248, 166, 68, 26, 153, 199, 37, 123, 58, 100, 134, 216, 91, 5, 231, 185,
  40. 140, 210, 48, 110, 237, 179, 81, 15, 78, 16, 242, 172, 47, 113, 147, 205,
  41. 17, 79, 173, 243, 112, 46, 204, 146, 211, 141, 111, 49, 178, 236, 14, 80,
  42. 175, 241, 19, 77, 206, 144, 114, 44, 109, 51, 209, 143, 12, 82, 176, 238,
  43. 50, 108, 142, 208, 83, 13, 239, 177, 240, 174, 76, 18, 145, 207, 45, 115,
  44. 202, 148, 118, 40, 171, 245, 23, 73, 8, 86, 180, 234, 105, 55, 213, 139,
  45. 87, 9, 235, 181, 54, 104, 138, 212, 149, 203, 41, 119, 244, 170, 72, 22,
  46. 233, 183, 85, 11, 136, 214, 52, 106, 43, 117, 151, 201, 74, 20, 246, 168,
  47. 116, 42, 200, 150, 21, 75, 169, 247, 182, 232, 10, 84, 215, 137, 107, 53
  48. };
  49. static void w1_delay(unsigned long tm)
  50. {
  51. udelay(tm * w1_delay_parm);
  52. }
  53. static void w1_write_bit(struct w1_master *dev, int bit);
  54. static u8 w1_read_bit(struct w1_master *dev);
  55. /**
  56. * w1_touch_bit() - Generates a write-0 or write-1 cycle and samples the level.
  57. * @dev: the master device
  58. * @bit: 0 - write a 0, 1 - write a 0 read the level
  59. */
  60. static u8 w1_touch_bit(struct w1_master *dev, int bit)
  61. {
  62. if (dev->bus_master->touch_bit)
  63. return dev->bus_master->touch_bit(dev->bus_master->data, bit);
  64. else if (bit)
  65. return w1_read_bit(dev);
  66. else {
  67. w1_write_bit(dev, 0);
  68. return 0;
  69. }
  70. }
  71. /**
  72. * w1_write_bit() - Generates a write-0 or write-1 cycle.
  73. * @dev: the master device
  74. * @bit: bit to write
  75. *
  76. * Only call if dev->bus_master->touch_bit is NULL
  77. */
  78. static void w1_write_bit(struct w1_master *dev, int bit)
  79. {
  80. unsigned long flags = 0;
  81. if(w1_disable_irqs) local_irq_save(flags);
  82. if (bit) {
  83. dev->bus_master->write_bit(dev->bus_master->data, 0);
  84. w1_delay(6);
  85. dev->bus_master->write_bit(dev->bus_master->data, 1);
  86. w1_delay(64);
  87. } else {
  88. dev->bus_master->write_bit(dev->bus_master->data, 0);
  89. w1_delay(60);
  90. dev->bus_master->write_bit(dev->bus_master->data, 1);
  91. w1_delay(10);
  92. }
  93. if(w1_disable_irqs) local_irq_restore(flags);
  94. }
  95. /**
  96. * w1_pre_write() - pre-write operations
  97. * @dev: the master device
  98. *
  99. * Pre-write operation, currently only supporting strong pullups.
  100. * Program the hardware for a strong pullup, if one has been requested and
  101. * the hardware supports it.
  102. */
  103. static void w1_pre_write(struct w1_master *dev)
  104. {
  105. if (dev->pullup_duration &&
  106. dev->enable_pullup && dev->bus_master->set_pullup) {
  107. dev->bus_master->set_pullup(dev->bus_master->data,
  108. dev->pullup_duration);
  109. }
  110. }
  111. /**
  112. * w1_post_write() - post-write options
  113. * @dev: the master device
  114. *
  115. * Post-write operation, currently only supporting strong pullups.
  116. * If a strong pullup was requested, clear it if the hardware supports
  117. * them, or execute the delay otherwise, in either case clear the request.
  118. */
  119. static void w1_post_write(struct w1_master *dev)
  120. {
  121. if (dev->pullup_duration) {
  122. if (dev->enable_pullup && dev->bus_master->set_pullup)
  123. dev->bus_master->set_pullup(dev->bus_master->data, 0);
  124. else
  125. msleep(dev->pullup_duration);
  126. dev->pullup_duration = 0;
  127. }
  128. }
  129. /**
  130. * w1_write_8() - Writes 8 bits.
  131. * @dev: the master device
  132. * @byte: the byte to write
  133. */
  134. void w1_write_8(struct w1_master *dev, u8 byte)
  135. {
  136. int i;
  137. if (dev->bus_master->write_byte) {
  138. w1_pre_write(dev);
  139. dev->bus_master->write_byte(dev->bus_master->data, byte);
  140. }
  141. else
  142. for (i = 0; i < 8; ++i) {
  143. if (i == 7)
  144. w1_pre_write(dev);
  145. w1_touch_bit(dev, (byte >> i) & 0x1);
  146. }
  147. w1_post_write(dev);
  148. }
  149. EXPORT_SYMBOL_GPL(w1_write_8);
  150. /**
  151. * w1_read_bit() - Generates a write-1 cycle and samples the level.
  152. * @dev: the master device
  153. *
  154. * Only call if dev->bus_master->touch_bit is NULL
  155. */
  156. static u8 w1_read_bit(struct w1_master *dev)
  157. {
  158. int result;
  159. unsigned long flags = 0;
  160. /* sample timing is critical here */
  161. local_irq_save(flags);
  162. dev->bus_master->write_bit(dev->bus_master->data, 0);
  163. w1_delay(6);
  164. dev->bus_master->write_bit(dev->bus_master->data, 1);
  165. w1_delay(9);
  166. result = dev->bus_master->read_bit(dev->bus_master->data);
  167. local_irq_restore(flags);
  168. w1_delay(55);
  169. return result & 0x1;
  170. }
  171. /**
  172. * w1_triplet() - * Does a triplet - used for searching ROM addresses.
  173. * @dev: the master device
  174. * @bdir: the bit to write if both id_bit and comp_bit are 0
  175. *
  176. * Return bits:
  177. * bit 0 = id_bit
  178. * bit 1 = comp_bit
  179. * bit 2 = dir_taken
  180. * If both bits 0 & 1 are set, the search should be restarted.
  181. *
  182. * Return: bit fields - see above
  183. */
  184. u8 w1_triplet(struct w1_master *dev, int bdir)
  185. {
  186. if (dev->bus_master->triplet)
  187. return dev->bus_master->triplet(dev->bus_master->data, bdir);
  188. else {
  189. u8 id_bit = w1_touch_bit(dev, 1);
  190. u8 comp_bit = w1_touch_bit(dev, 1);
  191. u8 retval;
  192. if (id_bit && comp_bit)
  193. return 0x03; /* error */
  194. if (!id_bit && !comp_bit) {
  195. /* Both bits are valid, take the direction given */
  196. retval = bdir ? 0x04 : 0;
  197. } else {
  198. /* Only one bit is valid, take that direction */
  199. bdir = id_bit;
  200. retval = id_bit ? 0x05 : 0x02;
  201. }
  202. if (dev->bus_master->touch_bit)
  203. w1_touch_bit(dev, bdir);
  204. else
  205. w1_write_bit(dev, bdir);
  206. return retval;
  207. }
  208. }
  209. /**
  210. * w1_read_8() - Reads 8 bits.
  211. * @dev: the master device
  212. *
  213. * Return: the byte read
  214. */
  215. u8 w1_read_8(struct w1_master *dev)
  216. {
  217. int i;
  218. u8 res = 0;
  219. if (dev->bus_master->read_byte)
  220. res = dev->bus_master->read_byte(dev->bus_master->data);
  221. else
  222. for (i = 0; i < 8; ++i)
  223. res |= (w1_touch_bit(dev,1) << i);
  224. return res;
  225. }
  226. EXPORT_SYMBOL_GPL(w1_read_8);
  227. /**
  228. * w1_write_block() - Writes a series of bytes.
  229. * @dev: the master device
  230. * @buf: pointer to the data to write
  231. * @len: the number of bytes to write
  232. */
  233. void w1_write_block(struct w1_master *dev, const u8 *buf, int len)
  234. {
  235. int i;
  236. if (dev->bus_master->write_block) {
  237. w1_pre_write(dev);
  238. dev->bus_master->write_block(dev->bus_master->data, buf, len);
  239. }
  240. else
  241. for (i = 0; i < len; ++i)
  242. w1_write_8(dev, buf[i]); /* calls w1_pre_write */
  243. w1_post_write(dev);
  244. }
  245. EXPORT_SYMBOL_GPL(w1_write_block);
  246. /**
  247. * w1_touch_block() - Touches a series of bytes.
  248. * @dev: the master device
  249. * @buf: pointer to the data to write
  250. * @len: the number of bytes to write
  251. */
  252. void w1_touch_block(struct w1_master *dev, u8 *buf, int len)
  253. {
  254. int i, j;
  255. u8 tmp;
  256. for (i = 0; i < len; ++i) {
  257. tmp = 0;
  258. for (j = 0; j < 8; ++j) {
  259. if (j == 7)
  260. w1_pre_write(dev);
  261. tmp |= w1_touch_bit(dev, (buf[i] >> j) & 0x1) << j;
  262. }
  263. buf[i] = tmp;
  264. }
  265. }
  266. EXPORT_SYMBOL_GPL(w1_touch_block);
  267. /**
  268. * w1_read_block() - Reads a series of bytes.
  269. * @dev: the master device
  270. * @buf: pointer to the buffer to fill
  271. * @len: the number of bytes to read
  272. * Return: the number of bytes read
  273. */
  274. u8 w1_read_block(struct w1_master *dev, u8 *buf, int len)
  275. {
  276. int i;
  277. u8 ret;
  278. if (dev->bus_master->read_block)
  279. ret = dev->bus_master->read_block(dev->bus_master->data, buf, len);
  280. else {
  281. for (i = 0; i < len; ++i)
  282. buf[i] = w1_read_8(dev);
  283. ret = len;
  284. }
  285. return ret;
  286. }
  287. EXPORT_SYMBOL_GPL(w1_read_block);
  288. /**
  289. * w1_reset_bus() - Issues a reset bus sequence.
  290. * @dev: the master device
  291. * Return: 0=Device present, 1=No device present or error
  292. */
  293. int w1_reset_bus(struct w1_master *dev)
  294. {
  295. int result;
  296. unsigned long flags = 0;
  297. if(w1_disable_irqs) local_irq_save(flags);
  298. if (dev->bus_master->reset_bus)
  299. result = dev->bus_master->reset_bus(dev->bus_master->data) & 0x1;
  300. else {
  301. dev->bus_master->write_bit(dev->bus_master->data, 0);
  302. /* minimum 480, max ? us
  303. * be nice and sleep, except 18b20 spec lists 960us maximum,
  304. * so until we can sleep with microsecond accuracy, spin.
  305. * Feel free to come up with some other way to give up the
  306. * cpu for such a short amount of time AND get it back in
  307. * the maximum amount of time.
  308. */
  309. w1_delay(500);
  310. dev->bus_master->write_bit(dev->bus_master->data, 1);
  311. w1_delay(70);
  312. result = dev->bus_master->read_bit(dev->bus_master->data) & 0x1;
  313. /* minmum 70 (above) + 430 = 500 us
  314. * There aren't any timing requirements between a reset and
  315. * the following transactions. Sleeping is safe here.
  316. */
  317. /* w1_delay(430); min required time */
  318. msleep(1);
  319. }
  320. if(w1_disable_irqs) local_irq_restore(flags);
  321. return result;
  322. }
  323. EXPORT_SYMBOL_GPL(w1_reset_bus);
  324. u8 w1_calc_crc8(u8 * data, int len)
  325. {
  326. u8 crc = 0;
  327. while (len--)
  328. crc = w1_crc8_table[crc ^ *data++];
  329. return crc;
  330. }
  331. EXPORT_SYMBOL_GPL(w1_calc_crc8);
  332. void w1_search_devices(struct w1_master *dev, u8 search_type, w1_slave_found_callback cb)
  333. {
  334. dev->attempts++;
  335. if (dev->bus_master->search)
  336. dev->bus_master->search(dev->bus_master->data, dev,
  337. search_type, cb);
  338. else
  339. w1_search(dev, search_type, cb);
  340. }
  341. /**
  342. * w1_reset_select_slave() - reset and select a slave
  343. * @sl: the slave to select
  344. *
  345. * Resets the bus and then selects the slave by sending either a skip rom
  346. * or a rom match. A skip rom is issued if there is only one device
  347. * registered on the bus.
  348. * The w1 master lock must be held.
  349. *
  350. * Return: 0=success, anything else=error
  351. */
  352. int w1_reset_select_slave(struct w1_slave *sl)
  353. {
  354. if (w1_reset_bus(sl->master))
  355. return -1;
  356. if (sl->master->slave_count == 1)
  357. w1_write_8(sl->master, W1_SKIP_ROM);
  358. else {
  359. u8 match[9] = {W1_MATCH_ROM, };
  360. u64 rn = le64_to_cpu(*((u64*)&sl->reg_num));
  361. memcpy(&match[1], &rn, 8);
  362. w1_write_block(sl->master, match, 9);
  363. }
  364. return 0;
  365. }
  366. EXPORT_SYMBOL_GPL(w1_reset_select_slave);
  367. /**
  368. * w1_reset_resume_command() - resume instead of another match ROM
  369. * @dev: the master device
  370. *
  371. * When the workflow with a slave amongst many requires several
  372. * successive commands a reset between each, this function is similar
  373. * to doing a reset then a match ROM for the last matched ROM. The
  374. * advantage being that the matched ROM step is skipped in favor of the
  375. * resume command. The slave must support the command of course.
  376. *
  377. * If the bus has only one slave, traditionnaly the match ROM is skipped
  378. * and a "SKIP ROM" is done for efficiency. On multi-slave busses, this
  379. * doesn't work of course, but the resume command is the next best thing.
  380. *
  381. * The w1 master lock must be held.
  382. */
  383. int w1_reset_resume_command(struct w1_master *dev)
  384. {
  385. if (w1_reset_bus(dev))
  386. return -1;
  387. /* This will make only the last matched slave perform a skip ROM. */
  388. w1_write_8(dev, W1_RESUME_CMD);
  389. return 0;
  390. }
  391. EXPORT_SYMBOL_GPL(w1_reset_resume_command);
  392. /**
  393. * w1_next_pullup() - register for a strong pullup
  394. * @dev: the master device
  395. * @delay: time in milliseconds
  396. *
  397. * Put out a strong pull-up of the specified duration after the next write
  398. * operation. Not all hardware supports strong pullups. Hardware that
  399. * doesn't support strong pullups will sleep for the given time after the
  400. * write operation without a strong pullup. This is a one shot request for
  401. * the next write, specifying zero will clear a previous request.
  402. * The w1 master lock must be held.
  403. *
  404. * Return: 0=success, anything else=error
  405. */
  406. void w1_next_pullup(struct w1_master *dev, int delay)
  407. {
  408. dev->pullup_duration = delay;
  409. }
  410. EXPORT_SYMBOL_GPL(w1_next_pullup);