arm_vgic.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #ifndef __ASM_ARM_KVM_VGIC_H
  19. #define __ASM_ARM_KVM_VGIC_H
  20. #include <linux/kernel.h>
  21. #include <linux/kvm.h>
  22. #include <linux/irqreturn.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/types.h>
  25. #include <kvm/iodev.h>
  26. #define VGIC_NR_IRQS_LEGACY 256
  27. #define VGIC_NR_SGIS 16
  28. #define VGIC_NR_PPIS 16
  29. #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
  30. #define VGIC_V2_MAX_LRS (1 << 6)
  31. #define VGIC_V3_MAX_LRS 16
  32. #define VGIC_MAX_IRQS 1024
  33. #define VGIC_V2_MAX_CPUS 8
  34. #define VGIC_V3_MAX_CPUS 255
  35. #if (VGIC_NR_IRQS_LEGACY & 31)
  36. #error "VGIC_NR_IRQS must be a multiple of 32"
  37. #endif
  38. #if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS)
  39. #error "VGIC_NR_IRQS must be <= 1024"
  40. #endif
  41. /*
  42. * The GIC distributor registers describing interrupts have two parts:
  43. * - 32 per-CPU interrupts (SGI + PPI)
  44. * - a bunch of shared interrupts (SPI)
  45. */
  46. struct vgic_bitmap {
  47. /*
  48. * - One UL per VCPU for private interrupts (assumes UL is at
  49. * least 32 bits)
  50. * - As many UL as necessary for shared interrupts.
  51. *
  52. * The private interrupts are accessed via the "private"
  53. * field, one UL per vcpu (the state for vcpu n is in
  54. * private[n]). The shared interrupts are accessed via the
  55. * "shared" pointer (IRQn state is at bit n-32 in the bitmap).
  56. */
  57. unsigned long *private;
  58. unsigned long *shared;
  59. };
  60. struct vgic_bytemap {
  61. /*
  62. * - 8 u32 per VCPU for private interrupts
  63. * - As many u32 as necessary for shared interrupts.
  64. *
  65. * The private interrupts are accessed via the "private"
  66. * field, (the state for vcpu n is in private[n*8] to
  67. * private[n*8 + 7]). The shared interrupts are accessed via
  68. * the "shared" pointer (IRQn state is at byte (n-32)%4 of the
  69. * shared[(n-32)/4] word).
  70. */
  71. u32 *private;
  72. u32 *shared;
  73. };
  74. struct kvm_vcpu;
  75. enum vgic_type {
  76. VGIC_V2, /* Good ol' GICv2 */
  77. VGIC_V3, /* New fancy GICv3 */
  78. };
  79. #define LR_STATE_PENDING (1 << 0)
  80. #define LR_STATE_ACTIVE (1 << 1)
  81. #define LR_STATE_MASK (3 << 0)
  82. #define LR_EOI_INT (1 << 2)
  83. #define LR_HW (1 << 3)
  84. struct vgic_lr {
  85. unsigned irq:10;
  86. union {
  87. unsigned hwirq:10;
  88. unsigned source:3;
  89. };
  90. unsigned state:4;
  91. };
  92. struct vgic_vmcr {
  93. u32 ctlr;
  94. u32 abpr;
  95. u32 bpr;
  96. u32 pmr;
  97. };
  98. struct vgic_ops {
  99. struct vgic_lr (*get_lr)(const struct kvm_vcpu *, int);
  100. void (*set_lr)(struct kvm_vcpu *, int, struct vgic_lr);
  101. u64 (*get_elrsr)(const struct kvm_vcpu *vcpu);
  102. u64 (*get_eisr)(const struct kvm_vcpu *vcpu);
  103. void (*clear_eisr)(struct kvm_vcpu *vcpu);
  104. u32 (*get_interrupt_status)(const struct kvm_vcpu *vcpu);
  105. void (*enable_underflow)(struct kvm_vcpu *vcpu);
  106. void (*disable_underflow)(struct kvm_vcpu *vcpu);
  107. void (*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  108. void (*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  109. void (*enable)(struct kvm_vcpu *vcpu);
  110. };
  111. struct vgic_params {
  112. /* vgic type */
  113. enum vgic_type type;
  114. /* Physical address of vgic virtual cpu interface */
  115. phys_addr_t vcpu_base;
  116. /* Number of list registers */
  117. u32 nr_lr;
  118. /* Interrupt number */
  119. unsigned int maint_irq;
  120. /* Virtual control interface base address */
  121. void __iomem *vctrl_base;
  122. int max_gic_vcpus;
  123. /* Only needed for the legacy KVM_CREATE_IRQCHIP */
  124. bool can_emulate_gicv2;
  125. };
  126. struct vgic_vm_ops {
  127. bool (*queue_sgi)(struct kvm_vcpu *, int irq);
  128. void (*add_sgi_source)(struct kvm_vcpu *, int irq, int source);
  129. int (*init_model)(struct kvm *);
  130. int (*map_resources)(struct kvm *, const struct vgic_params *);
  131. };
  132. struct vgic_io_device {
  133. gpa_t addr;
  134. int len;
  135. const struct vgic_io_range *reg_ranges;
  136. struct kvm_vcpu *redist_vcpu;
  137. struct kvm_io_device dev;
  138. };
  139. struct irq_phys_map {
  140. u32 virt_irq;
  141. u32 phys_irq;
  142. u32 irq;
  143. };
  144. struct irq_phys_map_entry {
  145. struct list_head entry;
  146. struct rcu_head rcu;
  147. struct irq_phys_map map;
  148. };
  149. struct vgic_dist {
  150. spinlock_t lock;
  151. bool in_kernel;
  152. bool ready;
  153. /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
  154. u32 vgic_model;
  155. int nr_cpus;
  156. int nr_irqs;
  157. /* Virtual control interface mapping */
  158. void __iomem *vctrl_base;
  159. /* Distributor and vcpu interface mapping in the guest */
  160. phys_addr_t vgic_dist_base;
  161. /* GICv2 and GICv3 use different mapped register blocks */
  162. union {
  163. phys_addr_t vgic_cpu_base;
  164. phys_addr_t vgic_redist_base;
  165. };
  166. /* Distributor enabled */
  167. u32 enabled;
  168. /* Interrupt enabled (one bit per IRQ) */
  169. struct vgic_bitmap irq_enabled;
  170. /* Level-triggered interrupt external input is asserted */
  171. struct vgic_bitmap irq_level;
  172. /*
  173. * Interrupt state is pending on the distributor
  174. */
  175. struct vgic_bitmap irq_pending;
  176. /*
  177. * Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered
  178. * interrupts. Essentially holds the state of the flip-flop in
  179. * Figure 4-10 on page 4-101 in ARM IHI 0048B.b.
  180. * Once set, it is only cleared for level-triggered interrupts on
  181. * guest ACKs (when we queue it) or writes to GICD_ICPENDRn.
  182. */
  183. struct vgic_bitmap irq_soft_pend;
  184. /* Level-triggered interrupt queued on VCPU interface */
  185. struct vgic_bitmap irq_queued;
  186. /* Interrupt was active when unqueue from VCPU interface */
  187. struct vgic_bitmap irq_active;
  188. /* Interrupt priority. Not used yet. */
  189. struct vgic_bytemap irq_priority;
  190. /* Level/edge triggered */
  191. struct vgic_bitmap irq_cfg;
  192. /*
  193. * Source CPU per SGI and target CPU:
  194. *
  195. * Each byte represent a SGI observable on a VCPU, each bit of
  196. * this byte indicating if the corresponding VCPU has
  197. * generated this interrupt. This is a GICv2 feature only.
  198. *
  199. * For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are
  200. * the SGIs observable on VCPUn.
  201. */
  202. u8 *irq_sgi_sources;
  203. /*
  204. * Target CPU for each SPI:
  205. *
  206. * Array of available SPI, each byte indicating the target
  207. * VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32].
  208. */
  209. u8 *irq_spi_cpu;
  210. /*
  211. * Reverse lookup of irq_spi_cpu for faster compute pending:
  212. *
  213. * Array of bitmaps, one per VCPU, describing if IRQn is
  214. * routed to a particular VCPU.
  215. */
  216. struct vgic_bitmap *irq_spi_target;
  217. /* Target MPIDR for each IRQ (needed for GICv3 IROUTERn) only */
  218. u32 *irq_spi_mpidr;
  219. /* Bitmap indicating which CPU has something pending */
  220. unsigned long *irq_pending_on_cpu;
  221. /* Bitmap indicating which CPU has active IRQs */
  222. unsigned long *irq_active_on_cpu;
  223. struct vgic_vm_ops vm_ops;
  224. struct vgic_io_device dist_iodev;
  225. struct vgic_io_device *redist_iodevs;
  226. /* Virtual irq to hwirq mapping */
  227. spinlock_t irq_phys_map_lock;
  228. struct list_head irq_phys_map_list;
  229. };
  230. struct vgic_v2_cpu_if {
  231. u32 vgic_hcr;
  232. u32 vgic_vmcr;
  233. u32 vgic_misr; /* Saved only */
  234. u64 vgic_eisr; /* Saved only */
  235. u64 vgic_elrsr; /* Saved only */
  236. u32 vgic_apr;
  237. u32 vgic_lr[VGIC_V2_MAX_LRS];
  238. };
  239. struct vgic_v3_cpu_if {
  240. #ifdef CONFIG_KVM_ARM_VGIC_V3
  241. u32 vgic_hcr;
  242. u32 vgic_vmcr;
  243. u32 vgic_sre; /* Restored only, change ignored */
  244. u32 vgic_misr; /* Saved only */
  245. u32 vgic_eisr; /* Saved only */
  246. u32 vgic_elrsr; /* Saved only */
  247. u32 vgic_ap0r[4];
  248. u32 vgic_ap1r[4];
  249. u64 vgic_lr[VGIC_V3_MAX_LRS];
  250. #endif
  251. };
  252. struct vgic_cpu {
  253. /* Pending/active/both interrupts on this VCPU */
  254. DECLARE_BITMAP(pending_percpu, VGIC_NR_PRIVATE_IRQS);
  255. DECLARE_BITMAP(active_percpu, VGIC_NR_PRIVATE_IRQS);
  256. DECLARE_BITMAP(pend_act_percpu, VGIC_NR_PRIVATE_IRQS);
  257. /* Pending/active/both shared interrupts, dynamically sized */
  258. unsigned long *pending_shared;
  259. unsigned long *active_shared;
  260. unsigned long *pend_act_shared;
  261. /* Number of list registers on this CPU */
  262. int nr_lr;
  263. /* CPU vif control registers for world switch */
  264. union {
  265. struct vgic_v2_cpu_if vgic_v2;
  266. struct vgic_v3_cpu_if vgic_v3;
  267. };
  268. /* Protected by the distributor's irq_phys_map_lock */
  269. struct list_head irq_phys_map_list;
  270. };
  271. #define LR_EMPTY 0xff
  272. #define INT_STATUS_EOI (1 << 0)
  273. #define INT_STATUS_UNDERFLOW (1 << 1)
  274. struct kvm;
  275. struct kvm_vcpu;
  276. int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
  277. int kvm_vgic_hyp_init(void);
  278. int kvm_vgic_map_resources(struct kvm *kvm);
  279. int kvm_vgic_get_max_vcpus(void);
  280. void kvm_vgic_early_init(struct kvm *kvm);
  281. int kvm_vgic_create(struct kvm *kvm, u32 type);
  282. void kvm_vgic_destroy(struct kvm *kvm);
  283. void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
  284. void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
  285. void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
  286. void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
  287. int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
  288. bool level);
  289. int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid,
  290. struct irq_phys_map *map, bool level);
  291. void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
  292. int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
  293. struct irq_phys_map *kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu,
  294. int virt_irq, int irq);
  295. int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, struct irq_phys_map *map);
  296. bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, struct irq_phys_map *map);
  297. #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
  298. #define vgic_initialized(k) (!!((k)->arch.vgic.nr_cpus))
  299. #define vgic_ready(k) ((k)->arch.vgic.ready)
  300. int vgic_v2_probe(struct device_node *vgic_node,
  301. const struct vgic_ops **ops,
  302. const struct vgic_params **params);
  303. #ifdef CONFIG_KVM_ARM_VGIC_V3
  304. int vgic_v3_probe(struct device_node *vgic_node,
  305. const struct vgic_ops **ops,
  306. const struct vgic_params **params);
  307. #else
  308. static inline int vgic_v3_probe(struct device_node *vgic_node,
  309. const struct vgic_ops **ops,
  310. const struct vgic_params **params)
  311. {
  312. return -ENODEV;
  313. }
  314. #endif
  315. #endif