arm-gic.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * include/linux/irqchip/arm-gic.h
  3. *
  4. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __LINUX_IRQCHIP_ARM_GIC_H
  11. #define __LINUX_IRQCHIP_ARM_GIC_H
  12. #define GIC_CPU_CTRL 0x00
  13. #define GIC_CPU_PRIMASK 0x04
  14. #define GIC_CPU_BINPOINT 0x08
  15. #define GIC_CPU_INTACK 0x0c
  16. #define GIC_CPU_EOI 0x10
  17. #define GIC_CPU_RUNNINGPRI 0x14
  18. #define GIC_CPU_HIGHPRI 0x18
  19. #define GIC_CPU_ALIAS_BINPOINT 0x1c
  20. #define GIC_CPU_ACTIVEPRIO 0xd0
  21. #define GIC_CPU_IDENT 0xfc
  22. #define GIC_CPU_DEACTIVATE 0x1000
  23. #define GICC_ENABLE 0x1
  24. #define GICC_INT_PRI_THRESHOLD 0xf0
  25. #define GIC_CPU_CTRL_EOImodeNS (1 << 9)
  26. #define GICC_IAR_INT_ID_MASK 0x3ff
  27. #define GICC_INT_SPURIOUS 1023
  28. #define GICC_DIS_BYPASS_MASK 0x1e0
  29. #define GIC_DIST_CTRL 0x000
  30. #define GIC_DIST_CTR 0x004
  31. #define GIC_DIST_IGROUP 0x080
  32. #define GIC_DIST_ENABLE_SET 0x100
  33. #define GIC_DIST_ENABLE_CLEAR 0x180
  34. #define GIC_DIST_PENDING_SET 0x200
  35. #define GIC_DIST_PENDING_CLEAR 0x280
  36. #define GIC_DIST_ACTIVE_SET 0x300
  37. #define GIC_DIST_ACTIVE_CLEAR 0x380
  38. #define GIC_DIST_PRI 0x400
  39. #define GIC_DIST_TARGET 0x800
  40. #define GIC_DIST_CONFIG 0xc00
  41. #define GIC_DIST_SOFTINT 0xf00
  42. #define GIC_DIST_SGI_PENDING_CLEAR 0xf10
  43. #define GIC_DIST_SGI_PENDING_SET 0xf20
  44. #define GICD_ENABLE 0x1
  45. #define GICD_DISABLE 0x0
  46. #define GICD_INT_ACTLOW_LVLTRIG 0x0
  47. #define GICD_INT_EN_CLR_X32 0xffffffff
  48. #define GICD_INT_EN_SET_SGI 0x0000ffff
  49. #define GICD_INT_EN_CLR_PPI 0xffff0000
  50. #define GICD_INT_DEF_PRI 0xa0
  51. #define GICD_INT_DEF_PRI_X4 ((GICD_INT_DEF_PRI << 24) |\
  52. (GICD_INT_DEF_PRI << 16) |\
  53. (GICD_INT_DEF_PRI << 8) |\
  54. GICD_INT_DEF_PRI)
  55. #define GICH_HCR 0x0
  56. #define GICH_VTR 0x4
  57. #define GICH_VMCR 0x8
  58. #define GICH_MISR 0x10
  59. #define GICH_EISR0 0x20
  60. #define GICH_EISR1 0x24
  61. #define GICH_ELRSR0 0x30
  62. #define GICH_ELRSR1 0x34
  63. #define GICH_APR 0xf0
  64. #define GICH_LR0 0x100
  65. #define GICH_HCR_EN (1 << 0)
  66. #define GICH_HCR_UIE (1 << 1)
  67. #define GICH_LR_VIRTUALID (0x3ff << 0)
  68. #define GICH_LR_PHYSID_CPUID_SHIFT (10)
  69. #define GICH_LR_PHYSID_CPUID (0x3ff << GICH_LR_PHYSID_CPUID_SHIFT)
  70. #define GICH_LR_STATE (3 << 28)
  71. #define GICH_LR_PENDING_BIT (1 << 28)
  72. #define GICH_LR_ACTIVE_BIT (1 << 29)
  73. #define GICH_LR_EOI (1 << 19)
  74. #define GICH_LR_HW (1 << 31)
  75. #define GICH_VMCR_CTRL_SHIFT 0
  76. #define GICH_VMCR_CTRL_MASK (0x21f << GICH_VMCR_CTRL_SHIFT)
  77. #define GICH_VMCR_PRIMASK_SHIFT 27
  78. #define GICH_VMCR_PRIMASK_MASK (0x1f << GICH_VMCR_PRIMASK_SHIFT)
  79. #define GICH_VMCR_BINPOINT_SHIFT 21
  80. #define GICH_VMCR_BINPOINT_MASK (0x7 << GICH_VMCR_BINPOINT_SHIFT)
  81. #define GICH_VMCR_ALIAS_BINPOINT_SHIFT 18
  82. #define GICH_VMCR_ALIAS_BINPOINT_MASK (0x7 << GICH_VMCR_ALIAS_BINPOINT_SHIFT)
  83. #define GICH_MISR_EOI (1 << 0)
  84. #define GICH_MISR_U (1 << 1)
  85. #ifndef __ASSEMBLY__
  86. #include <linux/irqdomain.h>
  87. struct device_node;
  88. void gic_cascade_irq(unsigned int gic_nr, unsigned int irq);
  89. int gic_cpu_if_down(unsigned int gic_nr);
  90. void gic_init(unsigned int nr, int start,
  91. void __iomem *dist , void __iomem *cpu);
  92. int gicv2m_of_init(struct device_node *node, struct irq_domain *parent);
  93. void gic_send_sgi(unsigned int cpu_id, unsigned int irq);
  94. int gic_get_cpu_id(unsigned int cpu);
  95. void gic_migrate_target(unsigned int new_cpu_id);
  96. unsigned long gic_get_sgir_physaddr(void);
  97. #endif /* __ASSEMBLY */
  98. #endif