ab8500.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License Terms: GNU General Public License v2
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. */
  7. #ifndef MFD_AB8500_H
  8. #define MFD_AB8500_H
  9. #include <linux/atomic.h>
  10. #include <linux/mutex.h>
  11. #include <linux/irqdomain.h>
  12. struct device;
  13. /*
  14. * AB IC versions
  15. *
  16. * AB8500_VERSION_AB8500 should be 0xFF but will never be read as need a
  17. * non-supported multi-byte I2C access via PRCMU. Set to 0x00 to ease the
  18. * print of version string.
  19. */
  20. enum ab8500_version {
  21. AB8500_VERSION_AB8500 = 0x0,
  22. AB8500_VERSION_AB8505 = 0x1,
  23. AB8500_VERSION_AB9540 = 0x2,
  24. AB8500_VERSION_AB8540 = 0x4,
  25. AB8500_VERSION_UNDEFINED,
  26. };
  27. /* AB8500 CIDs*/
  28. #define AB8500_CUTEARLY 0x00
  29. #define AB8500_CUT1P0 0x10
  30. #define AB8500_CUT1P1 0x11
  31. #define AB8500_CUT1P2 0x12 /* Only valid for AB8540 */
  32. #define AB8500_CUT2P0 0x20
  33. #define AB8500_CUT3P0 0x30
  34. #define AB8500_CUT3P3 0x33
  35. /*
  36. * AB8500 bank addresses
  37. */
  38. #define AB8500_M_FSM_RANK 0x0
  39. #define AB8500_SYS_CTRL1_BLOCK 0x1
  40. #define AB8500_SYS_CTRL2_BLOCK 0x2
  41. #define AB8500_REGU_CTRL1 0x3
  42. #define AB8500_REGU_CTRL2 0x4
  43. #define AB8500_USB 0x5
  44. #define AB8500_TVOUT 0x6
  45. #define AB8500_DBI 0x7
  46. #define AB8500_ECI_AV_ACC 0x8
  47. #define AB8500_RESERVED 0x9
  48. #define AB8500_GPADC 0xA
  49. #define AB8500_CHARGER 0xB
  50. #define AB8500_GAS_GAUGE 0xC
  51. #define AB8500_AUDIO 0xD
  52. #define AB8500_INTERRUPT 0xE
  53. #define AB8500_RTC 0xF
  54. #define AB8500_MISC 0x10
  55. #define AB8500_DEVELOPMENT 0x11
  56. #define AB8500_DEBUG 0x12
  57. #define AB8500_PROD_TEST 0x13
  58. #define AB8500_STE_TEST 0x14
  59. #define AB8500_OTP_EMUL 0x15
  60. /*
  61. * Interrupts
  62. * Values used to index into array ab8500_irq_regoffset[] defined in
  63. * drivers/mdf/ab8500-core.c
  64. */
  65. /* Definitions for AB8500, AB9540 and AB8540 */
  66. /* ab8500_irq_regoffset[0] -> IT[Source|Latch|Mask]1 */
  67. #define AB8500_INT_MAIN_EXT_CH_NOT_OK 0 /* not 8505/9540 */
  68. #define AB8500_INT_UN_PLUG_TV_DET 1 /* not 8505/9540/8540 */
  69. #define AB8500_INT_PLUG_TV_DET 2 /* not 8505/9540/8540 */
  70. #define AB8500_INT_TEMP_WARM 3
  71. #define AB8500_INT_PON_KEY2DB_F 4
  72. #define AB8500_INT_PON_KEY2DB_R 5
  73. #define AB8500_INT_PON_KEY1DB_F 6
  74. #define AB8500_INT_PON_KEY1DB_R 7
  75. /* ab8500_irq_regoffset[1] -> IT[Source|Latch|Mask]2 */
  76. #define AB8500_INT_BATT_OVV 8
  77. #define AB8500_INT_MAIN_CH_UNPLUG_DET 10 /* not 8505/8540 */
  78. #define AB8500_INT_MAIN_CH_PLUG_DET 11 /* not 8505/8540 */
  79. #define AB8500_INT_VBUS_DET_F 14
  80. #define AB8500_INT_VBUS_DET_R 15
  81. /* ab8500_irq_regoffset[2] -> IT[Source|Latch|Mask]3 */
  82. #define AB8500_INT_VBUS_CH_DROP_END 16
  83. #define AB8500_INT_RTC_60S 17
  84. #define AB8500_INT_RTC_ALARM 18
  85. #define AB8540_INT_BIF_INT 19
  86. #define AB8500_INT_BAT_CTRL_INDB 20
  87. #define AB8500_INT_CH_WD_EXP 21
  88. #define AB8500_INT_VBUS_OVV 22
  89. #define AB8500_INT_MAIN_CH_DROP_END 23 /* not 8505/9540/8540 */
  90. /* ab8500_irq_regoffset[3] -> IT[Source|Latch|Mask]4 */
  91. #define AB8500_INT_CCN_CONV_ACC 24
  92. #define AB8500_INT_INT_AUD 25
  93. #define AB8500_INT_CCEOC 26
  94. #define AB8500_INT_CC_INT_CALIB 27
  95. #define AB8500_INT_LOW_BAT_F 28
  96. #define AB8500_INT_LOW_BAT_R 29
  97. #define AB8500_INT_BUP_CHG_NOT_OK 30
  98. #define AB8500_INT_BUP_CHG_OK 31
  99. /* ab8500_irq_regoffset[4] -> IT[Source|Latch|Mask]5 */
  100. #define AB8500_INT_GP_HW_ADC_CONV_END 32 /* not 8505/8540 */
  101. #define AB8500_INT_ACC_DETECT_1DB_F 33
  102. #define AB8500_INT_ACC_DETECT_1DB_R 34
  103. #define AB8500_INT_ACC_DETECT_22DB_F 35
  104. #define AB8500_INT_ACC_DETECT_22DB_R 36
  105. #define AB8500_INT_ACC_DETECT_21DB_F 37
  106. #define AB8500_INT_ACC_DETECT_21DB_R 38
  107. #define AB8500_INT_GP_SW_ADC_CONV_END 39
  108. /* ab8500_irq_regoffset[5] -> IT[Source|Latch|Mask]7 */
  109. #define AB8500_INT_GPIO6R 40 /* not 8505/9540/8540 */
  110. #define AB8500_INT_GPIO7R 41 /* not 8505/9540/8540 */
  111. #define AB8500_INT_GPIO8R 42 /* not 8505/9540/8540 */
  112. #define AB8500_INT_GPIO9R 43 /* not 8505/9540/8540 */
  113. #define AB8500_INT_GPIO10R 44 /* not 8540 */
  114. #define AB8500_INT_GPIO11R 45 /* not 8540 */
  115. #define AB8500_INT_GPIO12R 46 /* not 8505/8540 */
  116. #define AB8500_INT_GPIO13R 47 /* not 8540 */
  117. /* ab8500_irq_regoffset[6] -> IT[Source|Latch|Mask]8 */
  118. #define AB8500_INT_GPIO24R 48 /* not 8505/8540 */
  119. #define AB8500_INT_GPIO25R 49 /* not 8505/8540 */
  120. #define AB8500_INT_GPIO36R 50 /* not 8505/9540/8540 */
  121. #define AB8500_INT_GPIO37R 51 /* not 8505/9540/8540 */
  122. #define AB8500_INT_GPIO38R 52 /* not 8505/9540/8540 */
  123. #define AB8500_INT_GPIO39R 53 /* not 8505/9540/8540 */
  124. #define AB8500_INT_GPIO40R 54 /* not 8540 */
  125. #define AB8500_INT_GPIO41R 55 /* not 8540 */
  126. /* ab8500_irq_regoffset[7] -> IT[Source|Latch|Mask]9 */
  127. #define AB8500_INT_GPIO6F 56 /* not 8505/9540 */
  128. #define AB8500_INT_GPIO7F 57 /* not 8505/9540 */
  129. #define AB8500_INT_GPIO8F 58 /* not 8505/9540 */
  130. #define AB8500_INT_GPIO9F 59 /* not 8505/9540 */
  131. #define AB8500_INT_GPIO10F 60
  132. #define AB8500_INT_GPIO11F 61
  133. #define AB8500_INT_GPIO12F 62 /* not 8505 */
  134. #define AB8500_INT_GPIO13F 63
  135. /* ab8500_irq_regoffset[8] -> IT[Source|Latch|Mask]10 */
  136. #define AB8500_INT_GPIO24F 64 /* not 8505/8540 */
  137. #define AB8500_INT_GPIO25F 65 /* not 8505/8540 */
  138. #define AB8500_INT_GPIO36F 66 /* not 8505/9540/8540 */
  139. #define AB8500_INT_GPIO37F 67 /* not 8505/9540/8540 */
  140. #define AB8500_INT_GPIO38F 68 /* not 8505/9540/8540 */
  141. #define AB8500_INT_GPIO39F 69 /* not 8505/9540/8540 */
  142. #define AB8500_INT_GPIO40F 70 /* not 8540 */
  143. #define AB8500_INT_GPIO41F 71 /* not 8540 */
  144. /* ab8500_irq_regoffset[9] -> IT[Source|Latch|Mask]12 */
  145. #define AB8500_INT_ADP_SOURCE_ERROR 72
  146. #define AB8500_INT_ADP_SINK_ERROR 73
  147. #define AB8500_INT_ADP_PROBE_PLUG 74
  148. #define AB8500_INT_ADP_PROBE_UNPLUG 75
  149. #define AB8500_INT_ADP_SENSE_OFF 76
  150. #define AB8500_INT_USB_PHY_POWER_ERR 78
  151. #define AB8500_INT_USB_LINK_STATUS 79
  152. /* ab8500_irq_regoffset[10] -> IT[Source|Latch|Mask]19 */
  153. #define AB8500_INT_BTEMP_LOW 80
  154. #define AB8500_INT_BTEMP_LOW_MEDIUM 81
  155. #define AB8500_INT_BTEMP_MEDIUM_HIGH 82
  156. #define AB8500_INT_BTEMP_HIGH 83
  157. /* ab8500_irq_regoffset[11] -> IT[Source|Latch|Mask]20 */
  158. #define AB8500_INT_SRP_DETECT 88
  159. #define AB8500_INT_USB_CHARGER_NOT_OKR 89
  160. #define AB8500_INT_ID_WAKEUP_R 90
  161. #define AB8500_INT_ID_DET_PLUGR 91 /* 8505/9540 cut2.0 */
  162. #define AB8500_INT_ID_DET_R1R 92
  163. #define AB8500_INT_ID_DET_R2R 93
  164. #define AB8500_INT_ID_DET_R3R 94
  165. #define AB8500_INT_ID_DET_R4R 95
  166. /* ab8500_irq_regoffset[12] -> IT[Source|Latch|Mask]21 */
  167. #define AB8500_INT_ID_WAKEUP_F 96 /* not 8505/9540 */
  168. #define AB8500_INT_ID_DET_PLUGF 97 /* 8505/9540 cut2.0 */
  169. #define AB8500_INT_ID_DET_R1F 98 /* not 8505/9540 */
  170. #define AB8500_INT_ID_DET_R2F 99 /* not 8505/9540 */
  171. #define AB8500_INT_ID_DET_R3F 100 /* not 8505/9540 */
  172. #define AB8500_INT_ID_DET_R4F 101 /* not 8505/9540 */
  173. #define AB8500_INT_CHAUTORESTARTAFTSEC 102 /* not 8505/9540 */
  174. #define AB8500_INT_CHSTOPBYSEC 103
  175. /* ab8500_irq_regoffset[13] -> IT[Source|Latch|Mask]22 */
  176. #define AB8500_INT_USB_CH_TH_PROT_F 104
  177. #define AB8500_INT_USB_CH_TH_PROT_R 105
  178. #define AB8500_INT_MAIN_CH_TH_PROT_F 106 /* not 8505/9540 */
  179. #define AB8500_INT_MAIN_CH_TH_PROT_R 107 /* not 8505/9540 */
  180. #define AB8500_INT_CHCURLIMNOHSCHIRP 109
  181. #define AB8500_INT_CHCURLIMHSCHIRP 110
  182. #define AB8500_INT_XTAL32K_KO 111
  183. /* Definitions for AB9540 / AB8505 */
  184. /* ab8500_irq_regoffset[14] -> IT[Source|Latch|Mask]13 */
  185. #define AB9540_INT_GPIO50R 113 /* not 8540 */
  186. #define AB9540_INT_GPIO51R 114 /* not 8505/8540 */
  187. #define AB9540_INT_GPIO52R 115 /* not 8540 */
  188. #define AB9540_INT_GPIO53R 116 /* not 8540 */
  189. #define AB9540_INT_GPIO54R 117 /* not 8505/8540 */
  190. #define AB9540_INT_IEXT_CH_RF_BFN_R 118
  191. /* ab8500_irq_regoffset[15] -> IT[Source|Latch|Mask]14 */
  192. #define AB9540_INT_GPIO50F 121 /* not 8540 */
  193. #define AB9540_INT_GPIO51F 122 /* not 8505/8540 */
  194. #define AB9540_INT_GPIO52F 123 /* not 8540 */
  195. #define AB9540_INT_GPIO53F 124 /* not 8540 */
  196. #define AB9540_INT_GPIO54F 125 /* not 8505/8540 */
  197. #define AB9540_INT_IEXT_CH_RF_BFN_F 126
  198. /* ab8500_irq_regoffset[16] -> IT[Source|Latch|Mask]25 */
  199. #define AB8505_INT_KEYSTUCK 128
  200. #define AB8505_INT_IKR 129
  201. #define AB8505_INT_IKP 130
  202. #define AB8505_INT_KP 131
  203. #define AB8505_INT_KEYDEGLITCH 132
  204. #define AB8505_INT_MODPWRSTATUSF 134
  205. #define AB8505_INT_MODPWRSTATUSR 135
  206. /* ab8500_irq_regoffset[17] -> IT[Source|Latch|Mask]6 */
  207. #define AB8500_INT_HOOK_DET_NEG_F 138
  208. #define AB8500_INT_HOOK_DET_NEG_R 139
  209. #define AB8500_INT_HOOK_DET_POS_F 140
  210. #define AB8500_INT_HOOK_DET_POS_R 141
  211. #define AB8500_INT_PLUG_DET_COMP_F 142
  212. #define AB8500_INT_PLUG_DET_COMP_R 143
  213. /* ab8500_irq_regoffset[18] -> IT[Source|Latch|Mask]23 */
  214. #define AB8505_INT_COLL 144
  215. #define AB8505_INT_RESERR 145
  216. #define AB8505_INT_FRAERR 146
  217. #define AB8505_INT_COMERR 147
  218. #define AB8505_INT_SPDSET 148
  219. #define AB8505_INT_DSENT 149
  220. #define AB8505_INT_DREC 150
  221. #define AB8505_INT_ACC_INT 151
  222. /* ab8500_irq_regoffset[19] -> IT[Source|Latch|Mask]24 */
  223. #define AB8505_INT_NOPINT 152
  224. /* ab8540_irq_regoffset[20] -> IT[Source|Latch|Mask]26 */
  225. #define AB8540_INT_IDPLUGDETCOMPF 160
  226. #define AB8540_INT_IDPLUGDETCOMPR 161
  227. #define AB8540_INT_FMDETCOMPLOF 162
  228. #define AB8540_INT_FMDETCOMPLOR 163
  229. #define AB8540_INT_FMDETCOMPHIF 164
  230. #define AB8540_INT_FMDETCOMPHIR 165
  231. #define AB8540_INT_ID5VDETCOMPF 166
  232. #define AB8540_INT_ID5VDETCOMPR 167
  233. /* ab8540_irq_regoffset[21] -> IT[Source|Latch|Mask]27 */
  234. #define AB8540_INT_GPIO43F 168
  235. #define AB8540_INT_GPIO43R 169
  236. #define AB8540_INT_GPIO44F 170
  237. #define AB8540_INT_GPIO44R 171
  238. #define AB8540_INT_KEYPOSDETCOMPF 172
  239. #define AB8540_INT_KEYPOSDETCOMPR 173
  240. #define AB8540_INT_KEYNEGDETCOMPF 174
  241. #define AB8540_INT_KEYNEGDETCOMPR 175
  242. /* ab8540_irq_regoffset[22] -> IT[Source|Latch|Mask]28 */
  243. #define AB8540_INT_GPIO1VBATF 176
  244. #define AB8540_INT_GPIO1VBATR 177
  245. #define AB8540_INT_GPIO2VBATF 178
  246. #define AB8540_INT_GPIO2VBATR 179
  247. #define AB8540_INT_GPIO3VBATF 180
  248. #define AB8540_INT_GPIO3VBATR 181
  249. #define AB8540_INT_GPIO4VBATF 182
  250. #define AB8540_INT_GPIO4VBATR 183
  251. /* ab8540_irq_regoffset[23] -> IT[Source|Latch|Mask]29 */
  252. #define AB8540_INT_SYSCLKREQ2F 184
  253. #define AB8540_INT_SYSCLKREQ2R 185
  254. #define AB8540_INT_SYSCLKREQ3F 186
  255. #define AB8540_INT_SYSCLKREQ3R 187
  256. #define AB8540_INT_SYSCLKREQ4F 188
  257. #define AB8540_INT_SYSCLKREQ4R 189
  258. #define AB8540_INT_SYSCLKREQ5F 190
  259. #define AB8540_INT_SYSCLKREQ5R 191
  260. /* ab8540_irq_regoffset[24] -> IT[Source|Latch|Mask]30 */
  261. #define AB8540_INT_PWMOUT1F 192
  262. #define AB8540_INT_PWMOUT1R 193
  263. #define AB8540_INT_PWMCTRL0F 194
  264. #define AB8540_INT_PWMCTRL0R 195
  265. #define AB8540_INT_PWMCTRL1F 196
  266. #define AB8540_INT_PWMCTRL1R 197
  267. #define AB8540_INT_SYSCLKREQ6F 198
  268. #define AB8540_INT_SYSCLKREQ6R 199
  269. /* ab8540_irq_regoffset[25] -> IT[Source|Latch|Mask]31 */
  270. #define AB8540_INT_PWMEXTVIBRA1F 200
  271. #define AB8540_INT_PWMEXTVIBRA1R 201
  272. #define AB8540_INT_PWMEXTVIBRA2F 202
  273. #define AB8540_INT_PWMEXTVIBRA2R 203
  274. #define AB8540_INT_PWMOUT2F 204
  275. #define AB8540_INT_PWMOUT2R 205
  276. #define AB8540_INT_PWMOUT3F 206
  277. #define AB8540_INT_PWMOUT3R 207
  278. /* ab8540_irq_regoffset[26] -> IT[Source|Latch|Mask]32 */
  279. #define AB8540_INT_ADDATA2F 208
  280. #define AB8540_INT_ADDATA2R 209
  281. #define AB8540_INT_DADATA2F 210
  282. #define AB8540_INT_DADATA2R 211
  283. #define AB8540_INT_FSYNC2F 212
  284. #define AB8540_INT_FSYNC2R 213
  285. #define AB8540_INT_BITCLK2F 214
  286. #define AB8540_INT_BITCLK2R 215
  287. /* ab8540_irq_regoffset[27] -> IT[Source|Latch|Mask]33 */
  288. #define AB8540_INT_RTC_1S 216
  289. /*
  290. * AB8500_AB9540_NR_IRQS is used when configuring the IRQ numbers for the
  291. * entire platform. This is a "compile time" constant so this must be set to
  292. * the largest possible value that may be encountered with different AB SOCs.
  293. * Of the currently supported AB devices, AB8500 and AB9540, it is the AB9540
  294. * which is larger.
  295. */
  296. #define AB8500_NR_IRQS 112
  297. #define AB8505_NR_IRQS 153
  298. #define AB9540_NR_IRQS 153
  299. #define AB8540_NR_IRQS 216
  300. /* This is set to the roof of any AB8500 chip variant IRQ counts */
  301. #define AB8500_MAX_NR_IRQS AB8540_NR_IRQS
  302. #define AB8500_NUM_IRQ_REGS 14
  303. #define AB9540_NUM_IRQ_REGS 20
  304. #define AB8540_NUM_IRQ_REGS 27
  305. /* Turn On Status Event */
  306. #define AB8500_POR_ON_VBAT 0x01
  307. #define AB8500_POW_KEY_1_ON 0x02
  308. #define AB8500_POW_KEY_2_ON 0x04
  309. #define AB8500_RTC_ALARM 0x08
  310. #define AB8500_MAIN_CH_DET 0x10
  311. #define AB8500_VBUS_DET 0x20
  312. #define AB8500_USB_ID_DET 0x40
  313. /**
  314. * struct ab8500 - ab8500 internal structure
  315. * @dev: parent device
  316. * @lock: read/write operations lock
  317. * @irq_lock: genirq bus lock
  318. * @transfer_ongoing: 0 if no transfer ongoing
  319. * @irq: irq line
  320. * @irq_domain: irq domain
  321. * @version: chip version id (e.g. ab8500 or ab9540)
  322. * @chip_id: chip revision id
  323. * @write: register write
  324. * @write_masked: masked register write
  325. * @read: register read
  326. * @rx_buf: rx buf for SPI
  327. * @tx_buf: tx buf for SPI
  328. * @mask: cache of IRQ regs for bus lock
  329. * @oldmask: cache of previous IRQ regs for bus lock
  330. * @mask_size: Actual number of valid entries in mask[], oldmask[] and
  331. * irq_reg_offset
  332. * @irq_reg_offset: Array of offsets into IRQ registers
  333. */
  334. struct ab8500 {
  335. struct device *dev;
  336. struct mutex lock;
  337. struct mutex irq_lock;
  338. atomic_t transfer_ongoing;
  339. int irq;
  340. struct irq_domain *domain;
  341. enum ab8500_version version;
  342. u8 chip_id;
  343. int (*write)(struct ab8500 *ab8500, u16 addr, u8 data);
  344. int (*write_masked)(struct ab8500 *ab8500, u16 addr, u8 mask, u8 data);
  345. int (*read)(struct ab8500 *ab8500, u16 addr);
  346. unsigned long tx_buf[4];
  347. unsigned long rx_buf[4];
  348. u8 *mask;
  349. u8 *oldmask;
  350. int mask_size;
  351. const int *irq_reg_offset;
  352. int it_latchhier_num;
  353. };
  354. struct ab8500_regulator_platform_data;
  355. struct ab8500_codec_platform_data;
  356. struct ab8500_sysctrl_platform_data;
  357. /**
  358. * struct ab8500_platform_data - AB8500 platform data
  359. * @irq_base: start of AB8500 IRQs, AB8500_NR_IRQS will be used
  360. * @init: board-specific initialization after detection of ab8500
  361. * @regulator: machine-specific constraints for regulators
  362. */
  363. struct ab8500_platform_data {
  364. void (*init) (struct ab8500 *);
  365. struct ab8500_regulator_platform_data *regulator;
  366. struct ab8500_codec_platform_data *codec;
  367. struct ab8500_sysctrl_platform_data *sysctrl;
  368. };
  369. extern int ab8500_init(struct ab8500 *ab8500,
  370. enum ab8500_version version);
  371. extern int ab8500_exit(struct ab8500 *ab8500);
  372. extern int ab8500_suspend(struct ab8500 *ab8500);
  373. static inline int is_ab8500(struct ab8500 *ab)
  374. {
  375. return ab->version == AB8500_VERSION_AB8500;
  376. }
  377. static inline int is_ab8505(struct ab8500 *ab)
  378. {
  379. return ab->version == AB8500_VERSION_AB8505;
  380. }
  381. static inline int is_ab9540(struct ab8500 *ab)
  382. {
  383. return ab->version == AB8500_VERSION_AB9540;
  384. }
  385. static inline int is_ab8540(struct ab8500 *ab)
  386. {
  387. return ab->version == AB8500_VERSION_AB8540;
  388. }
  389. /* exclude also ab8505, ab9540... */
  390. static inline int is_ab8500_1p0_or_earlier(struct ab8500 *ab)
  391. {
  392. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P0));
  393. }
  394. /* exclude also ab8505, ab9540... */
  395. static inline int is_ab8500_1p1_or_earlier(struct ab8500 *ab)
  396. {
  397. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P1));
  398. }
  399. /* exclude also ab8505, ab9540... */
  400. static inline int is_ab8500_2p0_or_earlier(struct ab8500 *ab)
  401. {
  402. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT2P0));
  403. }
  404. static inline int is_ab8500_3p3_or_earlier(struct ab8500 *ab)
  405. {
  406. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT3P3));
  407. }
  408. /* exclude also ab8505, ab9540... */
  409. static inline int is_ab8500_2p0(struct ab8500 *ab)
  410. {
  411. return (is_ab8500(ab) && (ab->chip_id == AB8500_CUT2P0));
  412. }
  413. static inline int is_ab8505_1p0_or_earlier(struct ab8500 *ab)
  414. {
  415. return (is_ab8505(ab) && (ab->chip_id <= AB8500_CUT1P0));
  416. }
  417. static inline int is_ab8505_2p0(struct ab8500 *ab)
  418. {
  419. return (is_ab8505(ab) && (ab->chip_id == AB8500_CUT2P0));
  420. }
  421. static inline int is_ab9540_1p0_or_earlier(struct ab8500 *ab)
  422. {
  423. return (is_ab9540(ab) && (ab->chip_id <= AB8500_CUT1P0));
  424. }
  425. static inline int is_ab9540_2p0(struct ab8500 *ab)
  426. {
  427. return (is_ab9540(ab) && (ab->chip_id == AB8500_CUT2P0));
  428. }
  429. /*
  430. * Be careful, the marketing name for this chip is 2.1
  431. * but the value read from the chip is 3.0 (0x30)
  432. */
  433. static inline int is_ab9540_3p0(struct ab8500 *ab)
  434. {
  435. return (is_ab9540(ab) && (ab->chip_id == AB8500_CUT3P0));
  436. }
  437. static inline int is_ab8540_1p0_or_earlier(struct ab8500 *ab)
  438. {
  439. return is_ab8540(ab) && (ab->chip_id <= AB8500_CUT1P0);
  440. }
  441. static inline int is_ab8540_1p1_or_earlier(struct ab8500 *ab)
  442. {
  443. return is_ab8540(ab) && (ab->chip_id <= AB8500_CUT1P1);
  444. }
  445. static inline int is_ab8540_1p2_or_earlier(struct ab8500 *ab)
  446. {
  447. return is_ab8540(ab) && (ab->chip_id <= AB8500_CUT1P2);
  448. }
  449. static inline int is_ab8540_2p0_or_earlier(struct ab8500 *ab)
  450. {
  451. return is_ab8540(ab) && (ab->chip_id <= AB8500_CUT2P0);
  452. }
  453. static inline int is_ab8540_2p0(struct ab8500 *ab)
  454. {
  455. return is_ab8540(ab) && (ab->chip_id == AB8500_CUT2P0);
  456. }
  457. static inline int is_ab8505_2p0_earlier(struct ab8500 *ab)
  458. {
  459. return (is_ab8505(ab) && (ab->chip_id < AB8500_CUT2P0));
  460. }
  461. static inline int is_ab9540_2p0_or_earlier(struct ab8500 *ab)
  462. {
  463. return (is_ab9540(ab) && (ab->chip_id < AB8500_CUT2P0));
  464. }
  465. void ab8500_override_turn_on_stat(u8 mask, u8 set);
  466. #ifdef CONFIG_AB8500_DEBUG
  467. extern int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
  468. void ab8500_dump_all_banks(struct device *dev);
  469. void ab8500_debug_register_interrupt(int line);
  470. #else
  471. static inline void ab8500_dump_all_banks(struct device *dev) {}
  472. static inline void ab8500_debug_register_interrupt(int line) {}
  473. #endif
  474. #endif /* MFD_AB8500_H */