ezx-pcap.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. /*
  2. * Copyright 2009 Daniel Ribeiro <drwyrm@gmail.com>
  3. *
  4. * For further information, please see http://wiki.openezx.org/PCAP2
  5. */
  6. #ifndef EZX_PCAP_H
  7. #define EZX_PCAP_H
  8. struct pcap_subdev {
  9. int id;
  10. const char *name;
  11. void *platform_data;
  12. };
  13. struct pcap_platform_data {
  14. unsigned int irq_base;
  15. unsigned int config;
  16. int gpio;
  17. void (*init) (void *); /* board specific init */
  18. int num_subdevs;
  19. struct pcap_subdev *subdevs;
  20. };
  21. struct pcap_chip;
  22. int ezx_pcap_write(struct pcap_chip *, u8, u32);
  23. int ezx_pcap_read(struct pcap_chip *, u8, u32 *);
  24. int ezx_pcap_set_bits(struct pcap_chip *, u8, u32, u32);
  25. int pcap_to_irq(struct pcap_chip *, int);
  26. int irq_to_pcap(struct pcap_chip *, int);
  27. int pcap_adc_async(struct pcap_chip *, u8, u32, u8[], void *, void *);
  28. int pcap_adc_sync(struct pcap_chip *, u8, u32, u8[], u16[]);
  29. void pcap_set_ts_bits(struct pcap_chip *, u32);
  30. #define PCAP_SECOND_PORT 1
  31. #define PCAP_CS_AH 2
  32. #define PCAP_REGISTER_WRITE_OP_BIT 0x80000000
  33. #define PCAP_REGISTER_READ_OP_BIT 0x00000000
  34. #define PCAP_REGISTER_VALUE_MASK 0x01ffffff
  35. #define PCAP_REGISTER_ADDRESS_MASK 0x7c000000
  36. #define PCAP_REGISTER_ADDRESS_SHIFT 26
  37. #define PCAP_REGISTER_NUMBER 32
  38. #define PCAP_CLEAR_INTERRUPT_REGISTER 0x01ffffff
  39. #define PCAP_MASK_ALL_INTERRUPT 0x01ffffff
  40. /* registers accessible by both pcap ports */
  41. #define PCAP_REG_ISR 0x0 /* Interrupt Status */
  42. #define PCAP_REG_MSR 0x1 /* Interrupt Mask */
  43. #define PCAP_REG_PSTAT 0x2 /* Processor Status */
  44. #define PCAP_REG_VREG2 0x6 /* Regulator Bank 2 Control */
  45. #define PCAP_REG_AUXVREG 0x7 /* Auxiliary Regulator Control */
  46. #define PCAP_REG_BATT 0x8 /* Battery Control */
  47. #define PCAP_REG_ADC 0x9 /* AD Control */
  48. #define PCAP_REG_ADR 0xa /* AD Result */
  49. #define PCAP_REG_CODEC 0xb /* Audio Codec Control */
  50. #define PCAP_REG_RX_AMPS 0xc /* RX Audio Amplifiers Control */
  51. #define PCAP_REG_ST_DAC 0xd /* Stereo DAC Control */
  52. #define PCAP_REG_BUSCTRL 0x14 /* Connectivity Control */
  53. #define PCAP_REG_PERIPH 0x15 /* Peripheral Control */
  54. #define PCAP_REG_LOWPWR 0x18 /* Regulator Low Power Control */
  55. #define PCAP_REG_TX_AMPS 0x1a /* TX Audio Amplifiers Control */
  56. #define PCAP_REG_GP 0x1b /* General Purpose */
  57. #define PCAP_REG_TEST1 0x1c
  58. #define PCAP_REG_TEST2 0x1d
  59. #define PCAP_REG_VENDOR_TEST1 0x1e
  60. #define PCAP_REG_VENDOR_TEST2 0x1f
  61. /* registers accessible by pcap port 1 only (a1200, e2 & e6) */
  62. #define PCAP_REG_INT_SEL 0x3 /* Interrupt Select */
  63. #define PCAP_REG_SWCTRL 0x4 /* Switching Regulator Control */
  64. #define PCAP_REG_VREG1 0x5 /* Regulator Bank 1 Control */
  65. #define PCAP_REG_RTC_TOD 0xe /* RTC Time of Day */
  66. #define PCAP_REG_RTC_TODA 0xf /* RTC Time of Day Alarm */
  67. #define PCAP_REG_RTC_DAY 0x10 /* RTC Day */
  68. #define PCAP_REG_RTC_DAYA 0x11 /* RTC Day Alarm */
  69. #define PCAP_REG_MTRTMR 0x12 /* AD Monitor Timer */
  70. #define PCAP_REG_PWR 0x13 /* Power Control */
  71. #define PCAP_REG_AUXVREG_MASK 0x16 /* Auxiliary Regulator Mask */
  72. #define PCAP_REG_VENDOR_REV 0x17
  73. #define PCAP_REG_PERIPH_MASK 0x19 /* Peripheral Mask */
  74. /* PCAP2 Interrupts */
  75. #define PCAP_NIRQS 23
  76. #define PCAP_IRQ_ADCDONE 0 /* ADC done port 1 */
  77. #define PCAP_IRQ_TS 1 /* Touch Screen */
  78. #define PCAP_IRQ_1HZ 2 /* 1HZ timer */
  79. #define PCAP_IRQ_WH 3 /* ADC above high limit */
  80. #define PCAP_IRQ_WL 4 /* ADC below low limit */
  81. #define PCAP_IRQ_TODA 5 /* Time of day alarm */
  82. #define PCAP_IRQ_USB4V 6 /* USB above 4V */
  83. #define PCAP_IRQ_ONOFF 7 /* On/Off button */
  84. #define PCAP_IRQ_ONOFF2 8 /* On/Off button 2 */
  85. #define PCAP_IRQ_USB1V 9 /* USB above 1V */
  86. #define PCAP_IRQ_MOBPORT 10
  87. #define PCAP_IRQ_MIC 11 /* Mic attach/HS button */
  88. #define PCAP_IRQ_HS 12 /* Headset attach */
  89. #define PCAP_IRQ_ST 13
  90. #define PCAP_IRQ_PC 14 /* Power Cut */
  91. #define PCAP_IRQ_WARM 15
  92. #define PCAP_IRQ_EOL 16 /* Battery End Of Life */
  93. #define PCAP_IRQ_CLK 17
  94. #define PCAP_IRQ_SYSRST 18 /* System Reset */
  95. #define PCAP_IRQ_DUMMY 19
  96. #define PCAP_IRQ_ADCDONE2 20 /* ADC done port 2 */
  97. #define PCAP_IRQ_SOFTRESET 21
  98. #define PCAP_IRQ_MNEXB 22
  99. /* voltage regulators */
  100. #define V1 0
  101. #define V2 1
  102. #define V3 2
  103. #define V4 3
  104. #define V5 4
  105. #define V6 5
  106. #define V7 6
  107. #define V8 7
  108. #define V9 8
  109. #define V10 9
  110. #define VAUX1 10
  111. #define VAUX2 11
  112. #define VAUX3 12
  113. #define VAUX4 13
  114. #define VSIM 14
  115. #define VSIM2 15
  116. #define VVIB 16
  117. #define SW1 17
  118. #define SW2 18
  119. #define SW3 19
  120. #define SW1S 20
  121. #define SW2S 21
  122. #define PCAP_BATT_DAC_MASK 0x000000ff
  123. #define PCAP_BATT_DAC_SHIFT 0
  124. #define PCAP_BATT_B_FDBK (1 << 8)
  125. #define PCAP_BATT_EXT_ISENSE (1 << 9)
  126. #define PCAP_BATT_V_COIN_MASK 0x00003c00
  127. #define PCAP_BATT_V_COIN_SHIFT 10
  128. #define PCAP_BATT_I_COIN (1 << 14)
  129. #define PCAP_BATT_COIN_CH_EN (1 << 15)
  130. #define PCAP_BATT_EOL_SEL_MASK 0x000e0000
  131. #define PCAP_BATT_EOL_SEL_SHIFT 17
  132. #define PCAP_BATT_EOL_CMP_EN (1 << 20)
  133. #define PCAP_BATT_BATT_DET_EN (1 << 21)
  134. #define PCAP_BATT_THERMBIAS_CTRL (1 << 22)
  135. #define PCAP_ADC_ADEN (1 << 0)
  136. #define PCAP_ADC_RAND (1 << 1)
  137. #define PCAP_ADC_AD_SEL1 (1 << 2)
  138. #define PCAP_ADC_AD_SEL2 (1 << 3)
  139. #define PCAP_ADC_ADA1_MASK 0x00000070
  140. #define PCAP_ADC_ADA1_SHIFT 4
  141. #define PCAP_ADC_ADA2_MASK 0x00000380
  142. #define PCAP_ADC_ADA2_SHIFT 7
  143. #define PCAP_ADC_ATO_MASK 0x00003c00
  144. #define PCAP_ADC_ATO_SHIFT 10
  145. #define PCAP_ADC_ATOX (1 << 14)
  146. #define PCAP_ADC_MTR1 (1 << 15)
  147. #define PCAP_ADC_MTR2 (1 << 16)
  148. #define PCAP_ADC_TS_M_MASK 0x000e0000
  149. #define PCAP_ADC_TS_M_SHIFT 17
  150. #define PCAP_ADC_TS_REF_LOWPWR (1 << 20)
  151. #define PCAP_ADC_TS_REFENB (1 << 21)
  152. #define PCAP_ADC_BATT_I_POLARITY (1 << 22)
  153. #define PCAP_ADC_BATT_I_ADC (1 << 23)
  154. #define PCAP_ADC_BANK_0 0
  155. #define PCAP_ADC_BANK_1 1
  156. /* ADC bank 0 */
  157. #define PCAP_ADC_CH_COIN 0
  158. #define PCAP_ADC_CH_BATT 1
  159. #define PCAP_ADC_CH_BPLUS 2
  160. #define PCAP_ADC_CH_MOBPORTB 3
  161. #define PCAP_ADC_CH_TEMPERATURE 4
  162. #define PCAP_ADC_CH_CHARGER_ID 5
  163. #define PCAP_ADC_CH_AD6 6
  164. /* ADC bank 1 */
  165. #define PCAP_ADC_CH_AD7 0
  166. #define PCAP_ADC_CH_AD8 1
  167. #define PCAP_ADC_CH_AD9 2
  168. #define PCAP_ADC_CH_TS_X1 3
  169. #define PCAP_ADC_CH_TS_X2 4
  170. #define PCAP_ADC_CH_TS_Y1 5
  171. #define PCAP_ADC_CH_TS_Y2 6
  172. #define PCAP_ADC_T_NOW 0
  173. #define PCAP_ADC_T_IN_BURST 1
  174. #define PCAP_ADC_T_OUT_BURST 2
  175. #define PCAP_ADC_ATO_IN_BURST 6
  176. #define PCAP_ADC_ATO_OUT_BURST 0
  177. #define PCAP_ADC_TS_M_XY 1
  178. #define PCAP_ADC_TS_M_PRESSURE 2
  179. #define PCAP_ADC_TS_M_PLATE_X 3
  180. #define PCAP_ADC_TS_M_PLATE_Y 4
  181. #define PCAP_ADC_TS_M_STANDBY 5
  182. #define PCAP_ADC_TS_M_NONTS 6
  183. #define PCAP_ADR_ADD1_MASK 0x000003ff
  184. #define PCAP_ADR_ADD1_SHIFT 0
  185. #define PCAP_ADR_ADD2_MASK 0x000ffc00
  186. #define PCAP_ADR_ADD2_SHIFT 10
  187. #define PCAP_ADR_ADINC1 (1 << 20)
  188. #define PCAP_ADR_ADINC2 (1 << 21)
  189. #define PCAP_ADR_ASC (1 << 22)
  190. #define PCAP_ADR_ONESHOT (1 << 23)
  191. #define PCAP_BUSCTRL_FSENB (1 << 0)
  192. #define PCAP_BUSCTRL_USB_SUSPEND (1 << 1)
  193. #define PCAP_BUSCTRL_USB_PU (1 << 2)
  194. #define PCAP_BUSCTRL_USB_PD (1 << 3)
  195. #define PCAP_BUSCTRL_VUSB_EN (1 << 4)
  196. #define PCAP_BUSCTRL_USB_PS (1 << 5)
  197. #define PCAP_BUSCTRL_VUSB_MSTR_EN (1 << 6)
  198. #define PCAP_BUSCTRL_VBUS_PD_ENB (1 << 7)
  199. #define PCAP_BUSCTRL_CURRLIM (1 << 8)
  200. #define PCAP_BUSCTRL_RS232ENB (1 << 9)
  201. #define PCAP_BUSCTRL_RS232_DIR (1 << 10)
  202. #define PCAP_BUSCTRL_SE0_CONN (1 << 11)
  203. #define PCAP_BUSCTRL_USB_PDM (1 << 12)
  204. #define PCAP_BUSCTRL_BUS_PRI_ADJ (1 << 24)
  205. /* leds */
  206. #define PCAP_LED0 0
  207. #define PCAP_LED1 1
  208. #define PCAP_BL0 2
  209. #define PCAP_BL1 3
  210. #define PCAP_LED_3MA 0
  211. #define PCAP_LED_4MA 1
  212. #define PCAP_LED_5MA 2
  213. #define PCAP_LED_9MA 3
  214. #define PCAP_LED_T_MASK 0xf
  215. #define PCAP_LED_C_MASK 0x3
  216. #define PCAP_BL_MASK 0x1f
  217. #define PCAP_BL0_SHIFT 0
  218. #define PCAP_LED0_EN (1 << 5)
  219. #define PCAP_LED1_EN (1 << 6)
  220. #define PCAP_LED0_T_SHIFT 7
  221. #define PCAP_LED1_T_SHIFT 11
  222. #define PCAP_LED0_C_SHIFT 15
  223. #define PCAP_LED1_C_SHIFT 17
  224. #define PCAP_BL1_SHIFT 20
  225. /* RTC */
  226. #define PCAP_RTC_DAY_MASK 0x3fff
  227. #define PCAP_RTC_TOD_MASK 0xffff
  228. #define PCAP_RTC_PC_MASK 0x7
  229. #define SEC_PER_DAY 86400
  230. #endif