ucb1x00.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /*
  2. * linux/include/mfd/ucb1x00.h
  3. *
  4. * Copyright (C) 2001 Russell King, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License.
  9. */
  10. #ifndef UCB1200_H
  11. #define UCB1200_H
  12. #include <linux/device.h>
  13. #include <linux/mfd/mcp.h>
  14. #include <linux/gpio.h>
  15. #include <linux/mutex.h>
  16. #define UCB_IO_DATA 0x00
  17. #define UCB_IO_DIR 0x01
  18. #define UCB_IO_0 (1 << 0)
  19. #define UCB_IO_1 (1 << 1)
  20. #define UCB_IO_2 (1 << 2)
  21. #define UCB_IO_3 (1 << 3)
  22. #define UCB_IO_4 (1 << 4)
  23. #define UCB_IO_5 (1 << 5)
  24. #define UCB_IO_6 (1 << 6)
  25. #define UCB_IO_7 (1 << 7)
  26. #define UCB_IO_8 (1 << 8)
  27. #define UCB_IO_9 (1 << 9)
  28. #define UCB_IE_RIS 0x02
  29. #define UCB_IE_FAL 0x03
  30. #define UCB_IE_STATUS 0x04
  31. #define UCB_IE_CLEAR 0x04
  32. #define UCB_IE_ADC (1 << 11)
  33. #define UCB_IE_TSPX (1 << 12)
  34. #define UCB_IE_TSMX (1 << 13)
  35. #define UCB_IE_TCLIP (1 << 14)
  36. #define UCB_IE_ACLIP (1 << 15)
  37. #define UCB_IRQ_TSPX 12
  38. #define UCB_TC_A 0x05
  39. #define UCB_TC_A_LOOP (1 << 7) /* UCB1200 */
  40. #define UCB_TC_A_AMPL (1 << 7) /* UCB1300 */
  41. #define UCB_TC_B 0x06
  42. #define UCB_TC_B_VOICE_ENA (1 << 3)
  43. #define UCB_TC_B_CLIP (1 << 4)
  44. #define UCB_TC_B_ATT (1 << 6)
  45. #define UCB_TC_B_SIDE_ENA (1 << 11)
  46. #define UCB_TC_B_MUTE (1 << 13)
  47. #define UCB_TC_B_IN_ENA (1 << 14)
  48. #define UCB_TC_B_OUT_ENA (1 << 15)
  49. #define UCB_AC_A 0x07
  50. #define UCB_AC_B 0x08
  51. #define UCB_AC_B_LOOP (1 << 8)
  52. #define UCB_AC_B_MUTE (1 << 13)
  53. #define UCB_AC_B_IN_ENA (1 << 14)
  54. #define UCB_AC_B_OUT_ENA (1 << 15)
  55. #define UCB_TS_CR 0x09
  56. #define UCB_TS_CR_TSMX_POW (1 << 0)
  57. #define UCB_TS_CR_TSPX_POW (1 << 1)
  58. #define UCB_TS_CR_TSMY_POW (1 << 2)
  59. #define UCB_TS_CR_TSPY_POW (1 << 3)
  60. #define UCB_TS_CR_TSMX_GND (1 << 4)
  61. #define UCB_TS_CR_TSPX_GND (1 << 5)
  62. #define UCB_TS_CR_TSMY_GND (1 << 6)
  63. #define UCB_TS_CR_TSPY_GND (1 << 7)
  64. #define UCB_TS_CR_MODE_INT (0 << 8)
  65. #define UCB_TS_CR_MODE_PRES (1 << 8)
  66. #define UCB_TS_CR_MODE_POS (2 << 8)
  67. #define UCB_TS_CR_BIAS_ENA (1 << 11)
  68. #define UCB_TS_CR_TSPX_LOW (1 << 12)
  69. #define UCB_TS_CR_TSMX_LOW (1 << 13)
  70. #define UCB_ADC_CR 0x0a
  71. #define UCB_ADC_SYNC_ENA (1 << 0)
  72. #define UCB_ADC_VREFBYP_CON (1 << 1)
  73. #define UCB_ADC_INP_TSPX (0 << 2)
  74. #define UCB_ADC_INP_TSMX (1 << 2)
  75. #define UCB_ADC_INP_TSPY (2 << 2)
  76. #define UCB_ADC_INP_TSMY (3 << 2)
  77. #define UCB_ADC_INP_AD0 (4 << 2)
  78. #define UCB_ADC_INP_AD1 (5 << 2)
  79. #define UCB_ADC_INP_AD2 (6 << 2)
  80. #define UCB_ADC_INP_AD3 (7 << 2)
  81. #define UCB_ADC_EXT_REF (1 << 5)
  82. #define UCB_ADC_START (1 << 7)
  83. #define UCB_ADC_ENA (1 << 15)
  84. #define UCB_ADC_DATA 0x0b
  85. #define UCB_ADC_DAT_VAL (1 << 15)
  86. #define UCB_ADC_DAT(x) (((x) & 0x7fe0) >> 5)
  87. #define UCB_ID 0x0c
  88. #define UCB_ID_1200 0x1004
  89. #define UCB_ID_1300 0x1005
  90. #define UCB_ID_TC35143 0x9712
  91. #define UCB_MODE 0x0d
  92. #define UCB_MODE_DYN_VFLAG_ENA (1 << 12)
  93. #define UCB_MODE_AUD_OFF_CAN (1 << 13)
  94. enum ucb1x00_reset {
  95. UCB_RST_PROBE,
  96. UCB_RST_RESUME,
  97. UCB_RST_SUSPEND,
  98. UCB_RST_REMOVE,
  99. UCB_RST_PROBE_FAIL,
  100. };
  101. struct ucb1x00_plat_data {
  102. void (*reset)(enum ucb1x00_reset);
  103. unsigned irq_base;
  104. int gpio_base;
  105. unsigned can_wakeup;
  106. };
  107. struct ucb1x00 {
  108. raw_spinlock_t irq_lock;
  109. struct mcp *mcp;
  110. unsigned int irq;
  111. int irq_base;
  112. struct mutex adc_mutex;
  113. spinlock_t io_lock;
  114. u16 id;
  115. u16 io_dir;
  116. u16 io_out;
  117. u16 adc_cr;
  118. u16 irq_fal_enbl;
  119. u16 irq_ris_enbl;
  120. u16 irq_mask;
  121. u16 irq_wake;
  122. struct device dev;
  123. struct list_head node;
  124. struct list_head devs;
  125. struct gpio_chip gpio;
  126. };
  127. struct ucb1x00_driver;
  128. struct ucb1x00_dev {
  129. struct list_head dev_node;
  130. struct list_head drv_node;
  131. struct ucb1x00 *ucb;
  132. struct ucb1x00_driver *drv;
  133. void *priv;
  134. };
  135. struct ucb1x00_driver {
  136. struct list_head node;
  137. struct list_head devs;
  138. int (*add)(struct ucb1x00_dev *dev);
  139. void (*remove)(struct ucb1x00_dev *dev);
  140. int (*suspend)(struct ucb1x00_dev *dev);
  141. int (*resume)(struct ucb1x00_dev *dev);
  142. };
  143. #define classdev_to_ucb1x00(cd) container_of(cd, struct ucb1x00, dev)
  144. int ucb1x00_register_driver(struct ucb1x00_driver *);
  145. void ucb1x00_unregister_driver(struct ucb1x00_driver *);
  146. /**
  147. * ucb1x00_clkrate - return the UCB1x00 SIB clock rate
  148. * @ucb: UCB1x00 structure describing chip
  149. *
  150. * Return the SIB clock rate in Hz.
  151. */
  152. static inline unsigned int ucb1x00_clkrate(struct ucb1x00 *ucb)
  153. {
  154. return mcp_get_sclk_rate(ucb->mcp);
  155. }
  156. /**
  157. * ucb1x00_enable - enable the UCB1x00 SIB clock
  158. * @ucb: UCB1x00 structure describing chip
  159. *
  160. * Enable the SIB clock. This can be called multiple times.
  161. */
  162. static inline void ucb1x00_enable(struct ucb1x00 *ucb)
  163. {
  164. mcp_enable(ucb->mcp);
  165. }
  166. /**
  167. * ucb1x00_disable - disable the UCB1x00 SIB clock
  168. * @ucb: UCB1x00 structure describing chip
  169. *
  170. * Disable the SIB clock. The SIB clock will only be disabled
  171. * when the number of ucb1x00_enable calls match the number of
  172. * ucb1x00_disable calls.
  173. */
  174. static inline void ucb1x00_disable(struct ucb1x00 *ucb)
  175. {
  176. mcp_disable(ucb->mcp);
  177. }
  178. /**
  179. * ucb1x00_reg_write - write a UCB1x00 register
  180. * @ucb: UCB1x00 structure describing chip
  181. * @reg: UCB1x00 4-bit register index to write
  182. * @val: UCB1x00 16-bit value to write
  183. *
  184. * Write the UCB1x00 register @reg with value @val. The SIB
  185. * clock must be running for this function to return.
  186. */
  187. static inline void ucb1x00_reg_write(struct ucb1x00 *ucb, unsigned int reg, unsigned int val)
  188. {
  189. mcp_reg_write(ucb->mcp, reg, val);
  190. }
  191. /**
  192. * ucb1x00_reg_read - read a UCB1x00 register
  193. * @ucb: UCB1x00 structure describing chip
  194. * @reg: UCB1x00 4-bit register index to write
  195. *
  196. * Read the UCB1x00 register @reg and return its value. The SIB
  197. * clock must be running for this function to return.
  198. */
  199. static inline unsigned int ucb1x00_reg_read(struct ucb1x00 *ucb, unsigned int reg)
  200. {
  201. return mcp_reg_read(ucb->mcp, reg);
  202. }
  203. /**
  204. * ucb1x00_set_audio_divisor -
  205. * @ucb: UCB1x00 structure describing chip
  206. * @div: SIB clock divisor
  207. */
  208. static inline void ucb1x00_set_audio_divisor(struct ucb1x00 *ucb, unsigned int div)
  209. {
  210. mcp_set_audio_divisor(ucb->mcp, div);
  211. }
  212. /**
  213. * ucb1x00_set_telecom_divisor -
  214. * @ucb: UCB1x00 structure describing chip
  215. * @div: SIB clock divisor
  216. */
  217. static inline void ucb1x00_set_telecom_divisor(struct ucb1x00 *ucb, unsigned int div)
  218. {
  219. mcp_set_telecom_divisor(ucb->mcp, div);
  220. }
  221. void ucb1x00_io_set_dir(struct ucb1x00 *ucb, unsigned int, unsigned int);
  222. void ucb1x00_io_write(struct ucb1x00 *ucb, unsigned int, unsigned int);
  223. unsigned int ucb1x00_io_read(struct ucb1x00 *ucb);
  224. #define UCB_NOSYNC (0)
  225. #define UCB_SYNC (1)
  226. unsigned int ucb1x00_adc_read(struct ucb1x00 *ucb, int adc_channel, int sync);
  227. void ucb1x00_adc_enable(struct ucb1x00 *ucb);
  228. void ucb1x00_adc_disable(struct ucb1x00 *ucb);
  229. #endif