wm8400-private.h 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935
  1. /*
  2. * wm8400 private definitions.
  3. *
  4. * Copyright 2008 Wolfson Microelectronics plc
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #ifndef __LINUX_MFD_WM8400_PRIV_H
  21. #define __LINUX_MFD_WM8400_PRIV_H
  22. #include <linux/mfd/wm8400.h>
  23. #include <linux/mutex.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/regmap.h>
  26. #define WM8400_REGISTER_COUNT 0x55
  27. struct wm8400 {
  28. struct device *dev;
  29. struct regmap *regmap;
  30. struct platform_device regulators[6];
  31. };
  32. /*
  33. * Register values.
  34. */
  35. #define WM8400_RESET_ID 0x00
  36. #define WM8400_ID 0x01
  37. #define WM8400_POWER_MANAGEMENT_1 0x02
  38. #define WM8400_POWER_MANAGEMENT_2 0x03
  39. #define WM8400_POWER_MANAGEMENT_3 0x04
  40. #define WM8400_AUDIO_INTERFACE_1 0x05
  41. #define WM8400_AUDIO_INTERFACE_2 0x06
  42. #define WM8400_CLOCKING_1 0x07
  43. #define WM8400_CLOCKING_2 0x08
  44. #define WM8400_AUDIO_INTERFACE_3 0x09
  45. #define WM8400_AUDIO_INTERFACE_4 0x0A
  46. #define WM8400_DAC_CTRL 0x0B
  47. #define WM8400_LEFT_DAC_DIGITAL_VOLUME 0x0C
  48. #define WM8400_RIGHT_DAC_DIGITAL_VOLUME 0x0D
  49. #define WM8400_DIGITAL_SIDE_TONE 0x0E
  50. #define WM8400_ADC_CTRL 0x0F
  51. #define WM8400_LEFT_ADC_DIGITAL_VOLUME 0x10
  52. #define WM8400_RIGHT_ADC_DIGITAL_VOLUME 0x11
  53. #define WM8400_GPIO_CTRL_1 0x12
  54. #define WM8400_GPIO1_GPIO2 0x13
  55. #define WM8400_GPIO3_GPIO4 0x14
  56. #define WM8400_GPIO5_GPIO6 0x15
  57. #define WM8400_GPIOCTRL_2 0x16
  58. #define WM8400_GPIO_POL 0x17
  59. #define WM8400_LEFT_LINE_INPUT_1_2_VOLUME 0x18
  60. #define WM8400_LEFT_LINE_INPUT_3_4_VOLUME 0x19
  61. #define WM8400_RIGHT_LINE_INPUT_1_2_VOLUME 0x1A
  62. #define WM8400_RIGHT_LINE_INPUT_3_4_VOLUME 0x1B
  63. #define WM8400_LEFT_OUTPUT_VOLUME 0x1C
  64. #define WM8400_RIGHT_OUTPUT_VOLUME 0x1D
  65. #define WM8400_LINE_OUTPUTS_VOLUME 0x1E
  66. #define WM8400_OUT3_4_VOLUME 0x1F
  67. #define WM8400_LEFT_OPGA_VOLUME 0x20
  68. #define WM8400_RIGHT_OPGA_VOLUME 0x21
  69. #define WM8400_SPEAKER_VOLUME 0x22
  70. #define WM8400_CLASSD1 0x23
  71. #define WM8400_CLASSD3 0x25
  72. #define WM8400_INPUT_MIXER1 0x27
  73. #define WM8400_INPUT_MIXER2 0x28
  74. #define WM8400_INPUT_MIXER3 0x29
  75. #define WM8400_INPUT_MIXER4 0x2A
  76. #define WM8400_INPUT_MIXER5 0x2B
  77. #define WM8400_INPUT_MIXER6 0x2C
  78. #define WM8400_OUTPUT_MIXER1 0x2D
  79. #define WM8400_OUTPUT_MIXER2 0x2E
  80. #define WM8400_OUTPUT_MIXER3 0x2F
  81. #define WM8400_OUTPUT_MIXER4 0x30
  82. #define WM8400_OUTPUT_MIXER5 0x31
  83. #define WM8400_OUTPUT_MIXER6 0x32
  84. #define WM8400_OUT3_4_MIXER 0x33
  85. #define WM8400_LINE_MIXER1 0x34
  86. #define WM8400_LINE_MIXER2 0x35
  87. #define WM8400_SPEAKER_MIXER 0x36
  88. #define WM8400_ADDITIONAL_CONTROL 0x37
  89. #define WM8400_ANTIPOP1 0x38
  90. #define WM8400_ANTIPOP2 0x39
  91. #define WM8400_MICBIAS 0x3A
  92. #define WM8400_FLL_CONTROL_1 0x3C
  93. #define WM8400_FLL_CONTROL_2 0x3D
  94. #define WM8400_FLL_CONTROL_3 0x3E
  95. #define WM8400_FLL_CONTROL_4 0x3F
  96. #define WM8400_LDO1_CONTROL 0x41
  97. #define WM8400_LDO2_CONTROL 0x42
  98. #define WM8400_LDO3_CONTROL 0x43
  99. #define WM8400_LDO4_CONTROL 0x44
  100. #define WM8400_DCDC1_CONTROL_1 0x46
  101. #define WM8400_DCDC1_CONTROL_2 0x47
  102. #define WM8400_DCDC2_CONTROL_1 0x48
  103. #define WM8400_DCDC2_CONTROL_2 0x49
  104. #define WM8400_INTERFACE 0x4B
  105. #define WM8400_PM_GENERAL 0x4C
  106. #define WM8400_PM_SHUTDOWN_CONTROL 0x4E
  107. #define WM8400_INTERRUPT_STATUS_1 0x4F
  108. #define WM8400_INTERRUPT_STATUS_1_MASK 0x50
  109. #define WM8400_INTERRUPT_LEVELS 0x51
  110. #define WM8400_SHUTDOWN_REASON 0x52
  111. #define WM8400_LINE_CIRCUITS 0x54
  112. /*
  113. * Field Definitions.
  114. */
  115. /*
  116. * R0 (0x00) - Reset/ID
  117. */
  118. #define WM8400_SW_RESET_CHIP_ID_MASK 0xFFFF /* SW_RESET/CHIP_ID - [15:0] */
  119. #define WM8400_SW_RESET_CHIP_ID_SHIFT 0 /* SW_RESET/CHIP_ID - [15:0] */
  120. #define WM8400_SW_RESET_CHIP_ID_WIDTH 16 /* SW_RESET/CHIP_ID - [15:0] */
  121. /*
  122. * R1 (0x01) - ID
  123. */
  124. #define WM8400_CHIP_REV_MASK 0x7000 /* CHIP_REV - [14:12] */
  125. #define WM8400_CHIP_REV_SHIFT 12 /* CHIP_REV - [14:12] */
  126. #define WM8400_CHIP_REV_WIDTH 3 /* CHIP_REV - [14:12] */
  127. /*
  128. * R18 (0x12) - GPIO CTRL 1
  129. */
  130. #define WM8400_IRQ 0x1000 /* IRQ */
  131. #define WM8400_IRQ_MASK 0x1000 /* IRQ */
  132. #define WM8400_IRQ_SHIFT 12 /* IRQ */
  133. #define WM8400_IRQ_WIDTH 1 /* IRQ */
  134. #define WM8400_TEMPOK 0x0800 /* TEMPOK */
  135. #define WM8400_TEMPOK_MASK 0x0800 /* TEMPOK */
  136. #define WM8400_TEMPOK_SHIFT 11 /* TEMPOK */
  137. #define WM8400_TEMPOK_WIDTH 1 /* TEMPOK */
  138. #define WM8400_MIC1SHRT 0x0400 /* MIC1SHRT */
  139. #define WM8400_MIC1SHRT_MASK 0x0400 /* MIC1SHRT */
  140. #define WM8400_MIC1SHRT_SHIFT 10 /* MIC1SHRT */
  141. #define WM8400_MIC1SHRT_WIDTH 1 /* MIC1SHRT */
  142. #define WM8400_MIC1DET 0x0200 /* MIC1DET */
  143. #define WM8400_MIC1DET_MASK 0x0200 /* MIC1DET */
  144. #define WM8400_MIC1DET_SHIFT 9 /* MIC1DET */
  145. #define WM8400_MIC1DET_WIDTH 1 /* MIC1DET */
  146. #define WM8400_FLL_LCK 0x0100 /* FLL_LCK */
  147. #define WM8400_FLL_LCK_MASK 0x0100 /* FLL_LCK */
  148. #define WM8400_FLL_LCK_SHIFT 8 /* FLL_LCK */
  149. #define WM8400_FLL_LCK_WIDTH 1 /* FLL_LCK */
  150. #define WM8400_GPIO_STATUS_MASK 0x00FF /* GPIO_STATUS - [7:0] */
  151. #define WM8400_GPIO_STATUS_SHIFT 0 /* GPIO_STATUS - [7:0] */
  152. #define WM8400_GPIO_STATUS_WIDTH 8 /* GPIO_STATUS - [7:0] */
  153. /*
  154. * R19 (0x13) - GPIO1 & GPIO2
  155. */
  156. #define WM8400_GPIO2_DEB_ENA 0x8000 /* GPIO2_DEB_ENA */
  157. #define WM8400_GPIO2_DEB_ENA_MASK 0x8000 /* GPIO2_DEB_ENA */
  158. #define WM8400_GPIO2_DEB_ENA_SHIFT 15 /* GPIO2_DEB_ENA */
  159. #define WM8400_GPIO2_DEB_ENA_WIDTH 1 /* GPIO2_DEB_ENA */
  160. #define WM8400_GPIO2_IRQ_ENA 0x4000 /* GPIO2_IRQ_ENA */
  161. #define WM8400_GPIO2_IRQ_ENA_MASK 0x4000 /* GPIO2_IRQ_ENA */
  162. #define WM8400_GPIO2_IRQ_ENA_SHIFT 14 /* GPIO2_IRQ_ENA */
  163. #define WM8400_GPIO2_IRQ_ENA_WIDTH 1 /* GPIO2_IRQ_ENA */
  164. #define WM8400_GPIO2_PU 0x2000 /* GPIO2_PU */
  165. #define WM8400_GPIO2_PU_MASK 0x2000 /* GPIO2_PU */
  166. #define WM8400_GPIO2_PU_SHIFT 13 /* GPIO2_PU */
  167. #define WM8400_GPIO2_PU_WIDTH 1 /* GPIO2_PU */
  168. #define WM8400_GPIO2_PD 0x1000 /* GPIO2_PD */
  169. #define WM8400_GPIO2_PD_MASK 0x1000 /* GPIO2_PD */
  170. #define WM8400_GPIO2_PD_SHIFT 12 /* GPIO2_PD */
  171. #define WM8400_GPIO2_PD_WIDTH 1 /* GPIO2_PD */
  172. #define WM8400_GPIO2_SEL_MASK 0x0F00 /* GPIO2_SEL - [11:8] */
  173. #define WM8400_GPIO2_SEL_SHIFT 8 /* GPIO2_SEL - [11:8] */
  174. #define WM8400_GPIO2_SEL_WIDTH 4 /* GPIO2_SEL - [11:8] */
  175. #define WM8400_GPIO1_DEB_ENA 0x0080 /* GPIO1_DEB_ENA */
  176. #define WM8400_GPIO1_DEB_ENA_MASK 0x0080 /* GPIO1_DEB_ENA */
  177. #define WM8400_GPIO1_DEB_ENA_SHIFT 7 /* GPIO1_DEB_ENA */
  178. #define WM8400_GPIO1_DEB_ENA_WIDTH 1 /* GPIO1_DEB_ENA */
  179. #define WM8400_GPIO1_IRQ_ENA 0x0040 /* GPIO1_IRQ_ENA */
  180. #define WM8400_GPIO1_IRQ_ENA_MASK 0x0040 /* GPIO1_IRQ_ENA */
  181. #define WM8400_GPIO1_IRQ_ENA_SHIFT 6 /* GPIO1_IRQ_ENA */
  182. #define WM8400_GPIO1_IRQ_ENA_WIDTH 1 /* GPIO1_IRQ_ENA */
  183. #define WM8400_GPIO1_PU 0x0020 /* GPIO1_PU */
  184. #define WM8400_GPIO1_PU_MASK 0x0020 /* GPIO1_PU */
  185. #define WM8400_GPIO1_PU_SHIFT 5 /* GPIO1_PU */
  186. #define WM8400_GPIO1_PU_WIDTH 1 /* GPIO1_PU */
  187. #define WM8400_GPIO1_PD 0x0010 /* GPIO1_PD */
  188. #define WM8400_GPIO1_PD_MASK 0x0010 /* GPIO1_PD */
  189. #define WM8400_GPIO1_PD_SHIFT 4 /* GPIO1_PD */
  190. #define WM8400_GPIO1_PD_WIDTH 1 /* GPIO1_PD */
  191. #define WM8400_GPIO1_SEL_MASK 0x000F /* GPIO1_SEL - [3:0] */
  192. #define WM8400_GPIO1_SEL_SHIFT 0 /* GPIO1_SEL - [3:0] */
  193. #define WM8400_GPIO1_SEL_WIDTH 4 /* GPIO1_SEL - [3:0] */
  194. /*
  195. * R20 (0x14) - GPIO3 & GPIO4
  196. */
  197. #define WM8400_GPIO4_DEB_ENA 0x8000 /* GPIO4_DEB_ENA */
  198. #define WM8400_GPIO4_DEB_ENA_MASK 0x8000 /* GPIO4_DEB_ENA */
  199. #define WM8400_GPIO4_DEB_ENA_SHIFT 15 /* GPIO4_DEB_ENA */
  200. #define WM8400_GPIO4_DEB_ENA_WIDTH 1 /* GPIO4_DEB_ENA */
  201. #define WM8400_GPIO4_IRQ_ENA 0x4000 /* GPIO4_IRQ_ENA */
  202. #define WM8400_GPIO4_IRQ_ENA_MASK 0x4000 /* GPIO4_IRQ_ENA */
  203. #define WM8400_GPIO4_IRQ_ENA_SHIFT 14 /* GPIO4_IRQ_ENA */
  204. #define WM8400_GPIO4_IRQ_ENA_WIDTH 1 /* GPIO4_IRQ_ENA */
  205. #define WM8400_GPIO4_PU 0x2000 /* GPIO4_PU */
  206. #define WM8400_GPIO4_PU_MASK 0x2000 /* GPIO4_PU */
  207. #define WM8400_GPIO4_PU_SHIFT 13 /* GPIO4_PU */
  208. #define WM8400_GPIO4_PU_WIDTH 1 /* GPIO4_PU */
  209. #define WM8400_GPIO4_PD 0x1000 /* GPIO4_PD */
  210. #define WM8400_GPIO4_PD_MASK 0x1000 /* GPIO4_PD */
  211. #define WM8400_GPIO4_PD_SHIFT 12 /* GPIO4_PD */
  212. #define WM8400_GPIO4_PD_WIDTH 1 /* GPIO4_PD */
  213. #define WM8400_GPIO4_SEL_MASK 0x0F00 /* GPIO4_SEL - [11:8] */
  214. #define WM8400_GPIO4_SEL_SHIFT 8 /* GPIO4_SEL - [11:8] */
  215. #define WM8400_GPIO4_SEL_WIDTH 4 /* GPIO4_SEL - [11:8] */
  216. #define WM8400_GPIO3_DEB_ENA 0x0080 /* GPIO3_DEB_ENA */
  217. #define WM8400_GPIO3_DEB_ENA_MASK 0x0080 /* GPIO3_DEB_ENA */
  218. #define WM8400_GPIO3_DEB_ENA_SHIFT 7 /* GPIO3_DEB_ENA */
  219. #define WM8400_GPIO3_DEB_ENA_WIDTH 1 /* GPIO3_DEB_ENA */
  220. #define WM8400_GPIO3_IRQ_ENA 0x0040 /* GPIO3_IRQ_ENA */
  221. #define WM8400_GPIO3_IRQ_ENA_MASK 0x0040 /* GPIO3_IRQ_ENA */
  222. #define WM8400_GPIO3_IRQ_ENA_SHIFT 6 /* GPIO3_IRQ_ENA */
  223. #define WM8400_GPIO3_IRQ_ENA_WIDTH 1 /* GPIO3_IRQ_ENA */
  224. #define WM8400_GPIO3_PU 0x0020 /* GPIO3_PU */
  225. #define WM8400_GPIO3_PU_MASK 0x0020 /* GPIO3_PU */
  226. #define WM8400_GPIO3_PU_SHIFT 5 /* GPIO3_PU */
  227. #define WM8400_GPIO3_PU_WIDTH 1 /* GPIO3_PU */
  228. #define WM8400_GPIO3_PD 0x0010 /* GPIO3_PD */
  229. #define WM8400_GPIO3_PD_MASK 0x0010 /* GPIO3_PD */
  230. #define WM8400_GPIO3_PD_SHIFT 4 /* GPIO3_PD */
  231. #define WM8400_GPIO3_PD_WIDTH 1 /* GPIO3_PD */
  232. #define WM8400_GPIO3_SEL_MASK 0x000F /* GPIO3_SEL - [3:0] */
  233. #define WM8400_GPIO3_SEL_SHIFT 0 /* GPIO3_SEL - [3:0] */
  234. #define WM8400_GPIO3_SEL_WIDTH 4 /* GPIO3_SEL - [3:0] */
  235. /*
  236. * R21 (0x15) - GPIO5 & GPIO6
  237. */
  238. #define WM8400_GPIO6_DEB_ENA 0x8000 /* GPIO6_DEB_ENA */
  239. #define WM8400_GPIO6_DEB_ENA_MASK 0x8000 /* GPIO6_DEB_ENA */
  240. #define WM8400_GPIO6_DEB_ENA_SHIFT 15 /* GPIO6_DEB_ENA */
  241. #define WM8400_GPIO6_DEB_ENA_WIDTH 1 /* GPIO6_DEB_ENA */
  242. #define WM8400_GPIO6_IRQ_ENA 0x4000 /* GPIO6_IRQ_ENA */
  243. #define WM8400_GPIO6_IRQ_ENA_MASK 0x4000 /* GPIO6_IRQ_ENA */
  244. #define WM8400_GPIO6_IRQ_ENA_SHIFT 14 /* GPIO6_IRQ_ENA */
  245. #define WM8400_GPIO6_IRQ_ENA_WIDTH 1 /* GPIO6_IRQ_ENA */
  246. #define WM8400_GPIO6_PU 0x2000 /* GPIO6_PU */
  247. #define WM8400_GPIO6_PU_MASK 0x2000 /* GPIO6_PU */
  248. #define WM8400_GPIO6_PU_SHIFT 13 /* GPIO6_PU */
  249. #define WM8400_GPIO6_PU_WIDTH 1 /* GPIO6_PU */
  250. #define WM8400_GPIO6_PD 0x1000 /* GPIO6_PD */
  251. #define WM8400_GPIO6_PD_MASK 0x1000 /* GPIO6_PD */
  252. #define WM8400_GPIO6_PD_SHIFT 12 /* GPIO6_PD */
  253. #define WM8400_GPIO6_PD_WIDTH 1 /* GPIO6_PD */
  254. #define WM8400_GPIO6_SEL_MASK 0x0F00 /* GPIO6_SEL - [11:8] */
  255. #define WM8400_GPIO6_SEL_SHIFT 8 /* GPIO6_SEL - [11:8] */
  256. #define WM8400_GPIO6_SEL_WIDTH 4 /* GPIO6_SEL - [11:8] */
  257. #define WM8400_GPIO5_DEB_ENA 0x0080 /* GPIO5_DEB_ENA */
  258. #define WM8400_GPIO5_DEB_ENA_MASK 0x0080 /* GPIO5_DEB_ENA */
  259. #define WM8400_GPIO5_DEB_ENA_SHIFT 7 /* GPIO5_DEB_ENA */
  260. #define WM8400_GPIO5_DEB_ENA_WIDTH 1 /* GPIO5_DEB_ENA */
  261. #define WM8400_GPIO5_IRQ_ENA 0x0040 /* GPIO5_IRQ_ENA */
  262. #define WM8400_GPIO5_IRQ_ENA_MASK 0x0040 /* GPIO5_IRQ_ENA */
  263. #define WM8400_GPIO5_IRQ_ENA_SHIFT 6 /* GPIO5_IRQ_ENA */
  264. #define WM8400_GPIO5_IRQ_ENA_WIDTH 1 /* GPIO5_IRQ_ENA */
  265. #define WM8400_GPIO5_PU 0x0020 /* GPIO5_PU */
  266. #define WM8400_GPIO5_PU_MASK 0x0020 /* GPIO5_PU */
  267. #define WM8400_GPIO5_PU_SHIFT 5 /* GPIO5_PU */
  268. #define WM8400_GPIO5_PU_WIDTH 1 /* GPIO5_PU */
  269. #define WM8400_GPIO5_PD 0x0010 /* GPIO5_PD */
  270. #define WM8400_GPIO5_PD_MASK 0x0010 /* GPIO5_PD */
  271. #define WM8400_GPIO5_PD_SHIFT 4 /* GPIO5_PD */
  272. #define WM8400_GPIO5_PD_WIDTH 1 /* GPIO5_PD */
  273. #define WM8400_GPIO5_SEL_MASK 0x000F /* GPIO5_SEL - [3:0] */
  274. #define WM8400_GPIO5_SEL_SHIFT 0 /* GPIO5_SEL - [3:0] */
  275. #define WM8400_GPIO5_SEL_WIDTH 4 /* GPIO5_SEL - [3:0] */
  276. /*
  277. * R22 (0x16) - GPIOCTRL 2
  278. */
  279. #define WM8400_TEMPOK_IRQ_ENA 0x0800 /* TEMPOK_IRQ_ENA */
  280. #define WM8400_TEMPOK_IRQ_ENA_MASK 0x0800 /* TEMPOK_IRQ_ENA */
  281. #define WM8400_TEMPOK_IRQ_ENA_SHIFT 11 /* TEMPOK_IRQ_ENA */
  282. #define WM8400_TEMPOK_IRQ_ENA_WIDTH 1 /* TEMPOK_IRQ_ENA */
  283. #define WM8400_MIC1SHRT_IRQ_ENA 0x0400 /* MIC1SHRT_IRQ_ENA */
  284. #define WM8400_MIC1SHRT_IRQ_ENA_MASK 0x0400 /* MIC1SHRT_IRQ_ENA */
  285. #define WM8400_MIC1SHRT_IRQ_ENA_SHIFT 10 /* MIC1SHRT_IRQ_ENA */
  286. #define WM8400_MIC1SHRT_IRQ_ENA_WIDTH 1 /* MIC1SHRT_IRQ_ENA */
  287. #define WM8400_MIC1DET_IRQ_ENA 0x0200 /* MIC1DET_IRQ_ENA */
  288. #define WM8400_MIC1DET_IRQ_ENA_MASK 0x0200 /* MIC1DET_IRQ_ENA */
  289. #define WM8400_MIC1DET_IRQ_ENA_SHIFT 9 /* MIC1DET_IRQ_ENA */
  290. #define WM8400_MIC1DET_IRQ_ENA_WIDTH 1 /* MIC1DET_IRQ_ENA */
  291. #define WM8400_FLL_LCK_IRQ_ENA 0x0100 /* FLL_LCK_IRQ_ENA */
  292. #define WM8400_FLL_LCK_IRQ_ENA_MASK 0x0100 /* FLL_LCK_IRQ_ENA */
  293. #define WM8400_FLL_LCK_IRQ_ENA_SHIFT 8 /* FLL_LCK_IRQ_ENA */
  294. #define WM8400_FLL_LCK_IRQ_ENA_WIDTH 1 /* FLL_LCK_IRQ_ENA */
  295. #define WM8400_GPI8_DEB_ENA 0x0080 /* GPI8_DEB_ENA */
  296. #define WM8400_GPI8_DEB_ENA_MASK 0x0080 /* GPI8_DEB_ENA */
  297. #define WM8400_GPI8_DEB_ENA_SHIFT 7 /* GPI8_DEB_ENA */
  298. #define WM8400_GPI8_DEB_ENA_WIDTH 1 /* GPI8_DEB_ENA */
  299. #define WM8400_GPI8_IRQ_ENA 0x0040 /* GPI8_IRQ_ENA */
  300. #define WM8400_GPI8_IRQ_ENA_MASK 0x0040 /* GPI8_IRQ_ENA */
  301. #define WM8400_GPI8_IRQ_ENA_SHIFT 6 /* GPI8_IRQ_ENA */
  302. #define WM8400_GPI8_IRQ_ENA_WIDTH 1 /* GPI8_IRQ_ENA */
  303. #define WM8400_GPI8_ENA 0x0010 /* GPI8_ENA */
  304. #define WM8400_GPI8_ENA_MASK 0x0010 /* GPI8_ENA */
  305. #define WM8400_GPI8_ENA_SHIFT 4 /* GPI8_ENA */
  306. #define WM8400_GPI8_ENA_WIDTH 1 /* GPI8_ENA */
  307. #define WM8400_GPI7_DEB_ENA 0x0008 /* GPI7_DEB_ENA */
  308. #define WM8400_GPI7_DEB_ENA_MASK 0x0008 /* GPI7_DEB_ENA */
  309. #define WM8400_GPI7_DEB_ENA_SHIFT 3 /* GPI7_DEB_ENA */
  310. #define WM8400_GPI7_DEB_ENA_WIDTH 1 /* GPI7_DEB_ENA */
  311. #define WM8400_GPI7_IRQ_ENA 0x0004 /* GPI7_IRQ_ENA */
  312. #define WM8400_GPI7_IRQ_ENA_MASK 0x0004 /* GPI7_IRQ_ENA */
  313. #define WM8400_GPI7_IRQ_ENA_SHIFT 2 /* GPI7_IRQ_ENA */
  314. #define WM8400_GPI7_IRQ_ENA_WIDTH 1 /* GPI7_IRQ_ENA */
  315. #define WM8400_GPI7_ENA 0x0001 /* GPI7_ENA */
  316. #define WM8400_GPI7_ENA_MASK 0x0001 /* GPI7_ENA */
  317. #define WM8400_GPI7_ENA_SHIFT 0 /* GPI7_ENA */
  318. #define WM8400_GPI7_ENA_WIDTH 1 /* GPI7_ENA */
  319. /*
  320. * R23 (0x17) - GPIO_POL
  321. */
  322. #define WM8400_IRQ_INV 0x1000 /* IRQ_INV */
  323. #define WM8400_IRQ_INV_MASK 0x1000 /* IRQ_INV */
  324. #define WM8400_IRQ_INV_SHIFT 12 /* IRQ_INV */
  325. #define WM8400_IRQ_INV_WIDTH 1 /* IRQ_INV */
  326. #define WM8400_TEMPOK_POL 0x0800 /* TEMPOK_POL */
  327. #define WM8400_TEMPOK_POL_MASK 0x0800 /* TEMPOK_POL */
  328. #define WM8400_TEMPOK_POL_SHIFT 11 /* TEMPOK_POL */
  329. #define WM8400_TEMPOK_POL_WIDTH 1 /* TEMPOK_POL */
  330. #define WM8400_MIC1SHRT_POL 0x0400 /* MIC1SHRT_POL */
  331. #define WM8400_MIC1SHRT_POL_MASK 0x0400 /* MIC1SHRT_POL */
  332. #define WM8400_MIC1SHRT_POL_SHIFT 10 /* MIC1SHRT_POL */
  333. #define WM8400_MIC1SHRT_POL_WIDTH 1 /* MIC1SHRT_POL */
  334. #define WM8400_MIC1DET_POL 0x0200 /* MIC1DET_POL */
  335. #define WM8400_MIC1DET_POL_MASK 0x0200 /* MIC1DET_POL */
  336. #define WM8400_MIC1DET_POL_SHIFT 9 /* MIC1DET_POL */
  337. #define WM8400_MIC1DET_POL_WIDTH 1 /* MIC1DET_POL */
  338. #define WM8400_FLL_LCK_POL 0x0100 /* FLL_LCK_POL */
  339. #define WM8400_FLL_LCK_POL_MASK 0x0100 /* FLL_LCK_POL */
  340. #define WM8400_FLL_LCK_POL_SHIFT 8 /* FLL_LCK_POL */
  341. #define WM8400_FLL_LCK_POL_WIDTH 1 /* FLL_LCK_POL */
  342. #define WM8400_GPIO_POL_MASK 0x00FF /* GPIO_POL - [7:0] */
  343. #define WM8400_GPIO_POL_SHIFT 0 /* GPIO_POL - [7:0] */
  344. #define WM8400_GPIO_POL_WIDTH 8 /* GPIO_POL - [7:0] */
  345. /*
  346. * R65 (0x41) - LDO 1 Control
  347. */
  348. #define WM8400_LDO1_ENA 0x8000 /* LDO1_ENA */
  349. #define WM8400_LDO1_ENA_MASK 0x8000 /* LDO1_ENA */
  350. #define WM8400_LDO1_ENA_SHIFT 15 /* LDO1_ENA */
  351. #define WM8400_LDO1_ENA_WIDTH 1 /* LDO1_ENA */
  352. #define WM8400_LDO1_SWI 0x4000 /* LDO1_SWI */
  353. #define WM8400_LDO1_SWI_MASK 0x4000 /* LDO1_SWI */
  354. #define WM8400_LDO1_SWI_SHIFT 14 /* LDO1_SWI */
  355. #define WM8400_LDO1_SWI_WIDTH 1 /* LDO1_SWI */
  356. #define WM8400_LDO1_OPFLT 0x1000 /* LDO1_OPFLT */
  357. #define WM8400_LDO1_OPFLT_MASK 0x1000 /* LDO1_OPFLT */
  358. #define WM8400_LDO1_OPFLT_SHIFT 12 /* LDO1_OPFLT */
  359. #define WM8400_LDO1_OPFLT_WIDTH 1 /* LDO1_OPFLT */
  360. #define WM8400_LDO1_ERRACT 0x0800 /* LDO1_ERRACT */
  361. #define WM8400_LDO1_ERRACT_MASK 0x0800 /* LDO1_ERRACT */
  362. #define WM8400_LDO1_ERRACT_SHIFT 11 /* LDO1_ERRACT */
  363. #define WM8400_LDO1_ERRACT_WIDTH 1 /* LDO1_ERRACT */
  364. #define WM8400_LDO1_HIB_MODE 0x0400 /* LDO1_HIB_MODE */
  365. #define WM8400_LDO1_HIB_MODE_MASK 0x0400 /* LDO1_HIB_MODE */
  366. #define WM8400_LDO1_HIB_MODE_SHIFT 10 /* LDO1_HIB_MODE */
  367. #define WM8400_LDO1_HIB_MODE_WIDTH 1 /* LDO1_HIB_MODE */
  368. #define WM8400_LDO1_VIMG_MASK 0x03E0 /* LDO1_VIMG - [9:5] */
  369. #define WM8400_LDO1_VIMG_SHIFT 5 /* LDO1_VIMG - [9:5] */
  370. #define WM8400_LDO1_VIMG_WIDTH 5 /* LDO1_VIMG - [9:5] */
  371. #define WM8400_LDO1_VSEL_MASK 0x001F /* LDO1_VSEL - [4:0] */
  372. #define WM8400_LDO1_VSEL_SHIFT 0 /* LDO1_VSEL - [4:0] */
  373. #define WM8400_LDO1_VSEL_WIDTH 5 /* LDO1_VSEL - [4:0] */
  374. /*
  375. * R66 (0x42) - LDO 2 Control
  376. */
  377. #define WM8400_LDO2_ENA 0x8000 /* LDO2_ENA */
  378. #define WM8400_LDO2_ENA_MASK 0x8000 /* LDO2_ENA */
  379. #define WM8400_LDO2_ENA_SHIFT 15 /* LDO2_ENA */
  380. #define WM8400_LDO2_ENA_WIDTH 1 /* LDO2_ENA */
  381. #define WM8400_LDO2_SWI 0x4000 /* LDO2_SWI */
  382. #define WM8400_LDO2_SWI_MASK 0x4000 /* LDO2_SWI */
  383. #define WM8400_LDO2_SWI_SHIFT 14 /* LDO2_SWI */
  384. #define WM8400_LDO2_SWI_WIDTH 1 /* LDO2_SWI */
  385. #define WM8400_LDO2_OPFLT 0x1000 /* LDO2_OPFLT */
  386. #define WM8400_LDO2_OPFLT_MASK 0x1000 /* LDO2_OPFLT */
  387. #define WM8400_LDO2_OPFLT_SHIFT 12 /* LDO2_OPFLT */
  388. #define WM8400_LDO2_OPFLT_WIDTH 1 /* LDO2_OPFLT */
  389. #define WM8400_LDO2_ERRACT 0x0800 /* LDO2_ERRACT */
  390. #define WM8400_LDO2_ERRACT_MASK 0x0800 /* LDO2_ERRACT */
  391. #define WM8400_LDO2_ERRACT_SHIFT 11 /* LDO2_ERRACT */
  392. #define WM8400_LDO2_ERRACT_WIDTH 1 /* LDO2_ERRACT */
  393. #define WM8400_LDO2_HIB_MODE 0x0400 /* LDO2_HIB_MODE */
  394. #define WM8400_LDO2_HIB_MODE_MASK 0x0400 /* LDO2_HIB_MODE */
  395. #define WM8400_LDO2_HIB_MODE_SHIFT 10 /* LDO2_HIB_MODE */
  396. #define WM8400_LDO2_HIB_MODE_WIDTH 1 /* LDO2_HIB_MODE */
  397. #define WM8400_LDO2_VIMG_MASK 0x03E0 /* LDO2_VIMG - [9:5] */
  398. #define WM8400_LDO2_VIMG_SHIFT 5 /* LDO2_VIMG - [9:5] */
  399. #define WM8400_LDO2_VIMG_WIDTH 5 /* LDO2_VIMG - [9:5] */
  400. #define WM8400_LDO2_VSEL_MASK 0x001F /* LDO2_VSEL - [4:0] */
  401. #define WM8400_LDO2_VSEL_SHIFT 0 /* LDO2_VSEL - [4:0] */
  402. #define WM8400_LDO2_VSEL_WIDTH 5 /* LDO2_VSEL - [4:0] */
  403. /*
  404. * R67 (0x43) - LDO 3 Control
  405. */
  406. #define WM8400_LDO3_ENA 0x8000 /* LDO3_ENA */
  407. #define WM8400_LDO3_ENA_MASK 0x8000 /* LDO3_ENA */
  408. #define WM8400_LDO3_ENA_SHIFT 15 /* LDO3_ENA */
  409. #define WM8400_LDO3_ENA_WIDTH 1 /* LDO3_ENA */
  410. #define WM8400_LDO3_SWI 0x4000 /* LDO3_SWI */
  411. #define WM8400_LDO3_SWI_MASK 0x4000 /* LDO3_SWI */
  412. #define WM8400_LDO3_SWI_SHIFT 14 /* LDO3_SWI */
  413. #define WM8400_LDO3_SWI_WIDTH 1 /* LDO3_SWI */
  414. #define WM8400_LDO3_OPFLT 0x1000 /* LDO3_OPFLT */
  415. #define WM8400_LDO3_OPFLT_MASK 0x1000 /* LDO3_OPFLT */
  416. #define WM8400_LDO3_OPFLT_SHIFT 12 /* LDO3_OPFLT */
  417. #define WM8400_LDO3_OPFLT_WIDTH 1 /* LDO3_OPFLT */
  418. #define WM8400_LDO3_ERRACT 0x0800 /* LDO3_ERRACT */
  419. #define WM8400_LDO3_ERRACT_MASK 0x0800 /* LDO3_ERRACT */
  420. #define WM8400_LDO3_ERRACT_SHIFT 11 /* LDO3_ERRACT */
  421. #define WM8400_LDO3_ERRACT_WIDTH 1 /* LDO3_ERRACT */
  422. #define WM8400_LDO3_HIB_MODE 0x0400 /* LDO3_HIB_MODE */
  423. #define WM8400_LDO3_HIB_MODE_MASK 0x0400 /* LDO3_HIB_MODE */
  424. #define WM8400_LDO3_HIB_MODE_SHIFT 10 /* LDO3_HIB_MODE */
  425. #define WM8400_LDO3_HIB_MODE_WIDTH 1 /* LDO3_HIB_MODE */
  426. #define WM8400_LDO3_VIMG_MASK 0x03E0 /* LDO3_VIMG - [9:5] */
  427. #define WM8400_LDO3_VIMG_SHIFT 5 /* LDO3_VIMG - [9:5] */
  428. #define WM8400_LDO3_VIMG_WIDTH 5 /* LDO3_VIMG - [9:5] */
  429. #define WM8400_LDO3_VSEL_MASK 0x001F /* LDO3_VSEL - [4:0] */
  430. #define WM8400_LDO3_VSEL_SHIFT 0 /* LDO3_VSEL - [4:0] */
  431. #define WM8400_LDO3_VSEL_WIDTH 5 /* LDO3_VSEL - [4:0] */
  432. /*
  433. * R68 (0x44) - LDO 4 Control
  434. */
  435. #define WM8400_LDO4_ENA 0x8000 /* LDO4_ENA */
  436. #define WM8400_LDO4_ENA_MASK 0x8000 /* LDO4_ENA */
  437. #define WM8400_LDO4_ENA_SHIFT 15 /* LDO4_ENA */
  438. #define WM8400_LDO4_ENA_WIDTH 1 /* LDO4_ENA */
  439. #define WM8400_LDO4_SWI 0x4000 /* LDO4_SWI */
  440. #define WM8400_LDO4_SWI_MASK 0x4000 /* LDO4_SWI */
  441. #define WM8400_LDO4_SWI_SHIFT 14 /* LDO4_SWI */
  442. #define WM8400_LDO4_SWI_WIDTH 1 /* LDO4_SWI */
  443. #define WM8400_LDO4_OPFLT 0x1000 /* LDO4_OPFLT */
  444. #define WM8400_LDO4_OPFLT_MASK 0x1000 /* LDO4_OPFLT */
  445. #define WM8400_LDO4_OPFLT_SHIFT 12 /* LDO4_OPFLT */
  446. #define WM8400_LDO4_OPFLT_WIDTH 1 /* LDO4_OPFLT */
  447. #define WM8400_LDO4_ERRACT 0x0800 /* LDO4_ERRACT */
  448. #define WM8400_LDO4_ERRACT_MASK 0x0800 /* LDO4_ERRACT */
  449. #define WM8400_LDO4_ERRACT_SHIFT 11 /* LDO4_ERRACT */
  450. #define WM8400_LDO4_ERRACT_WIDTH 1 /* LDO4_ERRACT */
  451. #define WM8400_LDO4_HIB_MODE 0x0400 /* LDO4_HIB_MODE */
  452. #define WM8400_LDO4_HIB_MODE_MASK 0x0400 /* LDO4_HIB_MODE */
  453. #define WM8400_LDO4_HIB_MODE_SHIFT 10 /* LDO4_HIB_MODE */
  454. #define WM8400_LDO4_HIB_MODE_WIDTH 1 /* LDO4_HIB_MODE */
  455. #define WM8400_LDO4_VIMG_MASK 0x03E0 /* LDO4_VIMG - [9:5] */
  456. #define WM8400_LDO4_VIMG_SHIFT 5 /* LDO4_VIMG - [9:5] */
  457. #define WM8400_LDO4_VIMG_WIDTH 5 /* LDO4_VIMG - [9:5] */
  458. #define WM8400_LDO4_VSEL_MASK 0x001F /* LDO4_VSEL - [4:0] */
  459. #define WM8400_LDO4_VSEL_SHIFT 0 /* LDO4_VSEL - [4:0] */
  460. #define WM8400_LDO4_VSEL_WIDTH 5 /* LDO4_VSEL - [4:0] */
  461. /*
  462. * R70 (0x46) - DCDC1 Control 1
  463. */
  464. #define WM8400_DC1_ENA 0x8000 /* DC1_ENA */
  465. #define WM8400_DC1_ENA_MASK 0x8000 /* DC1_ENA */
  466. #define WM8400_DC1_ENA_SHIFT 15 /* DC1_ENA */
  467. #define WM8400_DC1_ENA_WIDTH 1 /* DC1_ENA */
  468. #define WM8400_DC1_ACTIVE 0x4000 /* DC1_ACTIVE */
  469. #define WM8400_DC1_ACTIVE_MASK 0x4000 /* DC1_ACTIVE */
  470. #define WM8400_DC1_ACTIVE_SHIFT 14 /* DC1_ACTIVE */
  471. #define WM8400_DC1_ACTIVE_WIDTH 1 /* DC1_ACTIVE */
  472. #define WM8400_DC1_SLEEP 0x2000 /* DC1_SLEEP */
  473. #define WM8400_DC1_SLEEP_MASK 0x2000 /* DC1_SLEEP */
  474. #define WM8400_DC1_SLEEP_SHIFT 13 /* DC1_SLEEP */
  475. #define WM8400_DC1_SLEEP_WIDTH 1 /* DC1_SLEEP */
  476. #define WM8400_DC1_OPFLT 0x1000 /* DC1_OPFLT */
  477. #define WM8400_DC1_OPFLT_MASK 0x1000 /* DC1_OPFLT */
  478. #define WM8400_DC1_OPFLT_SHIFT 12 /* DC1_OPFLT */
  479. #define WM8400_DC1_OPFLT_WIDTH 1 /* DC1_OPFLT */
  480. #define WM8400_DC1_ERRACT 0x0800 /* DC1_ERRACT */
  481. #define WM8400_DC1_ERRACT_MASK 0x0800 /* DC1_ERRACT */
  482. #define WM8400_DC1_ERRACT_SHIFT 11 /* DC1_ERRACT */
  483. #define WM8400_DC1_ERRACT_WIDTH 1 /* DC1_ERRACT */
  484. #define WM8400_DC1_HIB_MODE 0x0400 /* DC1_HIB_MODE */
  485. #define WM8400_DC1_HIB_MODE_MASK 0x0400 /* DC1_HIB_MODE */
  486. #define WM8400_DC1_HIB_MODE_SHIFT 10 /* DC1_HIB_MODE */
  487. #define WM8400_DC1_HIB_MODE_WIDTH 1 /* DC1_HIB_MODE */
  488. #define WM8400_DC1_SOFTST_MASK 0x0300 /* DC1_SOFTST - [9:8] */
  489. #define WM8400_DC1_SOFTST_SHIFT 8 /* DC1_SOFTST - [9:8] */
  490. #define WM8400_DC1_SOFTST_WIDTH 2 /* DC1_SOFTST - [9:8] */
  491. #define WM8400_DC1_OV_PROT 0x0080 /* DC1_OV_PROT */
  492. #define WM8400_DC1_OV_PROT_MASK 0x0080 /* DC1_OV_PROT */
  493. #define WM8400_DC1_OV_PROT_SHIFT 7 /* DC1_OV_PROT */
  494. #define WM8400_DC1_OV_PROT_WIDTH 1 /* DC1_OV_PROT */
  495. #define WM8400_DC1_VSEL_MASK 0x007F /* DC1_VSEL - [6:0] */
  496. #define WM8400_DC1_VSEL_SHIFT 0 /* DC1_VSEL - [6:0] */
  497. #define WM8400_DC1_VSEL_WIDTH 7 /* DC1_VSEL - [6:0] */
  498. /*
  499. * R71 (0x47) - DCDC1 Control 2
  500. */
  501. #define WM8400_DC1_FRC_PWM 0x2000 /* DC1_FRC_PWM */
  502. #define WM8400_DC1_FRC_PWM_MASK 0x2000 /* DC1_FRC_PWM */
  503. #define WM8400_DC1_FRC_PWM_SHIFT 13 /* DC1_FRC_PWM */
  504. #define WM8400_DC1_FRC_PWM_WIDTH 1 /* DC1_FRC_PWM */
  505. #define WM8400_DC1_STBY_LIM_MASK 0x0300 /* DC1_STBY_LIM - [9:8] */
  506. #define WM8400_DC1_STBY_LIM_SHIFT 8 /* DC1_STBY_LIM - [9:8] */
  507. #define WM8400_DC1_STBY_LIM_WIDTH 2 /* DC1_STBY_LIM - [9:8] */
  508. #define WM8400_DC1_ACT_LIM 0x0080 /* DC1_ACT_LIM */
  509. #define WM8400_DC1_ACT_LIM_MASK 0x0080 /* DC1_ACT_LIM */
  510. #define WM8400_DC1_ACT_LIM_SHIFT 7 /* DC1_ACT_LIM */
  511. #define WM8400_DC1_ACT_LIM_WIDTH 1 /* DC1_ACT_LIM */
  512. #define WM8400_DC1_VIMG_MASK 0x007F /* DC1_VIMG - [6:0] */
  513. #define WM8400_DC1_VIMG_SHIFT 0 /* DC1_VIMG - [6:0] */
  514. #define WM8400_DC1_VIMG_WIDTH 7 /* DC1_VIMG - [6:0] */
  515. /*
  516. * R72 (0x48) - DCDC2 Control 1
  517. */
  518. #define WM8400_DC2_ENA 0x8000 /* DC2_ENA */
  519. #define WM8400_DC2_ENA_MASK 0x8000 /* DC2_ENA */
  520. #define WM8400_DC2_ENA_SHIFT 15 /* DC2_ENA */
  521. #define WM8400_DC2_ENA_WIDTH 1 /* DC2_ENA */
  522. #define WM8400_DC2_ACTIVE 0x4000 /* DC2_ACTIVE */
  523. #define WM8400_DC2_ACTIVE_MASK 0x4000 /* DC2_ACTIVE */
  524. #define WM8400_DC2_ACTIVE_SHIFT 14 /* DC2_ACTIVE */
  525. #define WM8400_DC2_ACTIVE_WIDTH 1 /* DC2_ACTIVE */
  526. #define WM8400_DC2_SLEEP 0x2000 /* DC2_SLEEP */
  527. #define WM8400_DC2_SLEEP_MASK 0x2000 /* DC2_SLEEP */
  528. #define WM8400_DC2_SLEEP_SHIFT 13 /* DC2_SLEEP */
  529. #define WM8400_DC2_SLEEP_WIDTH 1 /* DC2_SLEEP */
  530. #define WM8400_DC2_OPFLT 0x1000 /* DC2_OPFLT */
  531. #define WM8400_DC2_OPFLT_MASK 0x1000 /* DC2_OPFLT */
  532. #define WM8400_DC2_OPFLT_SHIFT 12 /* DC2_OPFLT */
  533. #define WM8400_DC2_OPFLT_WIDTH 1 /* DC2_OPFLT */
  534. #define WM8400_DC2_ERRACT 0x0800 /* DC2_ERRACT */
  535. #define WM8400_DC2_ERRACT_MASK 0x0800 /* DC2_ERRACT */
  536. #define WM8400_DC2_ERRACT_SHIFT 11 /* DC2_ERRACT */
  537. #define WM8400_DC2_ERRACT_WIDTH 1 /* DC2_ERRACT */
  538. #define WM8400_DC2_HIB_MODE 0x0400 /* DC2_HIB_MODE */
  539. #define WM8400_DC2_HIB_MODE_MASK 0x0400 /* DC2_HIB_MODE */
  540. #define WM8400_DC2_HIB_MODE_SHIFT 10 /* DC2_HIB_MODE */
  541. #define WM8400_DC2_HIB_MODE_WIDTH 1 /* DC2_HIB_MODE */
  542. #define WM8400_DC2_SOFTST_MASK 0x0300 /* DC2_SOFTST - [9:8] */
  543. #define WM8400_DC2_SOFTST_SHIFT 8 /* DC2_SOFTST - [9:8] */
  544. #define WM8400_DC2_SOFTST_WIDTH 2 /* DC2_SOFTST - [9:8] */
  545. #define WM8400_DC2_OV_PROT 0x0080 /* DC2_OV_PROT */
  546. #define WM8400_DC2_OV_PROT_MASK 0x0080 /* DC2_OV_PROT */
  547. #define WM8400_DC2_OV_PROT_SHIFT 7 /* DC2_OV_PROT */
  548. #define WM8400_DC2_OV_PROT_WIDTH 1 /* DC2_OV_PROT */
  549. #define WM8400_DC2_VSEL_MASK 0x007F /* DC2_VSEL - [6:0] */
  550. #define WM8400_DC2_VSEL_SHIFT 0 /* DC2_VSEL - [6:0] */
  551. #define WM8400_DC2_VSEL_WIDTH 7 /* DC2_VSEL - [6:0] */
  552. /*
  553. * R73 (0x49) - DCDC2 Control 2
  554. */
  555. #define WM8400_DC2_FRC_PWM 0x2000 /* DC2_FRC_PWM */
  556. #define WM8400_DC2_FRC_PWM_MASK 0x2000 /* DC2_FRC_PWM */
  557. #define WM8400_DC2_FRC_PWM_SHIFT 13 /* DC2_FRC_PWM */
  558. #define WM8400_DC2_FRC_PWM_WIDTH 1 /* DC2_FRC_PWM */
  559. #define WM8400_DC2_STBY_LIM_MASK 0x0300 /* DC2_STBY_LIM - [9:8] */
  560. #define WM8400_DC2_STBY_LIM_SHIFT 8 /* DC2_STBY_LIM - [9:8] */
  561. #define WM8400_DC2_STBY_LIM_WIDTH 2 /* DC2_STBY_LIM - [9:8] */
  562. #define WM8400_DC2_ACT_LIM 0x0080 /* DC2_ACT_LIM */
  563. #define WM8400_DC2_ACT_LIM_MASK 0x0080 /* DC2_ACT_LIM */
  564. #define WM8400_DC2_ACT_LIM_SHIFT 7 /* DC2_ACT_LIM */
  565. #define WM8400_DC2_ACT_LIM_WIDTH 1 /* DC2_ACT_LIM */
  566. #define WM8400_DC2_VIMG_MASK 0x007F /* DC2_VIMG - [6:0] */
  567. #define WM8400_DC2_VIMG_SHIFT 0 /* DC2_VIMG - [6:0] */
  568. #define WM8400_DC2_VIMG_WIDTH 7 /* DC2_VIMG - [6:0] */
  569. /*
  570. * R75 (0x4B) - Interface
  571. */
  572. #define WM8400_AUTOINC 0x0008 /* AUTOINC */
  573. #define WM8400_AUTOINC_MASK 0x0008 /* AUTOINC */
  574. #define WM8400_AUTOINC_SHIFT 3 /* AUTOINC */
  575. #define WM8400_AUTOINC_WIDTH 1 /* AUTOINC */
  576. #define WM8400_ARA_ENA 0x0004 /* ARA_ENA */
  577. #define WM8400_ARA_ENA_MASK 0x0004 /* ARA_ENA */
  578. #define WM8400_ARA_ENA_SHIFT 2 /* ARA_ENA */
  579. #define WM8400_ARA_ENA_WIDTH 1 /* ARA_ENA */
  580. #define WM8400_SPI_CFG 0x0002 /* SPI_CFG */
  581. #define WM8400_SPI_CFG_MASK 0x0002 /* SPI_CFG */
  582. #define WM8400_SPI_CFG_SHIFT 1 /* SPI_CFG */
  583. #define WM8400_SPI_CFG_WIDTH 1 /* SPI_CFG */
  584. /*
  585. * R76 (0x4C) - PM GENERAL
  586. */
  587. #define WM8400_CODEC_SOFTST 0x8000 /* CODEC_SOFTST */
  588. #define WM8400_CODEC_SOFTST_MASK 0x8000 /* CODEC_SOFTST */
  589. #define WM8400_CODEC_SOFTST_SHIFT 15 /* CODEC_SOFTST */
  590. #define WM8400_CODEC_SOFTST_WIDTH 1 /* CODEC_SOFTST */
  591. #define WM8400_CODEC_SOFTSD 0x4000 /* CODEC_SOFTSD */
  592. #define WM8400_CODEC_SOFTSD_MASK 0x4000 /* CODEC_SOFTSD */
  593. #define WM8400_CODEC_SOFTSD_SHIFT 14 /* CODEC_SOFTSD */
  594. #define WM8400_CODEC_SOFTSD_WIDTH 1 /* CODEC_SOFTSD */
  595. #define WM8400_CHIP_SOFTSD 0x2000 /* CHIP_SOFTSD */
  596. #define WM8400_CHIP_SOFTSD_MASK 0x2000 /* CHIP_SOFTSD */
  597. #define WM8400_CHIP_SOFTSD_SHIFT 13 /* CHIP_SOFTSD */
  598. #define WM8400_CHIP_SOFTSD_WIDTH 1 /* CHIP_SOFTSD */
  599. #define WM8400_DSLEEP1_POL 0x0008 /* DSLEEP1_POL */
  600. #define WM8400_DSLEEP1_POL_MASK 0x0008 /* DSLEEP1_POL */
  601. #define WM8400_DSLEEP1_POL_SHIFT 3 /* DSLEEP1_POL */
  602. #define WM8400_DSLEEP1_POL_WIDTH 1 /* DSLEEP1_POL */
  603. #define WM8400_DSLEEP2_POL 0x0004 /* DSLEEP2_POL */
  604. #define WM8400_DSLEEP2_POL_MASK 0x0004 /* DSLEEP2_POL */
  605. #define WM8400_DSLEEP2_POL_SHIFT 2 /* DSLEEP2_POL */
  606. #define WM8400_DSLEEP2_POL_WIDTH 1 /* DSLEEP2_POL */
  607. #define WM8400_PWR_STATE_MASK 0x0003 /* PWR_STATE - [1:0] */
  608. #define WM8400_PWR_STATE_SHIFT 0 /* PWR_STATE - [1:0] */
  609. #define WM8400_PWR_STATE_WIDTH 2 /* PWR_STATE - [1:0] */
  610. /*
  611. * R78 (0x4E) - PM Shutdown Control
  612. */
  613. #define WM8400_CHIP_GT150_ERRACT 0x0200 /* CHIP_GT150_ERRACT */
  614. #define WM8400_CHIP_GT150_ERRACT_MASK 0x0200 /* CHIP_GT150_ERRACT */
  615. #define WM8400_CHIP_GT150_ERRACT_SHIFT 9 /* CHIP_GT150_ERRACT */
  616. #define WM8400_CHIP_GT150_ERRACT_WIDTH 1 /* CHIP_GT150_ERRACT */
  617. #define WM8400_CHIP_GT115_ERRACT 0x0100 /* CHIP_GT115_ERRACT */
  618. #define WM8400_CHIP_GT115_ERRACT_MASK 0x0100 /* CHIP_GT115_ERRACT */
  619. #define WM8400_CHIP_GT115_ERRACT_SHIFT 8 /* CHIP_GT115_ERRACT */
  620. #define WM8400_CHIP_GT115_ERRACT_WIDTH 1 /* CHIP_GT115_ERRACT */
  621. #define WM8400_LINE_CMP_ERRACT 0x0080 /* LINE_CMP_ERRACT */
  622. #define WM8400_LINE_CMP_ERRACT_MASK 0x0080 /* LINE_CMP_ERRACT */
  623. #define WM8400_LINE_CMP_ERRACT_SHIFT 7 /* LINE_CMP_ERRACT */
  624. #define WM8400_LINE_CMP_ERRACT_WIDTH 1 /* LINE_CMP_ERRACT */
  625. #define WM8400_UVLO_ERRACT 0x0040 /* UVLO_ERRACT */
  626. #define WM8400_UVLO_ERRACT_MASK 0x0040 /* UVLO_ERRACT */
  627. #define WM8400_UVLO_ERRACT_SHIFT 6 /* UVLO_ERRACT */
  628. #define WM8400_UVLO_ERRACT_WIDTH 1 /* UVLO_ERRACT */
  629. /*
  630. * R79 (0x4F) - Interrupt Status 1
  631. */
  632. #define WM8400_MICD_CINT 0x8000 /* MICD_CINT */
  633. #define WM8400_MICD_CINT_MASK 0x8000 /* MICD_CINT */
  634. #define WM8400_MICD_CINT_SHIFT 15 /* MICD_CINT */
  635. #define WM8400_MICD_CINT_WIDTH 1 /* MICD_CINT */
  636. #define WM8400_MICSCD_CINT 0x4000 /* MICSCD_CINT */
  637. #define WM8400_MICSCD_CINT_MASK 0x4000 /* MICSCD_CINT */
  638. #define WM8400_MICSCD_CINT_SHIFT 14 /* MICSCD_CINT */
  639. #define WM8400_MICSCD_CINT_WIDTH 1 /* MICSCD_CINT */
  640. #define WM8400_JDL_CINT 0x2000 /* JDL_CINT */
  641. #define WM8400_JDL_CINT_MASK 0x2000 /* JDL_CINT */
  642. #define WM8400_JDL_CINT_SHIFT 13 /* JDL_CINT */
  643. #define WM8400_JDL_CINT_WIDTH 1 /* JDL_CINT */
  644. #define WM8400_JDR_CINT 0x1000 /* JDR_CINT */
  645. #define WM8400_JDR_CINT_MASK 0x1000 /* JDR_CINT */
  646. #define WM8400_JDR_CINT_SHIFT 12 /* JDR_CINT */
  647. #define WM8400_JDR_CINT_WIDTH 1 /* JDR_CINT */
  648. #define WM8400_CODEC_SEQ_END_EINT 0x0800 /* CODEC_SEQ_END_EINT */
  649. #define WM8400_CODEC_SEQ_END_EINT_MASK 0x0800 /* CODEC_SEQ_END_EINT */
  650. #define WM8400_CODEC_SEQ_END_EINT_SHIFT 11 /* CODEC_SEQ_END_EINT */
  651. #define WM8400_CODEC_SEQ_END_EINT_WIDTH 1 /* CODEC_SEQ_END_EINT */
  652. #define WM8400_CDEL_TO_EINT 0x0400 /* CDEL_TO_EINT */
  653. #define WM8400_CDEL_TO_EINT_MASK 0x0400 /* CDEL_TO_EINT */
  654. #define WM8400_CDEL_TO_EINT_SHIFT 10 /* CDEL_TO_EINT */
  655. #define WM8400_CDEL_TO_EINT_WIDTH 1 /* CDEL_TO_EINT */
  656. #define WM8400_CHIP_GT150_EINT 0x0200 /* CHIP_GT150_EINT */
  657. #define WM8400_CHIP_GT150_EINT_MASK 0x0200 /* CHIP_GT150_EINT */
  658. #define WM8400_CHIP_GT150_EINT_SHIFT 9 /* CHIP_GT150_EINT */
  659. #define WM8400_CHIP_GT150_EINT_WIDTH 1 /* CHIP_GT150_EINT */
  660. #define WM8400_CHIP_GT115_EINT 0x0100 /* CHIP_GT115_EINT */
  661. #define WM8400_CHIP_GT115_EINT_MASK 0x0100 /* CHIP_GT115_EINT */
  662. #define WM8400_CHIP_GT115_EINT_SHIFT 8 /* CHIP_GT115_EINT */
  663. #define WM8400_CHIP_GT115_EINT_WIDTH 1 /* CHIP_GT115_EINT */
  664. #define WM8400_LINE_CMP_EINT 0x0080 /* LINE_CMP_EINT */
  665. #define WM8400_LINE_CMP_EINT_MASK 0x0080 /* LINE_CMP_EINT */
  666. #define WM8400_LINE_CMP_EINT_SHIFT 7 /* LINE_CMP_EINT */
  667. #define WM8400_LINE_CMP_EINT_WIDTH 1 /* LINE_CMP_EINT */
  668. #define WM8400_UVLO_EINT 0x0040 /* UVLO_EINT */
  669. #define WM8400_UVLO_EINT_MASK 0x0040 /* UVLO_EINT */
  670. #define WM8400_UVLO_EINT_SHIFT 6 /* UVLO_EINT */
  671. #define WM8400_UVLO_EINT_WIDTH 1 /* UVLO_EINT */
  672. #define WM8400_DC2_UV_EINT 0x0020 /* DC2_UV_EINT */
  673. #define WM8400_DC2_UV_EINT_MASK 0x0020 /* DC2_UV_EINT */
  674. #define WM8400_DC2_UV_EINT_SHIFT 5 /* DC2_UV_EINT */
  675. #define WM8400_DC2_UV_EINT_WIDTH 1 /* DC2_UV_EINT */
  676. #define WM8400_DC1_UV_EINT 0x0010 /* DC1_UV_EINT */
  677. #define WM8400_DC1_UV_EINT_MASK 0x0010 /* DC1_UV_EINT */
  678. #define WM8400_DC1_UV_EINT_SHIFT 4 /* DC1_UV_EINT */
  679. #define WM8400_DC1_UV_EINT_WIDTH 1 /* DC1_UV_EINT */
  680. #define WM8400_LDO4_UV_EINT 0x0008 /* LDO4_UV_EINT */
  681. #define WM8400_LDO4_UV_EINT_MASK 0x0008 /* LDO4_UV_EINT */
  682. #define WM8400_LDO4_UV_EINT_SHIFT 3 /* LDO4_UV_EINT */
  683. #define WM8400_LDO4_UV_EINT_WIDTH 1 /* LDO4_UV_EINT */
  684. #define WM8400_LDO3_UV_EINT 0x0004 /* LDO3_UV_EINT */
  685. #define WM8400_LDO3_UV_EINT_MASK 0x0004 /* LDO3_UV_EINT */
  686. #define WM8400_LDO3_UV_EINT_SHIFT 2 /* LDO3_UV_EINT */
  687. #define WM8400_LDO3_UV_EINT_WIDTH 1 /* LDO3_UV_EINT */
  688. #define WM8400_LDO2_UV_EINT 0x0002 /* LDO2_UV_EINT */
  689. #define WM8400_LDO2_UV_EINT_MASK 0x0002 /* LDO2_UV_EINT */
  690. #define WM8400_LDO2_UV_EINT_SHIFT 1 /* LDO2_UV_EINT */
  691. #define WM8400_LDO2_UV_EINT_WIDTH 1 /* LDO2_UV_EINT */
  692. #define WM8400_LDO1_UV_EINT 0x0001 /* LDO1_UV_EINT */
  693. #define WM8400_LDO1_UV_EINT_MASK 0x0001 /* LDO1_UV_EINT */
  694. #define WM8400_LDO1_UV_EINT_SHIFT 0 /* LDO1_UV_EINT */
  695. #define WM8400_LDO1_UV_EINT_WIDTH 1 /* LDO1_UV_EINT */
  696. /*
  697. * R80 (0x50) - Interrupt Status 1 Mask
  698. */
  699. #define WM8400_IM_MICD_CINT 0x8000 /* IM_MICD_CINT */
  700. #define WM8400_IM_MICD_CINT_MASK 0x8000 /* IM_MICD_CINT */
  701. #define WM8400_IM_MICD_CINT_SHIFT 15 /* IM_MICD_CINT */
  702. #define WM8400_IM_MICD_CINT_WIDTH 1 /* IM_MICD_CINT */
  703. #define WM8400_IM_MICSCD_CINT 0x4000 /* IM_MICSCD_CINT */
  704. #define WM8400_IM_MICSCD_CINT_MASK 0x4000 /* IM_MICSCD_CINT */
  705. #define WM8400_IM_MICSCD_CINT_SHIFT 14 /* IM_MICSCD_CINT */
  706. #define WM8400_IM_MICSCD_CINT_WIDTH 1 /* IM_MICSCD_CINT */
  707. #define WM8400_IM_JDL_CINT 0x2000 /* IM_JDL_CINT */
  708. #define WM8400_IM_JDL_CINT_MASK 0x2000 /* IM_JDL_CINT */
  709. #define WM8400_IM_JDL_CINT_SHIFT 13 /* IM_JDL_CINT */
  710. #define WM8400_IM_JDL_CINT_WIDTH 1 /* IM_JDL_CINT */
  711. #define WM8400_IM_JDR_CINT 0x1000 /* IM_JDR_CINT */
  712. #define WM8400_IM_JDR_CINT_MASK 0x1000 /* IM_JDR_CINT */
  713. #define WM8400_IM_JDR_CINT_SHIFT 12 /* IM_JDR_CINT */
  714. #define WM8400_IM_JDR_CINT_WIDTH 1 /* IM_JDR_CINT */
  715. #define WM8400_IM_CODEC_SEQ_END_EINT 0x0800 /* IM_CODEC_SEQ_END_EINT */
  716. #define WM8400_IM_CODEC_SEQ_END_EINT_MASK 0x0800 /* IM_CODEC_SEQ_END_EINT */
  717. #define WM8400_IM_CODEC_SEQ_END_EINT_SHIFT 11 /* IM_CODEC_SEQ_END_EINT */
  718. #define WM8400_IM_CODEC_SEQ_END_EINT_WIDTH 1 /* IM_CODEC_SEQ_END_EINT */
  719. #define WM8400_IM_CDEL_TO_EINT 0x0400 /* IM_CDEL_TO_EINT */
  720. #define WM8400_IM_CDEL_TO_EINT_MASK 0x0400 /* IM_CDEL_TO_EINT */
  721. #define WM8400_IM_CDEL_TO_EINT_SHIFT 10 /* IM_CDEL_TO_EINT */
  722. #define WM8400_IM_CDEL_TO_EINT_WIDTH 1 /* IM_CDEL_TO_EINT */
  723. #define WM8400_IM_CHIP_GT150_EINT 0x0200 /* IM_CHIP_GT150_EINT */
  724. #define WM8400_IM_CHIP_GT150_EINT_MASK 0x0200 /* IM_CHIP_GT150_EINT */
  725. #define WM8400_IM_CHIP_GT150_EINT_SHIFT 9 /* IM_CHIP_GT150_EINT */
  726. #define WM8400_IM_CHIP_GT150_EINT_WIDTH 1 /* IM_CHIP_GT150_EINT */
  727. #define WM8400_IM_CHIP_GT115_EINT 0x0100 /* IM_CHIP_GT115_EINT */
  728. #define WM8400_IM_CHIP_GT115_EINT_MASK 0x0100 /* IM_CHIP_GT115_EINT */
  729. #define WM8400_IM_CHIP_GT115_EINT_SHIFT 8 /* IM_CHIP_GT115_EINT */
  730. #define WM8400_IM_CHIP_GT115_EINT_WIDTH 1 /* IM_CHIP_GT115_EINT */
  731. #define WM8400_IM_LINE_CMP_EINT 0x0080 /* IM_LINE_CMP_EINT */
  732. #define WM8400_IM_LINE_CMP_EINT_MASK 0x0080 /* IM_LINE_CMP_EINT */
  733. #define WM8400_IM_LINE_CMP_EINT_SHIFT 7 /* IM_LINE_CMP_EINT */
  734. #define WM8400_IM_LINE_CMP_EINT_WIDTH 1 /* IM_LINE_CMP_EINT */
  735. #define WM8400_IM_UVLO_EINT 0x0040 /* IM_UVLO_EINT */
  736. #define WM8400_IM_UVLO_EINT_MASK 0x0040 /* IM_UVLO_EINT */
  737. #define WM8400_IM_UVLO_EINT_SHIFT 6 /* IM_UVLO_EINT */
  738. #define WM8400_IM_UVLO_EINT_WIDTH 1 /* IM_UVLO_EINT */
  739. #define WM8400_IM_DC2_UV_EINT 0x0020 /* IM_DC2_UV_EINT */
  740. #define WM8400_IM_DC2_UV_EINT_MASK 0x0020 /* IM_DC2_UV_EINT */
  741. #define WM8400_IM_DC2_UV_EINT_SHIFT 5 /* IM_DC2_UV_EINT */
  742. #define WM8400_IM_DC2_UV_EINT_WIDTH 1 /* IM_DC2_UV_EINT */
  743. #define WM8400_IM_DC1_UV_EINT 0x0010 /* IM_DC1_UV_EINT */
  744. #define WM8400_IM_DC1_UV_EINT_MASK 0x0010 /* IM_DC1_UV_EINT */
  745. #define WM8400_IM_DC1_UV_EINT_SHIFT 4 /* IM_DC1_UV_EINT */
  746. #define WM8400_IM_DC1_UV_EINT_WIDTH 1 /* IM_DC1_UV_EINT */
  747. #define WM8400_IM_LDO4_UV_EINT 0x0008 /* IM_LDO4_UV_EINT */
  748. #define WM8400_IM_LDO4_UV_EINT_MASK 0x0008 /* IM_LDO4_UV_EINT */
  749. #define WM8400_IM_LDO4_UV_EINT_SHIFT 3 /* IM_LDO4_UV_EINT */
  750. #define WM8400_IM_LDO4_UV_EINT_WIDTH 1 /* IM_LDO4_UV_EINT */
  751. #define WM8400_IM_LDO3_UV_EINT 0x0004 /* IM_LDO3_UV_EINT */
  752. #define WM8400_IM_LDO3_UV_EINT_MASK 0x0004 /* IM_LDO3_UV_EINT */
  753. #define WM8400_IM_LDO3_UV_EINT_SHIFT 2 /* IM_LDO3_UV_EINT */
  754. #define WM8400_IM_LDO3_UV_EINT_WIDTH 1 /* IM_LDO3_UV_EINT */
  755. #define WM8400_IM_LDO2_UV_EINT 0x0002 /* IM_LDO2_UV_EINT */
  756. #define WM8400_IM_LDO2_UV_EINT_MASK 0x0002 /* IM_LDO2_UV_EINT */
  757. #define WM8400_IM_LDO2_UV_EINT_SHIFT 1 /* IM_LDO2_UV_EINT */
  758. #define WM8400_IM_LDO2_UV_EINT_WIDTH 1 /* IM_LDO2_UV_EINT */
  759. #define WM8400_IM_LDO1_UV_EINT 0x0001 /* IM_LDO1_UV_EINT */
  760. #define WM8400_IM_LDO1_UV_EINT_MASK 0x0001 /* IM_LDO1_UV_EINT */
  761. #define WM8400_IM_LDO1_UV_EINT_SHIFT 0 /* IM_LDO1_UV_EINT */
  762. #define WM8400_IM_LDO1_UV_EINT_WIDTH 1 /* IM_LDO1_UV_EINT */
  763. /*
  764. * R81 (0x51) - Interrupt Levels
  765. */
  766. #define WM8400_MICD_LVL 0x8000 /* MICD_LVL */
  767. #define WM8400_MICD_LVL_MASK 0x8000 /* MICD_LVL */
  768. #define WM8400_MICD_LVL_SHIFT 15 /* MICD_LVL */
  769. #define WM8400_MICD_LVL_WIDTH 1 /* MICD_LVL */
  770. #define WM8400_MICSCD_LVL 0x4000 /* MICSCD_LVL */
  771. #define WM8400_MICSCD_LVL_MASK 0x4000 /* MICSCD_LVL */
  772. #define WM8400_MICSCD_LVL_SHIFT 14 /* MICSCD_LVL */
  773. #define WM8400_MICSCD_LVL_WIDTH 1 /* MICSCD_LVL */
  774. #define WM8400_JDL_LVL 0x2000 /* JDL_LVL */
  775. #define WM8400_JDL_LVL_MASK 0x2000 /* JDL_LVL */
  776. #define WM8400_JDL_LVL_SHIFT 13 /* JDL_LVL */
  777. #define WM8400_JDL_LVL_WIDTH 1 /* JDL_LVL */
  778. #define WM8400_JDR_LVL 0x1000 /* JDR_LVL */
  779. #define WM8400_JDR_LVL_MASK 0x1000 /* JDR_LVL */
  780. #define WM8400_JDR_LVL_SHIFT 12 /* JDR_LVL */
  781. #define WM8400_JDR_LVL_WIDTH 1 /* JDR_LVL */
  782. #define WM8400_CODEC_SEQ_END_LVL 0x0800 /* CODEC_SEQ_END_LVL */
  783. #define WM8400_CODEC_SEQ_END_LVL_MASK 0x0800 /* CODEC_SEQ_END_LVL */
  784. #define WM8400_CODEC_SEQ_END_LVL_SHIFT 11 /* CODEC_SEQ_END_LVL */
  785. #define WM8400_CODEC_SEQ_END_LVL_WIDTH 1 /* CODEC_SEQ_END_LVL */
  786. #define WM8400_CDEL_TO_LVL 0x0400 /* CDEL_TO_LVL */
  787. #define WM8400_CDEL_TO_LVL_MASK 0x0400 /* CDEL_TO_LVL */
  788. #define WM8400_CDEL_TO_LVL_SHIFT 10 /* CDEL_TO_LVL */
  789. #define WM8400_CDEL_TO_LVL_WIDTH 1 /* CDEL_TO_LVL */
  790. #define WM8400_CHIP_GT150_LVL 0x0200 /* CHIP_GT150_LVL */
  791. #define WM8400_CHIP_GT150_LVL_MASK 0x0200 /* CHIP_GT150_LVL */
  792. #define WM8400_CHIP_GT150_LVL_SHIFT 9 /* CHIP_GT150_LVL */
  793. #define WM8400_CHIP_GT150_LVL_WIDTH 1 /* CHIP_GT150_LVL */
  794. #define WM8400_CHIP_GT115_LVL 0x0100 /* CHIP_GT115_LVL */
  795. #define WM8400_CHIP_GT115_LVL_MASK 0x0100 /* CHIP_GT115_LVL */
  796. #define WM8400_CHIP_GT115_LVL_SHIFT 8 /* CHIP_GT115_LVL */
  797. #define WM8400_CHIP_GT115_LVL_WIDTH 1 /* CHIP_GT115_LVL */
  798. #define WM8400_LINE_CMP_LVL 0x0080 /* LINE_CMP_LVL */
  799. #define WM8400_LINE_CMP_LVL_MASK 0x0080 /* LINE_CMP_LVL */
  800. #define WM8400_LINE_CMP_LVL_SHIFT 7 /* LINE_CMP_LVL */
  801. #define WM8400_LINE_CMP_LVL_WIDTH 1 /* LINE_CMP_LVL */
  802. #define WM8400_UVLO_LVL 0x0040 /* UVLO_LVL */
  803. #define WM8400_UVLO_LVL_MASK 0x0040 /* UVLO_LVL */
  804. #define WM8400_UVLO_LVL_SHIFT 6 /* UVLO_LVL */
  805. #define WM8400_UVLO_LVL_WIDTH 1 /* UVLO_LVL */
  806. #define WM8400_DC2_UV_LVL 0x0020 /* DC2_UV_LVL */
  807. #define WM8400_DC2_UV_LVL_MASK 0x0020 /* DC2_UV_LVL */
  808. #define WM8400_DC2_UV_LVL_SHIFT 5 /* DC2_UV_LVL */
  809. #define WM8400_DC2_UV_LVL_WIDTH 1 /* DC2_UV_LVL */
  810. #define WM8400_DC1_UV_LVL 0x0010 /* DC1_UV_LVL */
  811. #define WM8400_DC1_UV_LVL_MASK 0x0010 /* DC1_UV_LVL */
  812. #define WM8400_DC1_UV_LVL_SHIFT 4 /* DC1_UV_LVL */
  813. #define WM8400_DC1_UV_LVL_WIDTH 1 /* DC1_UV_LVL */
  814. #define WM8400_LDO4_UV_LVL 0x0008 /* LDO4_UV_LVL */
  815. #define WM8400_LDO4_UV_LVL_MASK 0x0008 /* LDO4_UV_LVL */
  816. #define WM8400_LDO4_UV_LVL_SHIFT 3 /* LDO4_UV_LVL */
  817. #define WM8400_LDO4_UV_LVL_WIDTH 1 /* LDO4_UV_LVL */
  818. #define WM8400_LDO3_UV_LVL 0x0004 /* LDO3_UV_LVL */
  819. #define WM8400_LDO3_UV_LVL_MASK 0x0004 /* LDO3_UV_LVL */
  820. #define WM8400_LDO3_UV_LVL_SHIFT 2 /* LDO3_UV_LVL */
  821. #define WM8400_LDO3_UV_LVL_WIDTH 1 /* LDO3_UV_LVL */
  822. #define WM8400_LDO2_UV_LVL 0x0002 /* LDO2_UV_LVL */
  823. #define WM8400_LDO2_UV_LVL_MASK 0x0002 /* LDO2_UV_LVL */
  824. #define WM8400_LDO2_UV_LVL_SHIFT 1 /* LDO2_UV_LVL */
  825. #define WM8400_LDO2_UV_LVL_WIDTH 1 /* LDO2_UV_LVL */
  826. #define WM8400_LDO1_UV_LVL 0x0001 /* LDO1_UV_LVL */
  827. #define WM8400_LDO1_UV_LVL_MASK 0x0001 /* LDO1_UV_LVL */
  828. #define WM8400_LDO1_UV_LVL_SHIFT 0 /* LDO1_UV_LVL */
  829. #define WM8400_LDO1_UV_LVL_WIDTH 1 /* LDO1_UV_LVL */
  830. /*
  831. * R82 (0x52) - Shutdown Reason
  832. */
  833. #define WM8400_SDR_CHIP_SOFTSD 0x2000 /* SDR_CHIP_SOFTSD */
  834. #define WM8400_SDR_CHIP_SOFTSD_MASK 0x2000 /* SDR_CHIP_SOFTSD */
  835. #define WM8400_SDR_CHIP_SOFTSD_SHIFT 13 /* SDR_CHIP_SOFTSD */
  836. #define WM8400_SDR_CHIP_SOFTSD_WIDTH 1 /* SDR_CHIP_SOFTSD */
  837. #define WM8400_SDR_NPDN 0x0800 /* SDR_NPDN */
  838. #define WM8400_SDR_NPDN_MASK 0x0800 /* SDR_NPDN */
  839. #define WM8400_SDR_NPDN_SHIFT 11 /* SDR_NPDN */
  840. #define WM8400_SDR_NPDN_WIDTH 1 /* SDR_NPDN */
  841. #define WM8400_SDR_CHIP_GT150 0x0200 /* SDR_CHIP_GT150 */
  842. #define WM8400_SDR_CHIP_GT150_MASK 0x0200 /* SDR_CHIP_GT150 */
  843. #define WM8400_SDR_CHIP_GT150_SHIFT 9 /* SDR_CHIP_GT150 */
  844. #define WM8400_SDR_CHIP_GT150_WIDTH 1 /* SDR_CHIP_GT150 */
  845. #define WM8400_SDR_CHIP_GT115 0x0100 /* SDR_CHIP_GT115 */
  846. #define WM8400_SDR_CHIP_GT115_MASK 0x0100 /* SDR_CHIP_GT115 */
  847. #define WM8400_SDR_CHIP_GT115_SHIFT 8 /* SDR_CHIP_GT115 */
  848. #define WM8400_SDR_CHIP_GT115_WIDTH 1 /* SDR_CHIP_GT115 */
  849. #define WM8400_SDR_LINE_CMP 0x0080 /* SDR_LINE_CMP */
  850. #define WM8400_SDR_LINE_CMP_MASK 0x0080 /* SDR_LINE_CMP */
  851. #define WM8400_SDR_LINE_CMP_SHIFT 7 /* SDR_LINE_CMP */
  852. #define WM8400_SDR_LINE_CMP_WIDTH 1 /* SDR_LINE_CMP */
  853. #define WM8400_SDR_UVLO 0x0040 /* SDR_UVLO */
  854. #define WM8400_SDR_UVLO_MASK 0x0040 /* SDR_UVLO */
  855. #define WM8400_SDR_UVLO_SHIFT 6 /* SDR_UVLO */
  856. #define WM8400_SDR_UVLO_WIDTH 1 /* SDR_UVLO */
  857. #define WM8400_SDR_DC2_UV 0x0020 /* SDR_DC2_UV */
  858. #define WM8400_SDR_DC2_UV_MASK 0x0020 /* SDR_DC2_UV */
  859. #define WM8400_SDR_DC2_UV_SHIFT 5 /* SDR_DC2_UV */
  860. #define WM8400_SDR_DC2_UV_WIDTH 1 /* SDR_DC2_UV */
  861. #define WM8400_SDR_DC1_UV 0x0010 /* SDR_DC1_UV */
  862. #define WM8400_SDR_DC1_UV_MASK 0x0010 /* SDR_DC1_UV */
  863. #define WM8400_SDR_DC1_UV_SHIFT 4 /* SDR_DC1_UV */
  864. #define WM8400_SDR_DC1_UV_WIDTH 1 /* SDR_DC1_UV */
  865. #define WM8400_SDR_LDO4_UV 0x0008 /* SDR_LDO4_UV */
  866. #define WM8400_SDR_LDO4_UV_MASK 0x0008 /* SDR_LDO4_UV */
  867. #define WM8400_SDR_LDO4_UV_SHIFT 3 /* SDR_LDO4_UV */
  868. #define WM8400_SDR_LDO4_UV_WIDTH 1 /* SDR_LDO4_UV */
  869. #define WM8400_SDR_LDO3_UV 0x0004 /* SDR_LDO3_UV */
  870. #define WM8400_SDR_LDO3_UV_MASK 0x0004 /* SDR_LDO3_UV */
  871. #define WM8400_SDR_LDO3_UV_SHIFT 2 /* SDR_LDO3_UV */
  872. #define WM8400_SDR_LDO3_UV_WIDTH 1 /* SDR_LDO3_UV */
  873. #define WM8400_SDR_LDO2_UV 0x0002 /* SDR_LDO2_UV */
  874. #define WM8400_SDR_LDO2_UV_MASK 0x0002 /* SDR_LDO2_UV */
  875. #define WM8400_SDR_LDO2_UV_SHIFT 1 /* SDR_LDO2_UV */
  876. #define WM8400_SDR_LDO2_UV_WIDTH 1 /* SDR_LDO2_UV */
  877. #define WM8400_SDR_LDO1_UV 0x0001 /* SDR_LDO1_UV */
  878. #define WM8400_SDR_LDO1_UV_MASK 0x0001 /* SDR_LDO1_UV */
  879. #define WM8400_SDR_LDO1_UV_SHIFT 0 /* SDR_LDO1_UV */
  880. #define WM8400_SDR_LDO1_UV_WIDTH 1 /* SDR_LDO1_UV */
  881. /*
  882. * R84 (0x54) - Line Circuits
  883. */
  884. #define WM8400_BG_LINE_COMP 0x8000 /* BG_LINE_COMP */
  885. #define WM8400_BG_LINE_COMP_MASK 0x8000 /* BG_LINE_COMP */
  886. #define WM8400_BG_LINE_COMP_SHIFT 15 /* BG_LINE_COMP */
  887. #define WM8400_BG_LINE_COMP_WIDTH 1 /* BG_LINE_COMP */
  888. #define WM8400_LINE_CMP_VTHI_MASK 0x00F0 /* LINE_CMP_VTHI - [7:4] */
  889. #define WM8400_LINE_CMP_VTHI_SHIFT 4 /* LINE_CMP_VTHI - [7:4] */
  890. #define WM8400_LINE_CMP_VTHI_WIDTH 4 /* LINE_CMP_VTHI - [7:4] */
  891. #define WM8400_LINE_CMP_VTHD_MASK 0x000F /* LINE_CMP_VTHD - [3:0] */
  892. #define WM8400_LINE_CMP_VTHD_SHIFT 0 /* LINE_CMP_VTHD - [3:0] */
  893. #define WM8400_LINE_CMP_VTHD_WIDTH 4 /* LINE_CMP_VTHD - [3:0] */
  894. u16 wm8400_reg_read(struct wm8400 *wm8400, u8 reg);
  895. int wm8400_block_read(struct wm8400 *wm8400, u8 reg, int count, u16 *data);
  896. static inline int wm8400_set_bits(struct wm8400 *wm8400, u8 reg,
  897. u16 mask, u16 val)
  898. {
  899. return regmap_update_bits(wm8400->regmap, reg, mask, val);
  900. }
  901. #endif