sm501-regs.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. /* sm501-regs.h
  2. *
  3. * Copyright 2006 Simtec Electronics
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Silicon Motion SM501 register definitions
  10. */
  11. /* System Configuration area */
  12. /* System config base */
  13. #define SM501_SYS_CONFIG (0x000000)
  14. /* config 1 */
  15. #define SM501_SYSTEM_CONTROL (0x000000)
  16. #define SM501_SYSCTRL_PANEL_TRISTATE (1<<0)
  17. #define SM501_SYSCTRL_MEM_TRISTATE (1<<1)
  18. #define SM501_SYSCTRL_CRT_TRISTATE (1<<2)
  19. #define SM501_SYSCTRL_PCI_SLAVE_BURST_MASK (3<<4)
  20. #define SM501_SYSCTRL_PCI_SLAVE_BURST_1 (0<<4)
  21. #define SM501_SYSCTRL_PCI_SLAVE_BURST_2 (1<<4)
  22. #define SM501_SYSCTRL_PCI_SLAVE_BURST_4 (2<<4)
  23. #define SM501_SYSCTRL_PCI_SLAVE_BURST_8 (3<<4)
  24. #define SM501_SYSCTRL_PCI_CLOCK_RUN_EN (1<<6)
  25. #define SM501_SYSCTRL_PCI_RETRY_DISABLE (1<<7)
  26. #define SM501_SYSCTRL_PCI_SUBSYS_LOCK (1<<11)
  27. #define SM501_SYSCTRL_PCI_BURST_READ_EN (1<<15)
  28. #define SM501_SYSCTRL_2D_ENGINE_STATUS (1<<19)
  29. /* miscellaneous control */
  30. #define SM501_MISC_CONTROL (0x000004)
  31. #define SM501_MISC_BUS_SH (0x0)
  32. #define SM501_MISC_BUS_PCI (0x1)
  33. #define SM501_MISC_BUS_XSCALE (0x2)
  34. #define SM501_MISC_BUS_NEC (0x6)
  35. #define SM501_MISC_BUS_MASK (0x7)
  36. #define SM501_MISC_VR_62MB (1<<3)
  37. #define SM501_MISC_CDR_RESET (1<<7)
  38. #define SM501_MISC_USB_LB (1<<8)
  39. #define SM501_MISC_USB_SLAVE (1<<9)
  40. #define SM501_MISC_BL_1 (1<<10)
  41. #define SM501_MISC_MC (1<<11)
  42. #define SM501_MISC_DAC_POWER (1<<12)
  43. #define SM501_MISC_IRQ_INVERT (1<<16)
  44. #define SM501_MISC_SH (1<<17)
  45. #define SM501_MISC_HOLD_EMPTY (0<<18)
  46. #define SM501_MISC_HOLD_8 (1<<18)
  47. #define SM501_MISC_HOLD_16 (2<<18)
  48. #define SM501_MISC_HOLD_24 (3<<18)
  49. #define SM501_MISC_HOLD_32 (4<<18)
  50. #define SM501_MISC_HOLD_MASK (7<<18)
  51. #define SM501_MISC_FREQ_12 (1<<24)
  52. #define SM501_MISC_PNL_24BIT (1<<25)
  53. #define SM501_MISC_8051_LE (1<<26)
  54. #define SM501_GPIO31_0_CONTROL (0x000008)
  55. #define SM501_GPIO63_32_CONTROL (0x00000C)
  56. #define SM501_DRAM_CONTROL (0x000010)
  57. /* command list */
  58. #define SM501_ARBTRTN_CONTROL (0x000014)
  59. /* command list */
  60. #define SM501_COMMAND_LIST_STATUS (0x000024)
  61. /* interrupt debug */
  62. #define SM501_RAW_IRQ_STATUS (0x000028)
  63. #define SM501_RAW_IRQ_CLEAR (0x000028)
  64. #define SM501_IRQ_STATUS (0x00002C)
  65. #define SM501_IRQ_MASK (0x000030)
  66. #define SM501_DEBUG_CONTROL (0x000034)
  67. /* power management */
  68. #define SM501_POWERMODE_P2X_SRC (1<<29)
  69. #define SM501_POWERMODE_V2X_SRC (1<<20)
  70. #define SM501_POWERMODE_M_SRC (1<<12)
  71. #define SM501_POWERMODE_M1_SRC (1<<4)
  72. #define SM501_CURRENT_GATE (0x000038)
  73. #define SM501_CURRENT_CLOCK (0x00003C)
  74. #define SM501_POWER_MODE_0_GATE (0x000040)
  75. #define SM501_POWER_MODE_0_CLOCK (0x000044)
  76. #define SM501_POWER_MODE_1_GATE (0x000048)
  77. #define SM501_POWER_MODE_1_CLOCK (0x00004C)
  78. #define SM501_SLEEP_MODE_GATE (0x000050)
  79. #define SM501_POWER_MODE_CONTROL (0x000054)
  80. /* power gates for units within the 501 */
  81. #define SM501_GATE_HOST (0)
  82. #define SM501_GATE_MEMORY (1)
  83. #define SM501_GATE_DISPLAY (2)
  84. #define SM501_GATE_2D_ENGINE (3)
  85. #define SM501_GATE_CSC (4)
  86. #define SM501_GATE_ZVPORT (5)
  87. #define SM501_GATE_GPIO (6)
  88. #define SM501_GATE_UART0 (7)
  89. #define SM501_GATE_UART1 (8)
  90. #define SM501_GATE_SSP (10)
  91. #define SM501_GATE_USB_HOST (11)
  92. #define SM501_GATE_USB_GADGET (12)
  93. #define SM501_GATE_UCONTROLLER (17)
  94. #define SM501_GATE_AC97 (18)
  95. /* panel clock */
  96. #define SM501_CLOCK_P2XCLK (24)
  97. /* crt clock */
  98. #define SM501_CLOCK_V2XCLK (16)
  99. /* main clock */
  100. #define SM501_CLOCK_MCLK (8)
  101. /* SDRAM controller clock */
  102. #define SM501_CLOCK_M1XCLK (0)
  103. /* config 2 */
  104. #define SM501_PCI_MASTER_BASE (0x000058)
  105. #define SM501_ENDIAN_CONTROL (0x00005C)
  106. #define SM501_DEVICEID (0x000060)
  107. /* 0x050100A0 */
  108. #define SM501_DEVICEID_SM501 (0x05010000)
  109. #define SM501_DEVICEID_IDMASK (0xffff0000)
  110. #define SM501_DEVICEID_REVMASK (0x000000ff)
  111. #define SM501_PLLCLOCK_COUNT (0x000064)
  112. #define SM501_MISC_TIMING (0x000068)
  113. #define SM501_CURRENT_SDRAM_CLOCK (0x00006C)
  114. #define SM501_PROGRAMMABLE_PLL_CONTROL (0x000074)
  115. /* GPIO base */
  116. #define SM501_GPIO (0x010000)
  117. #define SM501_GPIO_DATA_LOW (0x00)
  118. #define SM501_GPIO_DATA_HIGH (0x04)
  119. #define SM501_GPIO_DDR_LOW (0x08)
  120. #define SM501_GPIO_DDR_HIGH (0x0C)
  121. #define SM501_GPIO_IRQ_SETUP (0x10)
  122. #define SM501_GPIO_IRQ_STATUS (0x14)
  123. #define SM501_GPIO_IRQ_RESET (0x14)
  124. /* I2C controller base */
  125. #define SM501_I2C (0x010040)
  126. #define SM501_I2C_BYTE_COUNT (0x00)
  127. #define SM501_I2C_CONTROL (0x01)
  128. #define SM501_I2C_STATUS (0x02)
  129. #define SM501_I2C_RESET (0x02)
  130. #define SM501_I2C_SLAVE_ADDRESS (0x03)
  131. #define SM501_I2C_DATA (0x04)
  132. /* SSP base */
  133. #define SM501_SSP (0x020000)
  134. /* Uart 0 base */
  135. #define SM501_UART0 (0x030000)
  136. /* Uart 1 base */
  137. #define SM501_UART1 (0x030020)
  138. /* USB host port base */
  139. #define SM501_USB_HOST (0x040000)
  140. /* USB slave/gadget base */
  141. #define SM501_USB_GADGET (0x060000)
  142. /* USB slave/gadget data port base */
  143. #define SM501_USB_GADGET_DATA (0x070000)
  144. /* Display controller/video engine base */
  145. #define SM501_DC (0x080000)
  146. /* common defines for the SM501 address registers */
  147. #define SM501_ADDR_FLIP (1<<31)
  148. #define SM501_ADDR_EXT (1<<27)
  149. #define SM501_ADDR_CS1 (1<<26)
  150. #define SM501_ADDR_MASK (0x3f << 26)
  151. #define SM501_FIFO_MASK (0x3 << 16)
  152. #define SM501_FIFO_1 (0x0 << 16)
  153. #define SM501_FIFO_3 (0x1 << 16)
  154. #define SM501_FIFO_7 (0x2 << 16)
  155. #define SM501_FIFO_11 (0x3 << 16)
  156. /* common registers for panel and the crt */
  157. #define SM501_OFF_DC_H_TOT (0x000)
  158. #define SM501_OFF_DC_V_TOT (0x008)
  159. #define SM501_OFF_DC_H_SYNC (0x004)
  160. #define SM501_OFF_DC_V_SYNC (0x00C)
  161. #define SM501_DC_PANEL_CONTROL (0x000)
  162. #define SM501_DC_PANEL_CONTROL_FPEN (1<<27)
  163. #define SM501_DC_PANEL_CONTROL_BIAS (1<<26)
  164. #define SM501_DC_PANEL_CONTROL_DATA (1<<25)
  165. #define SM501_DC_PANEL_CONTROL_VDD (1<<24)
  166. #define SM501_DC_PANEL_CONTROL_DP (1<<23)
  167. #define SM501_DC_PANEL_CONTROL_TFT_888 (0<<21)
  168. #define SM501_DC_PANEL_CONTROL_TFT_333 (1<<21)
  169. #define SM501_DC_PANEL_CONTROL_TFT_444 (2<<21)
  170. #define SM501_DC_PANEL_CONTROL_DE (1<<20)
  171. #define SM501_DC_PANEL_CONTROL_LCD_TFT (0<<18)
  172. #define SM501_DC_PANEL_CONTROL_LCD_STN8 (1<<18)
  173. #define SM501_DC_PANEL_CONTROL_LCD_STN12 (2<<18)
  174. #define SM501_DC_PANEL_CONTROL_CP (1<<14)
  175. #define SM501_DC_PANEL_CONTROL_VSP (1<<13)
  176. #define SM501_DC_PANEL_CONTROL_HSP (1<<12)
  177. #define SM501_DC_PANEL_CONTROL_CK (1<<9)
  178. #define SM501_DC_PANEL_CONTROL_TE (1<<8)
  179. #define SM501_DC_PANEL_CONTROL_VPD (1<<7)
  180. #define SM501_DC_PANEL_CONTROL_VP (1<<6)
  181. #define SM501_DC_PANEL_CONTROL_HPD (1<<5)
  182. #define SM501_DC_PANEL_CONTROL_HP (1<<4)
  183. #define SM501_DC_PANEL_CONTROL_GAMMA (1<<3)
  184. #define SM501_DC_PANEL_CONTROL_EN (1<<2)
  185. #define SM501_DC_PANEL_CONTROL_8BPP (0<<0)
  186. #define SM501_DC_PANEL_CONTROL_16BPP (1<<0)
  187. #define SM501_DC_PANEL_CONTROL_32BPP (2<<0)
  188. #define SM501_DC_PANEL_PANNING_CONTROL (0x004)
  189. #define SM501_DC_PANEL_COLOR_KEY (0x008)
  190. #define SM501_DC_PANEL_FB_ADDR (0x00C)
  191. #define SM501_DC_PANEL_FB_OFFSET (0x010)
  192. #define SM501_DC_PANEL_FB_WIDTH (0x014)
  193. #define SM501_DC_PANEL_FB_HEIGHT (0x018)
  194. #define SM501_DC_PANEL_TL_LOC (0x01C)
  195. #define SM501_DC_PANEL_BR_LOC (0x020)
  196. #define SM501_DC_PANEL_H_TOT (0x024)
  197. #define SM501_DC_PANEL_H_SYNC (0x028)
  198. #define SM501_DC_PANEL_V_TOT (0x02C)
  199. #define SM501_DC_PANEL_V_SYNC (0x030)
  200. #define SM501_DC_PANEL_CUR_LINE (0x034)
  201. #define SM501_DC_VIDEO_CONTROL (0x040)
  202. #define SM501_DC_VIDEO_FB0_ADDR (0x044)
  203. #define SM501_DC_VIDEO_FB_WIDTH (0x048)
  204. #define SM501_DC_VIDEO_FB0_LAST_ADDR (0x04C)
  205. #define SM501_DC_VIDEO_TL_LOC (0x050)
  206. #define SM501_DC_VIDEO_BR_LOC (0x054)
  207. #define SM501_DC_VIDEO_SCALE (0x058)
  208. #define SM501_DC_VIDEO_INIT_SCALE (0x05C)
  209. #define SM501_DC_VIDEO_YUV_CONSTANTS (0x060)
  210. #define SM501_DC_VIDEO_FB1_ADDR (0x064)
  211. #define SM501_DC_VIDEO_FB1_LAST_ADDR (0x068)
  212. #define SM501_DC_VIDEO_ALPHA_CONTROL (0x080)
  213. #define SM501_DC_VIDEO_ALPHA_FB_ADDR (0x084)
  214. #define SM501_DC_VIDEO_ALPHA_FB_OFFSET (0x088)
  215. #define SM501_DC_VIDEO_ALPHA_FB_LAST_ADDR (0x08C)
  216. #define SM501_DC_VIDEO_ALPHA_TL_LOC (0x090)
  217. #define SM501_DC_VIDEO_ALPHA_BR_LOC (0x094)
  218. #define SM501_DC_VIDEO_ALPHA_SCALE (0x098)
  219. #define SM501_DC_VIDEO_ALPHA_INIT_SCALE (0x09C)
  220. #define SM501_DC_VIDEO_ALPHA_CHROMA_KEY (0x0A0)
  221. #define SM501_DC_VIDEO_ALPHA_COLOR_LOOKUP (0x0A4)
  222. #define SM501_DC_PANEL_HWC_BASE (0x0F0)
  223. #define SM501_DC_PANEL_HWC_ADDR (0x0F0)
  224. #define SM501_DC_PANEL_HWC_LOC (0x0F4)
  225. #define SM501_DC_PANEL_HWC_COLOR_1_2 (0x0F8)
  226. #define SM501_DC_PANEL_HWC_COLOR_3 (0x0FC)
  227. #define SM501_HWC_EN (1<<31)
  228. #define SM501_OFF_HWC_ADDR (0x00)
  229. #define SM501_OFF_HWC_LOC (0x04)
  230. #define SM501_OFF_HWC_COLOR_1_2 (0x08)
  231. #define SM501_OFF_HWC_COLOR_3 (0x0C)
  232. #define SM501_DC_ALPHA_CONTROL (0x100)
  233. #define SM501_DC_ALPHA_FB_ADDR (0x104)
  234. #define SM501_DC_ALPHA_FB_OFFSET (0x108)
  235. #define SM501_DC_ALPHA_TL_LOC (0x10C)
  236. #define SM501_DC_ALPHA_BR_LOC (0x110)
  237. #define SM501_DC_ALPHA_CHROMA_KEY (0x114)
  238. #define SM501_DC_ALPHA_COLOR_LOOKUP (0x118)
  239. #define SM501_DC_CRT_CONTROL (0x200)
  240. #define SM501_DC_CRT_CONTROL_TVP (1<<15)
  241. #define SM501_DC_CRT_CONTROL_CP (1<<14)
  242. #define SM501_DC_CRT_CONTROL_VSP (1<<13)
  243. #define SM501_DC_CRT_CONTROL_HSP (1<<12)
  244. #define SM501_DC_CRT_CONTROL_VS (1<<11)
  245. #define SM501_DC_CRT_CONTROL_BLANK (1<<10)
  246. #define SM501_DC_CRT_CONTROL_SEL (1<<9)
  247. #define SM501_DC_CRT_CONTROL_TE (1<<8)
  248. #define SM501_DC_CRT_CONTROL_PIXEL_MASK (0xF << 4)
  249. #define SM501_DC_CRT_CONTROL_GAMMA (1<<3)
  250. #define SM501_DC_CRT_CONTROL_ENABLE (1<<2)
  251. #define SM501_DC_CRT_CONTROL_8BPP (0<<0)
  252. #define SM501_DC_CRT_CONTROL_16BPP (1<<0)
  253. #define SM501_DC_CRT_CONTROL_32BPP (2<<0)
  254. #define SM501_DC_CRT_FB_ADDR (0x204)
  255. #define SM501_DC_CRT_FB_OFFSET (0x208)
  256. #define SM501_DC_CRT_H_TOT (0x20C)
  257. #define SM501_DC_CRT_H_SYNC (0x210)
  258. #define SM501_DC_CRT_V_TOT (0x214)
  259. #define SM501_DC_CRT_V_SYNC (0x218)
  260. #define SM501_DC_CRT_SIGNATURE_ANALYZER (0x21C)
  261. #define SM501_DC_CRT_CUR_LINE (0x220)
  262. #define SM501_DC_CRT_MONITOR_DETECT (0x224)
  263. #define SM501_DC_CRT_HWC_BASE (0x230)
  264. #define SM501_DC_CRT_HWC_ADDR (0x230)
  265. #define SM501_DC_CRT_HWC_LOC (0x234)
  266. #define SM501_DC_CRT_HWC_COLOR_1_2 (0x238)
  267. #define SM501_DC_CRT_HWC_COLOR_3 (0x23C)
  268. #define SM501_DC_PANEL_PALETTE (0x400)
  269. #define SM501_DC_VIDEO_PALETTE (0x800)
  270. #define SM501_DC_CRT_PALETTE (0xC00)
  271. /* Zoom Video port base */
  272. #define SM501_ZVPORT (0x090000)
  273. /* AC97/I2S base */
  274. #define SM501_AC97 (0x0A0000)
  275. /* 8051 micro controller base */
  276. #define SM501_UCONTROLLER (0x0B0000)
  277. /* 8051 micro controller SRAM base */
  278. #define SM501_UCONTROLLER_SRAM (0x0C0000)
  279. /* DMA base */
  280. #define SM501_DMA (0x0D0000)
  281. /* 2d engine base */
  282. #define SM501_2D_ENGINE (0x100000)
  283. #define SM501_2D_SOURCE (0x00)
  284. #define SM501_2D_DESTINATION (0x04)
  285. #define SM501_2D_DIMENSION (0x08)
  286. #define SM501_2D_CONTROL (0x0C)
  287. #define SM501_2D_PITCH (0x10)
  288. #define SM501_2D_FOREGROUND (0x14)
  289. #define SM501_2D_BACKGROUND (0x18)
  290. #define SM501_2D_STRETCH (0x1C)
  291. #define SM501_2D_COLOR_COMPARE (0x20)
  292. #define SM501_2D_COLOR_COMPARE_MASK (0x24)
  293. #define SM501_2D_MASK (0x28)
  294. #define SM501_2D_CLIP_TL (0x2C)
  295. #define SM501_2D_CLIP_BR (0x30)
  296. #define SM501_2D_MONO_PATTERN_LOW (0x34)
  297. #define SM501_2D_MONO_PATTERN_HIGH (0x38)
  298. #define SM501_2D_WINDOW_WIDTH (0x3C)
  299. #define SM501_2D_SOURCE_BASE (0x40)
  300. #define SM501_2D_DESTINATION_BASE (0x44)
  301. #define SM501_2D_ALPHA (0x48)
  302. #define SM501_2D_WRAP (0x4C)
  303. #define SM501_2D_STATUS (0x50)
  304. #define SM501_CSC_Y_SOURCE_BASE (0xC8)
  305. #define SM501_CSC_CONSTANTS (0xCC)
  306. #define SM501_CSC_Y_SOURCE_X (0xD0)
  307. #define SM501_CSC_Y_SOURCE_Y (0xD4)
  308. #define SM501_CSC_U_SOURCE_BASE (0xD8)
  309. #define SM501_CSC_V_SOURCE_BASE (0xDC)
  310. #define SM501_CSC_SOURCE_DIMENSION (0xE0)
  311. #define SM501_CSC_SOURCE_PITCH (0xE4)
  312. #define SM501_CSC_DESTINATION (0xE8)
  313. #define SM501_CSC_DESTINATION_DIMENSION (0xEC)
  314. #define SM501_CSC_DESTINATION_PITCH (0xF0)
  315. #define SM501_CSC_SCALE_FACTOR (0xF4)
  316. #define SM501_CSC_DESTINATION_BASE (0xF8)
  317. #define SM501_CSC_CONTROL (0xFC)
  318. /* 2d engine data port base */
  319. #define SM501_2D_ENGINE_DATA (0x110000)