hda_register.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * HD-audio controller (Azalia) registers and helpers
  3. *
  4. * For traditional reasons, we still use azx_ prefix here
  5. */
  6. #ifndef __SOUND_HDA_REGISTER_H
  7. #define __SOUND_HDA_REGISTER_H
  8. #include <linux/io.h>
  9. #include <sound/hdaudio.h>
  10. #define AZX_REG_GCAP 0x00
  11. #define AZX_GCAP_64OK (1 << 0) /* 64bit address support */
  12. #define AZX_GCAP_NSDO (3 << 1) /* # of serial data out signals */
  13. #define AZX_GCAP_BSS (31 << 3) /* # of bidirectional streams */
  14. #define AZX_GCAP_ISS (15 << 8) /* # of input streams */
  15. #define AZX_GCAP_OSS (15 << 12) /* # of output streams */
  16. #define AZX_REG_VMIN 0x02
  17. #define AZX_REG_VMAJ 0x03
  18. #define AZX_REG_OUTPAY 0x04
  19. #define AZX_REG_INPAY 0x06
  20. #define AZX_REG_GCTL 0x08
  21. #define AZX_GCTL_RESET (1 << 0) /* controller reset */
  22. #define AZX_GCTL_FCNTRL (1 << 1) /* flush control */
  23. #define AZX_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
  24. #define AZX_REG_WAKEEN 0x0c
  25. #define AZX_REG_STATESTS 0x0e
  26. #define AZX_REG_GSTS 0x10
  27. #define AZX_GSTS_FSTS (1 << 1) /* flush status */
  28. #define AZX_REG_GCAP2 0x12
  29. #define AZX_REG_LLCH 0x14
  30. #define AZX_REG_OUTSTRMPAY 0x18
  31. #define AZX_REG_INSTRMPAY 0x1A
  32. #define AZX_REG_INTCTL 0x20
  33. #define AZX_REG_INTSTS 0x24
  34. #define AZX_REG_WALLCLK 0x30 /* 24Mhz source */
  35. #define AZX_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
  36. #define AZX_REG_SSYNC 0x38
  37. #define AZX_REG_CORBLBASE 0x40
  38. #define AZX_REG_CORBUBASE 0x44
  39. #define AZX_REG_CORBWP 0x48
  40. #define AZX_REG_CORBRP 0x4a
  41. #define AZX_CORBRP_RST (1 << 15) /* read pointer reset */
  42. #define AZX_REG_CORBCTL 0x4c
  43. #define AZX_CORBCTL_RUN (1 << 1) /* enable DMA */
  44. #define AZX_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
  45. #define AZX_REG_CORBSTS 0x4d
  46. #define AZX_CORBSTS_CMEI (1 << 0) /* memory error indication */
  47. #define AZX_REG_CORBSIZE 0x4e
  48. #define AZX_REG_RIRBLBASE 0x50
  49. #define AZX_REG_RIRBUBASE 0x54
  50. #define AZX_REG_RIRBWP 0x58
  51. #define AZX_RIRBWP_RST (1 << 15) /* write pointer reset */
  52. #define AZX_REG_RINTCNT 0x5a
  53. #define AZX_REG_RIRBCTL 0x5c
  54. #define AZX_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
  55. #define AZX_RBCTL_DMA_EN (1 << 1) /* enable DMA */
  56. #define AZX_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
  57. #define AZX_REG_RIRBSTS 0x5d
  58. #define AZX_RBSTS_IRQ (1 << 0) /* response irq */
  59. #define AZX_RBSTS_OVERRUN (1 << 2) /* overrun irq */
  60. #define AZX_REG_RIRBSIZE 0x5e
  61. #define AZX_REG_IC 0x60
  62. #define AZX_REG_IR 0x64
  63. #define AZX_REG_IRS 0x68
  64. #define AZX_IRS_VALID (1<<1)
  65. #define AZX_IRS_BUSY (1<<0)
  66. #define AZX_REG_DPLBASE 0x70
  67. #define AZX_REG_DPUBASE 0x74
  68. #define AZX_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  69. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  70. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  71. /* stream register offsets from stream base */
  72. #define AZX_REG_SD_CTL 0x00
  73. #define AZX_REG_SD_STS 0x03
  74. #define AZX_REG_SD_LPIB 0x04
  75. #define AZX_REG_SD_CBL 0x08
  76. #define AZX_REG_SD_LVI 0x0c
  77. #define AZX_REG_SD_FIFOW 0x0e
  78. #define AZX_REG_SD_FIFOSIZE 0x10
  79. #define AZX_REG_SD_FORMAT 0x12
  80. #define AZX_REG_SD_FIFOL 0x14
  81. #define AZX_REG_SD_BDLPL 0x18
  82. #define AZX_REG_SD_BDLPU 0x1c
  83. /* Haswell/Broadwell display HD-A controller Extended Mode registers */
  84. #define AZX_REG_HSW_EM4 0x100c
  85. #define AZX_REG_HSW_EM5 0x1010
  86. /* Skylake/Broxton display HD-A controller Extended Mode registers */
  87. #define AZX_REG_SKL_EM4L 0x1040
  88. /* PCI space */
  89. #define AZX_PCIREG_TCSEL 0x44
  90. /*
  91. * other constants
  92. */
  93. /* max number of fragments - we may use more if allocating more pages for BDL */
  94. #define BDL_SIZE 4096
  95. #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
  96. #define AZX_MAX_FRAG 32
  97. /* max buffer size - no h/w limit, you can increase as you like */
  98. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  99. /* RIRB int mask: overrun[2], response[0] */
  100. #define RIRB_INT_RESPONSE 0x01
  101. #define RIRB_INT_OVERRUN 0x04
  102. #define RIRB_INT_MASK 0x05
  103. /* STATESTS int mask: S3,SD2,SD1,SD0 */
  104. #define STATESTS_INT_MASK ((1 << HDA_MAX_CODECS) - 1)
  105. /* SD_CTL bits */
  106. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  107. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  108. #define SD_CTL_STRIPE (3 << 16) /* stripe control */
  109. #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
  110. #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
  111. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  112. #define SD_CTL_STREAM_TAG_SHIFT 20
  113. /* SD_CTL and SD_STS */
  114. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  115. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  116. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  117. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  118. SD_INT_COMPLETE)
  119. /* SD_STS */
  120. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  121. /* INTCTL and INTSTS */
  122. #define AZX_INT_ALL_STREAM 0xff /* all stream interrupts */
  123. #define AZX_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  124. #define AZX_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  125. /* below are so far hardcoded - should read registers in future */
  126. #define AZX_MAX_CORB_ENTRIES 256
  127. #define AZX_MAX_RIRB_ENTRIES 256
  128. /* Capability header Structure */
  129. #define AZX_REG_CAP_HDR 0x0
  130. #define AZX_CAP_HDR_VER_OFF 28
  131. #define AZX_CAP_HDR_VER_MASK (0xF << AZX_CAP_HDR_VER_OFF)
  132. #define AZX_CAP_HDR_ID_OFF 16
  133. #define AZX_CAP_HDR_ID_MASK (0xFFF << AZX_CAP_HDR_ID_OFF)
  134. #define AZX_CAP_HDR_NXT_PTR_MASK 0xFFFF
  135. /* registers of Software Position Based FIFO Capability Structure */
  136. #define AZX_SPB_CAP_ID 0x4
  137. #define AZX_REG_SPB_BASE_ADDR 0x700
  138. #define AZX_REG_SPB_SPBFCH 0x00
  139. #define AZX_REG_SPB_SPBFCCTL 0x04
  140. /* Base used to calculate the iterating register offset */
  141. #define AZX_SPB_BASE 0x08
  142. /* Interval used to calculate the iterating register offset */
  143. #define AZX_SPB_INTERVAL 0x08
  144. /* SPIB base */
  145. #define AZX_SPB_SPIB 0x00
  146. /* SPIB MAXFIFO base*/
  147. #define AZX_SPB_MAXFIFO 0x04
  148. /* registers of Global Time Synchronization Capability Structure */
  149. #define AZX_GTS_CAP_ID 0x1
  150. #define AZX_REG_GTS_GTSCH 0x00
  151. #define AZX_REG_GTS_GTSCD 0x04
  152. #define AZX_REG_GTS_GTSCTLAC 0x0C
  153. #define AZX_GTS_BASE 0x20
  154. #define AZX_GTS_INTERVAL 0x20
  155. /* registers for Processing Pipe Capability Structure */
  156. #define AZX_PP_CAP_ID 0x3
  157. #define AZX_REG_PP_PPCH 0x10
  158. #define AZX_REG_PP_PPCTL 0x04
  159. #define AZX_PPCTL_PIE (1<<31)
  160. #define AZX_PPCTL_GPROCEN (1<<30)
  161. /* _X_ = dma engine # and cannot * exceed 29 (per spec max 30 dma engines) */
  162. #define AZX_PPCTL_PROCEN(_X_) (1<<(_X_))
  163. #define AZX_REG_PP_PPSTS 0x08
  164. #define AZX_PPHC_BASE 0x10
  165. #define AZX_PPHC_INTERVAL 0x10
  166. #define AZX_REG_PPHCLLPL 0x0
  167. #define AZX_REG_PPHCLLPU 0x4
  168. #define AZX_REG_PPHCLDPL 0x8
  169. #define AZX_REG_PPHCLDPU 0xC
  170. #define AZX_PPLC_BASE 0x10
  171. #define AZX_PPLC_MULTI 0x10
  172. #define AZX_PPLC_INTERVAL 0x10
  173. #define AZX_REG_PPLCCTL 0x0
  174. #define AZX_PPLCCTL_STRM_BITS 4
  175. #define AZX_PPLCCTL_STRM_SHIFT 20
  176. #define AZX_REG_MASK(bit_num, offset) \
  177. (((1 << (bit_num)) - 1) << (offset))
  178. #define AZX_PPLCCTL_STRM_MASK \
  179. AZX_REG_MASK(AZX_PPLCCTL_STRM_BITS, AZX_PPLCCTL_STRM_SHIFT)
  180. #define AZX_PPLCCTL_RUN (1<<1)
  181. #define AZX_PPLCCTL_STRST (1<<0)
  182. #define AZX_REG_PPLCFMT 0x4
  183. #define AZX_REG_PPLCLLPL 0x8
  184. #define AZX_REG_PPLCLLPU 0xC
  185. /* registers for Multiple Links Capability Structure */
  186. #define AZX_ML_CAP_ID 0x2
  187. #define AZX_REG_ML_MLCH 0x00
  188. #define AZX_REG_ML_MLCD 0x04
  189. #define AZX_ML_BASE 0x40
  190. #define AZX_ML_INTERVAL 0x40
  191. #define AZX_REG_ML_LCAP 0x00
  192. #define AZX_REG_ML_LCTL 0x04
  193. #define AZX_REG_ML_LOSIDV 0x08
  194. #define AZX_REG_ML_LSDIID 0x0C
  195. #define AZX_REG_ML_LPSOO 0x10
  196. #define AZX_REG_ML_LPSIO 0x12
  197. #define AZX_REG_ML_LWALFC 0x18
  198. #define AZX_REG_ML_LOUTPAY 0x20
  199. #define AZX_REG_ML_LINPAY 0x30
  200. #define AZX_MLCTL_SPA (1<<16)
  201. #define AZX_MLCTL_CPA 23
  202. /*
  203. * helpers to read the stream position
  204. */
  205. static inline unsigned int
  206. snd_hdac_stream_get_pos_lpib(struct hdac_stream *stream)
  207. {
  208. return snd_hdac_stream_readl(stream, SD_LPIB);
  209. }
  210. static inline unsigned int
  211. snd_hdac_stream_get_pos_posbuf(struct hdac_stream *stream)
  212. {
  213. return le32_to_cpu(*stream->posbuf);
  214. }
  215. #endif /* __SOUND_HDA_REGISTER_H */