ca0106.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742
  1. /*
  2. * Copyright (c) 2004 James Courtier-Dutton <James@superbug.demon.co.uk>
  3. * Driver CA0106 chips. e.g. Sound Blaster Audigy LS and Live 24bit
  4. * Version: 0.0.22
  5. *
  6. * FEATURES currently supported:
  7. * See ca0106_main.c for features.
  8. *
  9. * Changelog:
  10. * Support interrupts per period.
  11. * Removed noise from Center/LFE channel when in Analog mode.
  12. * Rename and remove mixer controls.
  13. * 0.0.6
  14. * Use separate card based DMA buffer for periods table list.
  15. * 0.0.7
  16. * Change remove and rename ctrls into lists.
  17. * 0.0.8
  18. * Try to fix capture sources.
  19. * 0.0.9
  20. * Fix AC3 output.
  21. * Enable S32_LE format support.
  22. * 0.0.10
  23. * Enable playback 48000 and 96000 rates. (Rates other that these do not work, even with "plug:front".)
  24. * 0.0.11
  25. * Add Model name recognition.
  26. * 0.0.12
  27. * Correct interrupt timing. interrupt at end of period, instead of in the middle of a playback period.
  28. * Remove redundent "voice" handling.
  29. * 0.0.13
  30. * Single trigger call for multi channels.
  31. * 0.0.14
  32. * Set limits based on what the sound card hardware can do.
  33. * playback periods_min=2, periods_max=8
  34. * capture hw constraints require period_size = n * 64 bytes.
  35. * playback hw constraints require period_size = n * 64 bytes.
  36. * 0.0.15
  37. * Separated ca0106.c into separate functional .c files.
  38. * 0.0.16
  39. * Implement 192000 sample rate.
  40. * 0.0.17
  41. * Add support for SB0410 and SB0413.
  42. * 0.0.18
  43. * Modified Copyright message.
  44. * 0.0.19
  45. * Added I2C and SPI registers. Filled in interrupt enable.
  46. * 0.0.20
  47. * Added GPIO info for SB Live 24bit.
  48. * 0.0.21
  49. * Implement support for Line-in capture on SB Live 24bit.
  50. * 0.0.22
  51. * Add support for mute control on SB Live 24bit (cards w/ SPI DAC)
  52. *
  53. *
  54. * This code was initially based on code from ALSA's emu10k1x.c which is:
  55. * Copyright (c) by Francisco Moraes <fmoraes@nc.rr.com>
  56. *
  57. * This program is free software; you can redistribute it and/or modify
  58. * it under the terms of the GNU General Public License as published by
  59. * the Free Software Foundation; either version 2 of the License, or
  60. * (at your option) any later version.
  61. *
  62. * This program is distributed in the hope that it will be useful,
  63. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  64. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  65. * GNU General Public License for more details.
  66. *
  67. * You should have received a copy of the GNU General Public License
  68. * along with this program; if not, write to the Free Software
  69. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  70. *
  71. */
  72. /************************************************************************************************/
  73. /* PCI function 0 registers, address = <val> + PCIBASE0 */
  74. /************************************************************************************************/
  75. #define PTR 0x00 /* Indexed register set pointer register */
  76. /* NOTE: The CHANNELNUM and ADDRESS words can */
  77. /* be modified independently of each other. */
  78. /* CNL[1:0], ADDR[27:16] */
  79. #define DATA 0x04 /* Indexed register set data register */
  80. /* DATA[31:0] */
  81. #define IPR 0x08 /* Global interrupt pending register */
  82. /* Clear pending interrupts by writing a 1 to */
  83. /* the relevant bits and zero to the other bits */
  84. #define IPR_MIDI_RX_B 0x00020000 /* MIDI UART-B Receive buffer non-empty */
  85. #define IPR_MIDI_TX_B 0x00010000 /* MIDI UART-B Transmit buffer empty */
  86. #define IPR_SPDIF_IN_USER 0x00004000 /* SPDIF input user data has 16 more bits */
  87. #define IPR_SPDIF_OUT_USER 0x00002000 /* SPDIF output user data needs 16 more bits */
  88. #define IPR_SPDIF_OUT_FRAME 0x00001000 /* SPDIF frame about to start */
  89. #define IPR_SPI 0x00000800 /* SPI transaction completed */
  90. #define IPR_I2C_EEPROM 0x00000400 /* I2C EEPROM transaction completed */
  91. #define IPR_I2C_DAC 0x00000200 /* I2C DAC transaction completed */
  92. #define IPR_AI 0x00000100 /* Audio pending register changed. See PTR reg 0x76 */
  93. #define IPR_GPI 0x00000080 /* General Purpose input changed */
  94. #define IPR_SRC_LOCKED 0x00000040 /* SRC lock status changed */
  95. #define IPR_SPDIF_STATUS 0x00000020 /* SPDIF status changed */
  96. #define IPR_TIMER2 0x00000010 /* 192000Hz Timer */
  97. #define IPR_TIMER1 0x00000008 /* 44100Hz Timer */
  98. #define IPR_MIDI_RX_A 0x00000004 /* MIDI UART-A Receive buffer non-empty */
  99. #define IPR_MIDI_TX_A 0x00000002 /* MIDI UART-A Transmit buffer empty */
  100. #define IPR_PCI 0x00000001 /* PCI Bus error */
  101. #define INTE 0x0c /* Interrupt enable register */
  102. #define INTE_MIDI_RX_B 0x00020000 /* MIDI UART-B Receive buffer non-empty */
  103. #define INTE_MIDI_TX_B 0x00010000 /* MIDI UART-B Transmit buffer empty */
  104. #define INTE_SPDIF_IN_USER 0x00004000 /* SPDIF input user data has 16 more bits */
  105. #define INTE_SPDIF_OUT_USER 0x00002000 /* SPDIF output user data needs 16 more bits */
  106. #define INTE_SPDIF_OUT_FRAME 0x00001000 /* SPDIF frame about to start */
  107. #define INTE_SPI 0x00000800 /* SPI transaction completed */
  108. #define INTE_I2C_EEPROM 0x00000400 /* I2C EEPROM transaction completed */
  109. #define INTE_I2C_DAC 0x00000200 /* I2C DAC transaction completed */
  110. #define INTE_AI 0x00000100 /* Audio pending register changed. See PTR reg 0x75 */
  111. #define INTE_GPI 0x00000080 /* General Purpose input changed */
  112. #define INTE_SRC_LOCKED 0x00000040 /* SRC lock status changed */
  113. #define INTE_SPDIF_STATUS 0x00000020 /* SPDIF status changed */
  114. #define INTE_TIMER2 0x00000010 /* 192000Hz Timer */
  115. #define INTE_TIMER1 0x00000008 /* 44100Hz Timer */
  116. #define INTE_MIDI_RX_A 0x00000004 /* MIDI UART-A Receive buffer non-empty */
  117. #define INTE_MIDI_TX_A 0x00000002 /* MIDI UART-A Transmit buffer empty */
  118. #define INTE_PCI 0x00000001 /* PCI Bus error */
  119. #define UNKNOWN10 0x10 /* Unknown ??. Defaults to 0 */
  120. #define HCFG 0x14 /* Hardware config register */
  121. /* 0x1000 causes AC3 to fails. It adds a dither bit. */
  122. #define HCFG_STAC 0x10000000 /* Special mode for STAC9460 Codec. */
  123. #define HCFG_CAPTURE_I2S_BYPASS 0x08000000 /* 1 = bypass I2S input async SRC. */
  124. #define HCFG_CAPTURE_SPDIF_BYPASS 0x04000000 /* 1 = bypass SPDIF input async SRC. */
  125. #define HCFG_PLAYBACK_I2S_BYPASS 0x02000000 /* 0 = I2S IN mixer output, 1 = I2S IN1. */
  126. #define HCFG_FORCE_LOCK 0x01000000 /* For test only. Force input SRC tracker to lock. */
  127. #define HCFG_PLAYBACK_ATTENUATION 0x00006000 /* Playback attenuation mask. 0 = 0dB, 1 = 6dB, 2 = 12dB, 3 = Mute. */
  128. #define HCFG_PLAYBACK_DITHER 0x00001000 /* 1 = Add dither bit to all playback channels. */
  129. #define HCFG_PLAYBACK_S32_LE 0x00000800 /* 1 = S32_LE, 0 = S16_LE */
  130. #define HCFG_CAPTURE_S32_LE 0x00000400 /* 1 = S32_LE, 0 = S16_LE (S32_LE current not working) */
  131. #define HCFG_8_CHANNEL_PLAY 0x00000200 /* 1 = 8 channels, 0 = 2 channels per substream.*/
  132. #define HCFG_8_CHANNEL_CAPTURE 0x00000100 /* 1 = 8 channels, 0 = 2 channels per substream.*/
  133. #define HCFG_MONO 0x00000080 /* 1 = I2S Input mono */
  134. #define HCFG_I2S_OUTPUT 0x00000010 /* 1 = I2S Output disabled */
  135. #define HCFG_AC97 0x00000008 /* 0 = AC97 1.0, 1 = AC97 2.0 */
  136. #define HCFG_LOCK_PLAYBACK_CACHE 0x00000004 /* 1 = Cancel bustmaster accesses to soundcache */
  137. /* NOTE: This should generally never be used. */
  138. #define HCFG_LOCK_CAPTURE_CACHE 0x00000002 /* 1 = Cancel bustmaster accesses to soundcache */
  139. /* NOTE: This should generally never be used. */
  140. #define HCFG_AUDIOENABLE 0x00000001 /* 0 = CODECs transmit zero-valued samples */
  141. /* Should be set to 1 when the EMU10K1 is */
  142. /* completely initialized. */
  143. #define GPIO 0x18 /* Defaults: 005f03a3-Analog, 005f02a2-SPDIF. */
  144. /* Here pins 0,1,2,3,4,,6 are output. 5,7 are input */
  145. /* For the Audigy LS, pin 0 (or bit 8) controls the SPDIF/Analog jack. */
  146. /* SB Live 24bit:
  147. * bit 8 0 = SPDIF in and out / 1 = Analog (Mic or Line)-in.
  148. * bit 9 0 = Mute / 1 = Analog out.
  149. * bit 10 0 = Line-in / 1 = Mic-in.
  150. * bit 11 0 = ? / 1 = ?
  151. * bit 12 0 = 48 Khz / 1 = 96 Khz Analog out on SB Live 24bit.
  152. * bit 13 0 = ? / 1 = ?
  153. * bit 14 0 = Mute / 1 = Analog out
  154. * bit 15 0 = ? / 1 = ?
  155. * Both bit 9 and bit 14 have to be set for analog sound to work on the SB Live 24bit.
  156. */
  157. /* 8 general purpose programmable In/Out pins.
  158. * GPI [8:0] Read only. Default 0.
  159. * GPO [15:8] Default 0x9. (Default to SPDIF jack enabled for SPDIF)
  160. * GPO Enable [23:16] Default 0x0f. Setting a bit to 1, causes the pin to be an output pin.
  161. */
  162. #define AC97DATA 0x1c /* AC97 register set data register (16 bit) */
  163. #define AC97ADDRESS 0x1e /* AC97 register set address register (8 bit) */
  164. /********************************************************************************************************/
  165. /* CA0106 pointer-offset register set, accessed through the PTR and DATA registers */
  166. /********************************************************************************************************/
  167. /* Initially all registers from 0x00 to 0x3f have zero contents. */
  168. #define PLAYBACK_LIST_ADDR 0x00 /* Base DMA address of a list of pointers to each period/size */
  169. /* One list entry: 4 bytes for DMA address,
  170. * 4 bytes for period_size << 16.
  171. * One list entry is 8 bytes long.
  172. * One list entry for each period in the buffer.
  173. */
  174. /* ADDR[31:0], Default: 0x0 */
  175. #define PLAYBACK_LIST_SIZE 0x01 /* Size of list in bytes << 16. E.g. 8 periods -> 0x00380000 */
  176. /* SIZE[21:16], Default: 0x8 */
  177. #define PLAYBACK_LIST_PTR 0x02 /* Pointer to the current period being played */
  178. /* PTR[5:0], Default: 0x0 */
  179. #define PLAYBACK_UNKNOWN3 0x03 /* Not used ?? */
  180. #define PLAYBACK_DMA_ADDR 0x04 /* Playback DMA address */
  181. /* DMA[31:0], Default: 0x0 */
  182. #define PLAYBACK_PERIOD_SIZE 0x05 /* Playback period size. win2000 uses 0x04000000 */
  183. /* SIZE[31:16], Default: 0x0 */
  184. #define PLAYBACK_POINTER 0x06 /* Playback period pointer. Used with PLAYBACK_LIST_PTR to determine buffer position currently in DAC */
  185. /* POINTER[15:0], Default: 0x0 */
  186. #define PLAYBACK_PERIOD_END_ADDR 0x07 /* Playback fifo end address */
  187. /* END_ADDR[15:0], FLAG[16] 0 = don't stop, 1 = stop */
  188. #define PLAYBACK_FIFO_OFFSET_ADDRESS 0x08 /* Current fifo offset address [21:16] */
  189. /* Cache size valid [5:0] */
  190. #define PLAYBACK_UNKNOWN9 0x09 /* 0x9 to 0xf Unused */
  191. #define CAPTURE_DMA_ADDR 0x10 /* Capture DMA address */
  192. /* DMA[31:0], Default: 0x0 */
  193. #define CAPTURE_BUFFER_SIZE 0x11 /* Capture buffer size */
  194. /* SIZE[31:16], Default: 0x0 */
  195. #define CAPTURE_POINTER 0x12 /* Capture buffer pointer. Sample currently in ADC */
  196. /* POINTER[15:0], Default: 0x0 */
  197. #define CAPTURE_FIFO_OFFSET_ADDRESS 0x13 /* Current fifo offset address [21:16] */
  198. /* Cache size valid [5:0] */
  199. #define PLAYBACK_LAST_SAMPLE 0x20 /* The sample currently being played */
  200. /* 0x21 - 0x3f unused */
  201. #define BASIC_INTERRUPT 0x40 /* Used by both playback and capture interrupt handler */
  202. /* Playback (0x1<<channel_id) */
  203. /* Capture (0x100<<channel_id) */
  204. /* Playback sample rate 96000 = 0x20000 */
  205. /* Start Playback [3:0] (one bit per channel)
  206. * Start Capture [11:8] (one bit per channel)
  207. * Playback rate [23:16] (2 bits per channel) (0=48kHz, 1=44.1kHz, 2=96kHz, 3=192Khz)
  208. * Playback mixer in enable [27:24] (one bit per channel)
  209. * Playback mixer out enable [31:28] (one bit per channel)
  210. */
  211. /* The Digital out jack is shared with the Center/LFE Analogue output.
  212. * The jack has 4 poles. I will call 1 - Tip, 2 - Next to 1, 3 - Next to 2, 4 - Next to 3
  213. * For Analogue: 1 -> Center Speaker, 2 -> Sub Woofer, 3 -> Ground, 4 -> Ground
  214. * For Digital: 1 -> Front SPDIF, 2 -> Rear SPDIF, 3 -> Center/Subwoofer SPDIF, 4 -> Ground.
  215. * Standard 4 pole Video A/V cable with RCA outputs: 1 -> White, 2 -> Yellow, 3 -> Shield on all three, 4 -> Red.
  216. * So, from this you can see that you cannot use a Standard 4 pole Video A/V cable with the SB Audigy LS card.
  217. */
  218. /* The Front SPDIF PCM gets mixed with samples from the AC97 codec, so can only work for Stereo PCM and not AC3/DTS
  219. * The Rear SPDIF can be used for Stereo PCM and also AC3/DTS
  220. * The Center/LFE SPDIF cannot be used for AC3/DTS, but can be used for Stereo PCM.
  221. * Summary: For ALSA we use the Rear channel for SPDIF Digital AC3/DTS output
  222. */
  223. /* A standard 2 pole mono mini-jack to RCA plug can be used for SPDIF Stereo PCM output from the Front channel.
  224. * A standard 3 pole stereo mini-jack to 2 RCA plugs can be used for SPDIF AC3/DTS and Stereo PCM output utilising the Rear channel and just one of the RCA plugs.
  225. */
  226. #define SPCS0 0x41 /* SPDIF output Channel Status 0 register. For Rear. default=0x02108004, non-audio=0x02108006 */
  227. #define SPCS1 0x42 /* SPDIF output Channel Status 1 register. For Front */
  228. #define SPCS2 0x43 /* SPDIF output Channel Status 2 register. For Center/LFE */
  229. #define SPCS3 0x44 /* SPDIF output Channel Status 3 register. Unknown */
  230. /* When Channel set to 0: */
  231. #define SPCS_CLKACCYMASK 0x30000000 /* Clock accuracy */
  232. #define SPCS_CLKACCY_1000PPM 0x00000000 /* 1000 parts per million */
  233. #define SPCS_CLKACCY_50PPM 0x10000000 /* 50 parts per million */
  234. #define SPCS_CLKACCY_VARIABLE 0x20000000 /* Variable accuracy */
  235. #define SPCS_SAMPLERATEMASK 0x0f000000 /* Sample rate */
  236. #define SPCS_SAMPLERATE_44 0x00000000 /* 44.1kHz sample rate */
  237. #define SPCS_SAMPLERATE_48 0x02000000 /* 48kHz sample rate */
  238. #define SPCS_SAMPLERATE_32 0x03000000 /* 32kHz sample rate */
  239. #define SPCS_CHANNELNUMMASK 0x00f00000 /* Channel number */
  240. #define SPCS_CHANNELNUM_UNSPEC 0x00000000 /* Unspecified channel number */
  241. #define SPCS_CHANNELNUM_LEFT 0x00100000 /* Left channel */
  242. #define SPCS_CHANNELNUM_RIGHT 0x00200000 /* Right channel */
  243. #define SPCS_SOURCENUMMASK 0x000f0000 /* Source number */
  244. #define SPCS_SOURCENUM_UNSPEC 0x00000000 /* Unspecified source number */
  245. #define SPCS_GENERATIONSTATUS 0x00008000 /* Originality flag (see IEC-958 spec) */
  246. #define SPCS_CATEGORYCODEMASK 0x00007f00 /* Category code (see IEC-958 spec) */
  247. #define SPCS_MODEMASK 0x000000c0 /* Mode (see IEC-958 spec) */
  248. #define SPCS_EMPHASISMASK 0x00000038 /* Emphasis */
  249. #define SPCS_EMPHASIS_NONE 0x00000000 /* No emphasis */
  250. #define SPCS_EMPHASIS_50_15 0x00000008 /* 50/15 usec 2 channel */
  251. #define SPCS_COPYRIGHT 0x00000004 /* Copyright asserted flag -- do not modify */
  252. #define SPCS_NOTAUDIODATA 0x00000002 /* 0 = Digital audio, 1 = not audio */
  253. #define SPCS_PROFESSIONAL 0x00000001 /* 0 = Consumer (IEC-958), 1 = pro (AES3-1992) */
  254. /* When Channel set to 1: */
  255. #define SPCS_WORD_LENGTH_MASK 0x0000000f /* Word Length Mask */
  256. #define SPCS_WORD_LENGTH_16 0x00000008 /* Word Length 16 bit */
  257. #define SPCS_WORD_LENGTH_17 0x00000006 /* Word Length 17 bit */
  258. #define SPCS_WORD_LENGTH_18 0x00000004 /* Word Length 18 bit */
  259. #define SPCS_WORD_LENGTH_19 0x00000002 /* Word Length 19 bit */
  260. #define SPCS_WORD_LENGTH_20A 0x0000000a /* Word Length 20 bit */
  261. #define SPCS_WORD_LENGTH_20 0x00000009 /* Word Length 20 bit (both 0xa and 0x9 are 20 bit) */
  262. #define SPCS_WORD_LENGTH_21 0x00000007 /* Word Length 21 bit */
  263. #define SPCS_WORD_LENGTH_22 0x00000005 /* Word Length 22 bit */
  264. #define SPCS_WORD_LENGTH_23 0x00000003 /* Word Length 23 bit */
  265. #define SPCS_WORD_LENGTH_24 0x0000000b /* Word Length 24 bit */
  266. #define SPCS_ORIGINAL_SAMPLE_RATE_MASK 0x000000f0 /* Original Sample rate */
  267. #define SPCS_ORIGINAL_SAMPLE_RATE_NONE 0x00000000 /* Original Sample rate not indicated */
  268. #define SPCS_ORIGINAL_SAMPLE_RATE_16000 0x00000010 /* Original Sample rate */
  269. #define SPCS_ORIGINAL_SAMPLE_RATE_RES1 0x00000020 /* Original Sample rate */
  270. #define SPCS_ORIGINAL_SAMPLE_RATE_32000 0x00000030 /* Original Sample rate */
  271. #define SPCS_ORIGINAL_SAMPLE_RATE_12000 0x00000040 /* Original Sample rate */
  272. #define SPCS_ORIGINAL_SAMPLE_RATE_11025 0x00000050 /* Original Sample rate */
  273. #define SPCS_ORIGINAL_SAMPLE_RATE_8000 0x00000060 /* Original Sample rate */
  274. #define SPCS_ORIGINAL_SAMPLE_RATE_RES2 0x00000070 /* Original Sample rate */
  275. #define SPCS_ORIGINAL_SAMPLE_RATE_192000 0x00000080 /* Original Sample rate */
  276. #define SPCS_ORIGINAL_SAMPLE_RATE_24000 0x00000090 /* Original Sample rate */
  277. #define SPCS_ORIGINAL_SAMPLE_RATE_96000 0x000000a0 /* Original Sample rate */
  278. #define SPCS_ORIGINAL_SAMPLE_RATE_48000 0x000000b0 /* Original Sample rate */
  279. #define SPCS_ORIGINAL_SAMPLE_RATE_176400 0x000000c0 /* Original Sample rate */
  280. #define SPCS_ORIGINAL_SAMPLE_RATE_22050 0x000000d0 /* Original Sample rate */
  281. #define SPCS_ORIGINAL_SAMPLE_RATE_88200 0x000000e0 /* Original Sample rate */
  282. #define SPCS_ORIGINAL_SAMPLE_RATE_44100 0x000000f0 /* Original Sample rate */
  283. #define SPDIF_SELECT1 0x45 /* Enables SPDIF or Analogue outputs 0-SPDIF, 0xf00-Analogue */
  284. /* 0x100 - Front, 0x800 - Rear, 0x200 - Center/LFE.
  285. * But as the jack is shared, use 0xf00.
  286. * The Windows2000 driver uses 0x0000000f for both digital and analog.
  287. * 0xf00 introduces interesting noises onto the Center/LFE.
  288. * If you turn the volume up, you hear computer noise,
  289. * e.g. mouse moving, changing between app windows etc.
  290. * So, I am going to set this to 0x0000000f all the time now,
  291. * same as the windows driver does.
  292. * Use register SPDIF_SELECT2(0x72) to switch between SPDIF and Analog.
  293. */
  294. /* When Channel = 0:
  295. * Wide SPDIF format [3:0] (one bit for each channel) (0=20bit, 1=24bit)
  296. * Tristate SPDIF Output [11:8] (one bit for each channel) (0=Not tristate, 1=Tristate)
  297. * SPDIF Bypass enable [19:16] (one bit for each channel) (0=Not bypass, 1=Bypass)
  298. */
  299. /* When Channel = 1:
  300. * SPDIF 0 User data [7:0]
  301. * SPDIF 1 User data [15:8]
  302. * SPDIF 0 User data [23:16]
  303. * SPDIF 0 User data [31:24]
  304. * User data can be sent by using the SPDIF output frame pending and SPDIF output user bit interrupts.
  305. */
  306. #define WATERMARK 0x46 /* Test bit to indicate cache usage level */
  307. #define SPDIF_INPUT_STATUS 0x49 /* SPDIF Input status register. Bits the same as SPCS.
  308. * When Channel = 0: Bits the same as SPCS channel 0.
  309. * When Channel = 1: Bits the same as SPCS channel 1.
  310. * When Channel = 2:
  311. * SPDIF Input User data [16:0]
  312. * SPDIF Input Frame count [21:16]
  313. */
  314. #define CAPTURE_CACHE_DATA 0x50 /* 0x50-0x5f Recorded samples. */
  315. #define CAPTURE_SOURCE 0x60 /* Capture Source 0 = MIC */
  316. #define CAPTURE_SOURCE_CHANNEL0 0xf0000000 /* Mask for selecting the Capture sources */
  317. #define CAPTURE_SOURCE_CHANNEL1 0x0f000000 /* 0 - SPDIF mixer output. */
  318. #define CAPTURE_SOURCE_CHANNEL2 0x00f00000 /* 1 - What you hear or . 2 - ?? */
  319. #define CAPTURE_SOURCE_CHANNEL3 0x000f0000 /* 3 - Mic in, Line in, TAD in, Aux in. */
  320. #define CAPTURE_SOURCE_RECORD_MAP 0x0000ffff /* Default 0x00e4 */
  321. /* Record Map [7:0] (2 bits per channel) 0=mapped to channel 0, 1=mapped to channel 1, 2=mapped to channel2, 3=mapped to channel3
  322. * Record source select for channel 0 [18:16]
  323. * Record source select for channel 1 [22:20]
  324. * Record source select for channel 2 [26:24]
  325. * Record source select for channel 3 [30:28]
  326. * 0 - SPDIF mixer output.
  327. * 1 - i2s mixer output.
  328. * 2 - SPDIF input.
  329. * 3 - i2s input.
  330. * 4 - AC97 capture.
  331. * 5 - SRC output.
  332. */
  333. #define CAPTURE_VOLUME1 0x61 /* Capture volume per channel 0-3 */
  334. #define CAPTURE_VOLUME2 0x62 /* Capture volume per channel 4-7 */
  335. #define PLAYBACK_ROUTING1 0x63 /* Playback routing of channels 0-7. Effects AC3 output. Default 0x32765410 */
  336. #define ROUTING1_REAR 0x77000000 /* Channel_id 0 sends to 10, Channel_id 1 sends to 32 */
  337. #define ROUTING1_NULL 0x00770000 /* Channel_id 2 sends to 54, Channel_id 3 sends to 76 */
  338. #define ROUTING1_CENTER_LFE 0x00007700 /* 0x32765410 means, send Channel_id 0 to FRONT, Channel_id 1 to REAR */
  339. #define ROUTING1_FRONT 0x00000077 /* Channel_id 2 to CENTER_LFE, Channel_id 3 to NULL. */
  340. /* Channel_id's handle stereo channels. Channel X is a single mono channel */
  341. /* Host is input from the PCI bus. */
  342. /* Host channel 0 [2:0] -> SPDIF Mixer/Router channel 0-7.
  343. * Host channel 1 [6:4] -> SPDIF Mixer/Router channel 0-7.
  344. * Host channel 2 [10:8] -> SPDIF Mixer/Router channel 0-7.
  345. * Host channel 3 [14:12] -> SPDIF Mixer/Router channel 0-7.
  346. * Host channel 4 [18:16] -> SPDIF Mixer/Router channel 0-7.
  347. * Host channel 5 [22:20] -> SPDIF Mixer/Router channel 0-7.
  348. * Host channel 6 [26:24] -> SPDIF Mixer/Router channel 0-7.
  349. * Host channel 7 [30:28] -> SPDIF Mixer/Router channel 0-7.
  350. */
  351. #define PLAYBACK_ROUTING2 0x64 /* Playback Routing . Feeding Capture channels back into Playback. Effects AC3 output. Default 0x76767676 */
  352. /* SRC is input from the capture inputs. */
  353. /* SRC channel 0 [2:0] -> SPDIF Mixer/Router channel 0-7.
  354. * SRC channel 1 [6:4] -> SPDIF Mixer/Router channel 0-7.
  355. * SRC channel 2 [10:8] -> SPDIF Mixer/Router channel 0-7.
  356. * SRC channel 3 [14:12] -> SPDIF Mixer/Router channel 0-7.
  357. * SRC channel 4 [18:16] -> SPDIF Mixer/Router channel 0-7.
  358. * SRC channel 5 [22:20] -> SPDIF Mixer/Router channel 0-7.
  359. * SRC channel 6 [26:24] -> SPDIF Mixer/Router channel 0-7.
  360. * SRC channel 7 [30:28] -> SPDIF Mixer/Router channel 0-7.
  361. */
  362. #define PLAYBACK_MUTE 0x65 /* Unknown. While playing 0x0, while silent 0x00fc0000 */
  363. /* SPDIF Mixer input control:
  364. * Invert SRC to SPDIF Mixer [7-0] (One bit per channel)
  365. * Invert Host to SPDIF Mixer [15:8] (One bit per channel)
  366. * SRC to SPDIF Mixer disable [23:16] (One bit per channel)
  367. * Host to SPDIF Mixer disable [31:24] (One bit per channel)
  368. */
  369. #define PLAYBACK_VOLUME1 0x66 /* Playback SPDIF volume per channel. Set to the same PLAYBACK_VOLUME(0x6a) */
  370. /* PLAYBACK_VOLUME1 must be set to 30303030 for SPDIF AC3 Playback */
  371. /* SPDIF mixer input volume. 0=12dB, 0x30=0dB, 0xFE=-51.5dB, 0xff=Mute */
  372. /* One register for each of the 4 stereo streams. */
  373. /* SRC Right volume [7:0]
  374. * SRC Left volume [15:8]
  375. * Host Right volume [23:16]
  376. * Host Left volume [31:24]
  377. */
  378. #define CAPTURE_ROUTING1 0x67 /* Capture Routing. Default 0x32765410 */
  379. /* Similar to register 0x63, except that the destination is the I2S mixer instead of the SPDIF mixer. I.E. Outputs to the Analog outputs instead of SPDIF. */
  380. #define CAPTURE_ROUTING2 0x68 /* Unknown Routing. Default 0x76767676 */
  381. /* Similar to register 0x64, except that the destination is the I2S mixer instead of the SPDIF mixer. I.E. Outputs to the Analog outputs instead of SPDIF. */
  382. #define CAPTURE_MUTE 0x69 /* Unknown. While capturing 0x0, while silent 0x00fc0000 */
  383. /* Similar to register 0x65, except that the destination is the I2S mixer instead of the SPDIF mixer. I.E. Outputs to the Analog outputs instead of SPDIF. */
  384. #define PLAYBACK_VOLUME2 0x6a /* Playback Analog volume per channel. Does not effect AC3 output */
  385. /* Similar to register 0x66, except that the destination is the I2S mixer instead of the SPDIF mixer. I.E. Outputs to the Analog outputs instead of SPDIF. */
  386. #define UNKNOWN6b 0x6b /* Unknown. Readonly. Default 00400000 00400000 00400000 00400000 */
  387. #define MIDI_UART_A_DATA 0x6c /* Midi Uart A Data */
  388. #define MIDI_UART_A_CMD 0x6d /* Midi Uart A Command/Status */
  389. #define MIDI_UART_B_DATA 0x6e /* Midi Uart B Data (currently unused) */
  390. #define MIDI_UART_B_CMD 0x6f /* Midi Uart B Command/Status (currently unused) */
  391. /* unique channel identifier for midi->channel */
  392. #define CA0106_MIDI_CHAN_A 0x1
  393. #define CA0106_MIDI_CHAN_B 0x2
  394. /* from mpu401 */
  395. #define CA0106_MIDI_INPUT_AVAIL 0x80
  396. #define CA0106_MIDI_OUTPUT_READY 0x40
  397. #define CA0106_MPU401_RESET 0xff
  398. #define CA0106_MPU401_ENTER_UART 0x3f
  399. #define CA0106_MPU401_ACK 0xfe
  400. #define SAMPLE_RATE_TRACKER_STATUS 0x70 /* Readonly. Default 00108000 00108000 00500000 00500000 */
  401. /* Estimated sample rate [19:0] Relative to 48kHz. 0x8000 = 1.0
  402. * Rate Locked [20]
  403. * SPDIF Locked [21] For SPDIF channel only.
  404. * Valid Audio [22] For SPDIF channel only.
  405. */
  406. #define CAPTURE_CONTROL 0x71 /* Some sort of routing. default = 40c81000 30303030 30300000 00700000 */
  407. /* Channel_id 0: 0x40c81000 must be changed to 0x40c80000 for SPDIF AC3 input or output. */
  408. /* Channel_id 1: 0xffffffff(mute) 0x30303030(max) controls CAPTURE feedback into PLAYBACK. */
  409. /* Sample rate output control register Channel=0
  410. * Sample output rate [1:0] (0=48kHz, 1=44.1kHz, 2=96kHz, 3=192Khz)
  411. * Sample input rate [3:2] (0=48kHz, 1=Not available, 2=96kHz, 3=192Khz)
  412. * SRC input source select [4] 0=Audio from digital mixer, 1=Audio from analog source.
  413. * Record rate [9:8] (0=48kHz, 1=Not available, 2=96kHz, 3=192Khz)
  414. * Record mixer output enable [12:10]
  415. * I2S input rate master mode [15:14] (0=48kHz, 1=44.1kHz, 2=96kHz, 3=192Khz)
  416. * I2S output rate [17:16] (0=48kHz, 1=44.1kHz, 2=96kHz, 3=192Khz)
  417. * I2S output source select [18] (0=Audio from host, 1=Audio from SRC)
  418. * Record mixer I2S enable [20:19] (enable/disable i2sin1 and i2sin0)
  419. * I2S output master clock select [21] (0=256*I2S output rate, 1=512*I2S output rate.)
  420. * I2S input master clock select [22] (0=256*I2S input rate, 1=512*I2S input rate.)
  421. * I2S input mode [23] (0=Slave, 1=Master)
  422. * SPDIF output rate [25:24] (0=48kHz, 1=44.1kHz, 2=96kHz, 3=192Khz)
  423. * SPDIF output source select [26] (0=host, 1=SRC)
  424. * Not used [27]
  425. * Record Source 0 input [29:28] (0=SPDIF in, 1=I2S in, 2=AC97 Mic, 3=AC97 PCM)
  426. * Record Source 1 input [31:30] (0=SPDIF in, 1=I2S in, 2=AC97 Mic, 3=AC97 PCM)
  427. */
  428. /* Sample rate output control register Channel=1
  429. * I2S Input 0 volume Right [7:0]
  430. * I2S Input 0 volume Left [15:8]
  431. * I2S Input 1 volume Right [23:16]
  432. * I2S Input 1 volume Left [31:24]
  433. */
  434. /* Sample rate output control register Channel=2
  435. * SPDIF Input volume Right [23:16]
  436. * SPDIF Input volume Left [31:24]
  437. */
  438. /* Sample rate output control register Channel=3
  439. * No used
  440. */
  441. #define SPDIF_SELECT2 0x72 /* Some sort of routing. Channel_id 0 only. default = 0x0f0f003f. Analog 0x000b0000, Digital 0x0b000000 */
  442. #define ROUTING2_FRONT_MASK 0x00010000 /* Enable for Front speakers. */
  443. #define ROUTING2_CENTER_LFE_MASK 0x00020000 /* Enable for Center/LFE speakers. */
  444. #define ROUTING2_REAR_MASK 0x00080000 /* Enable for Rear speakers. */
  445. /* Audio output control
  446. * AC97 output enable [5:0]
  447. * I2S output enable [19:16]
  448. * SPDIF output enable [27:24]
  449. */
  450. #define UNKNOWN73 0x73 /* Unknown. Readonly. Default 0x0 */
  451. #define CHIP_VERSION 0x74 /* P17 Chip version. Channel_id 0 only. Default 00000071 */
  452. #define EXTENDED_INT_MASK 0x75 /* Used by both playback and capture interrupt handler */
  453. /* Sets which Interrupts are enabled. */
  454. /* 0x00000001 = Half period. Playback.
  455. * 0x00000010 = Full period. Playback.
  456. * 0x00000100 = Half buffer. Playback.
  457. * 0x00001000 = Full buffer. Playback.
  458. * 0x00010000 = Half buffer. Capture.
  459. * 0x00100000 = Full buffer. Capture.
  460. * Capture can only do 2 periods.
  461. * 0x01000000 = End audio. Playback.
  462. * 0x40000000 = Half buffer Playback,Caputre xrun.
  463. * 0x80000000 = Full buffer Playback,Caputre xrun.
  464. */
  465. #define EXTENDED_INT 0x76 /* Used by both playback and capture interrupt handler */
  466. /* Shows which interrupts are active at the moment. */
  467. /* Same bit layout as EXTENDED_INT_MASK */
  468. #define COUNTER77 0x77 /* Counter range 0 to 0x3fffff, 192000 counts per second. */
  469. #define COUNTER78 0x78 /* Counter range 0 to 0x3fffff, 44100 counts per second. */
  470. #define EXTENDED_INT_TIMER 0x79 /* Channel_id 0 only. Used by both playback and capture interrupt handler */
  471. /* Causes interrupts based on timer intervals. */
  472. #define SPI 0x7a /* SPI: Serial Interface Register */
  473. #define I2C_A 0x7b /* I2C Address. 32 bit */
  474. #define I2C_D0 0x7c /* I2C Data Port 0. 32 bit */
  475. #define I2C_D1 0x7d /* I2C Data Port 1. 32 bit */
  476. //I2C values
  477. #define I2C_A_ADC_ADD_MASK 0x000000fe //The address is a 7 bit address
  478. #define I2C_A_ADC_RW_MASK 0x00000001 //bit mask for R/W
  479. #define I2C_A_ADC_TRANS_MASK 0x00000010 //Bit mask for I2c address DAC value
  480. #define I2C_A_ADC_ABORT_MASK 0x00000020 //Bit mask for I2C transaction abort flag
  481. #define I2C_A_ADC_LAST_MASK 0x00000040 //Bit mask for Last word transaction
  482. #define I2C_A_ADC_BYTE_MASK 0x00000080 //Bit mask for Byte Mode
  483. #define I2C_A_ADC_ADD 0x00000034 //This is the Device address for ADC
  484. #define I2C_A_ADC_READ 0x00000001 //To perform a read operation
  485. #define I2C_A_ADC_START 0x00000100 //Start I2C transaction
  486. #define I2C_A_ADC_ABORT 0x00000200 //I2C transaction abort
  487. #define I2C_A_ADC_LAST 0x00000400 //I2C last transaction
  488. #define I2C_A_ADC_BYTE 0x00000800 //I2C one byte mode
  489. #define I2C_D_ADC_REG_MASK 0xfe000000 //ADC address register
  490. #define I2C_D_ADC_DAT_MASK 0x01ff0000 //ADC data register
  491. #define ADC_TIMEOUT 0x00000007 //ADC Timeout Clock Disable
  492. #define ADC_IFC_CTRL 0x0000000b //ADC Interface Control
  493. #define ADC_MASTER 0x0000000c //ADC Master Mode Control
  494. #define ADC_POWER 0x0000000d //ADC PowerDown Control
  495. #define ADC_ATTEN_ADCL 0x0000000e //ADC Attenuation ADCL
  496. #define ADC_ATTEN_ADCR 0x0000000f //ADC Attenuation ADCR
  497. #define ADC_ALC_CTRL1 0x00000010 //ADC ALC Control 1
  498. #define ADC_ALC_CTRL2 0x00000011 //ADC ALC Control 2
  499. #define ADC_ALC_CTRL3 0x00000012 //ADC ALC Control 3
  500. #define ADC_NOISE_CTRL 0x00000013 //ADC Noise Gate Control
  501. #define ADC_LIMIT_CTRL 0x00000014 //ADC Limiter Control
  502. #define ADC_MUX 0x00000015 //ADC Mux offset
  503. #if 0
  504. /* FIXME: Not tested yet. */
  505. #define ADC_GAIN_MASK 0x000000ff //Mask for ADC Gain
  506. #define ADC_ZERODB 0x000000cf //Value to set ADC to 0dB
  507. #define ADC_MUTE_MASK 0x000000c0 //Mask for ADC mute
  508. #define ADC_MUTE 0x000000c0 //Value to mute ADC
  509. #define ADC_OSR 0x00000008 //Mask for ADC oversample rate select
  510. #define ADC_TIMEOUT_DISABLE 0x00000008 //Value and mask to disable Timeout clock
  511. #define ADC_HPF_DISABLE 0x00000100 //Value and mask to disable High pass filter
  512. #define ADC_TRANWIN_MASK 0x00000070 //Mask for Length of Transient Window
  513. #endif
  514. #define ADC_MUX_MASK 0x0000000f //Mask for ADC Mux
  515. #define ADC_MUX_PHONE 0x00000001 //Value to select TAD at ADC Mux (Not used)
  516. #define ADC_MUX_MIC 0x00000002 //Value to select Mic at ADC Mux
  517. #define ADC_MUX_LINEIN 0x00000004 //Value to select LineIn at ADC Mux
  518. #define ADC_MUX_AUX 0x00000008 //Value to select Aux at ADC Mux
  519. #define SET_CHANNEL 0 /* Testing channel outputs 0=Front, 1=Center/LFE, 2=Unknown, 3=Rear */
  520. #define PCM_FRONT_CHANNEL 0
  521. #define PCM_REAR_CHANNEL 1
  522. #define PCM_CENTER_LFE_CHANNEL 2
  523. #define PCM_UNKNOWN_CHANNEL 3
  524. #define CONTROL_FRONT_CHANNEL 0
  525. #define CONTROL_REAR_CHANNEL 3
  526. #define CONTROL_CENTER_LFE_CHANNEL 1
  527. #define CONTROL_UNKNOWN_CHANNEL 2
  528. /* Based on WM8768 Datasheet Rev 4.2 page 32 */
  529. #define SPI_REG_MASK 0x1ff /* 16-bit SPI writes have a 7-bit address */
  530. #define SPI_REG_SHIFT 9 /* followed by 9 bits of data */
  531. #define SPI_LDA1_REG 0 /* digital attenuation */
  532. #define SPI_RDA1_REG 1
  533. #define SPI_LDA2_REG 4
  534. #define SPI_RDA2_REG 5
  535. #define SPI_LDA3_REG 6
  536. #define SPI_RDA3_REG 7
  537. #define SPI_LDA4_REG 13
  538. #define SPI_RDA4_REG 14
  539. #define SPI_MASTDA_REG 8
  540. #define SPI_DA_BIT_UPDATE (1<<8) /* update attenuation values */
  541. #define SPI_DA_BIT_0dB 0xff /* 0 dB */
  542. #define SPI_DA_BIT_infdB 0x00 /* inf dB attenuation (mute) */
  543. #define SPI_PL_REG 2
  544. #define SPI_PL_BIT_L_M (0<<5) /* left channel = mute */
  545. #define SPI_PL_BIT_L_L (1<<5) /* left channel = left */
  546. #define SPI_PL_BIT_L_R (2<<5) /* left channel = right */
  547. #define SPI_PL_BIT_L_C (3<<5) /* left channel = (L+R)/2 */
  548. #define SPI_PL_BIT_R_M (0<<7) /* right channel = mute */
  549. #define SPI_PL_BIT_R_L (1<<7) /* right channel = left */
  550. #define SPI_PL_BIT_R_R (2<<7) /* right channel = right */
  551. #define SPI_PL_BIT_R_C (3<<7) /* right channel = (L+R)/2 */
  552. #define SPI_IZD_REG 2
  553. #define SPI_IZD_BIT (0<<4) /* infinite zero detect */
  554. #define SPI_FMT_REG 3
  555. #define SPI_FMT_BIT_RJ (0<<0) /* right justified mode */
  556. #define SPI_FMT_BIT_LJ (1<<0) /* left justified mode */
  557. #define SPI_FMT_BIT_I2S (2<<0) /* I2S mode */
  558. #define SPI_FMT_BIT_DSP (3<<0) /* DSP Modes A or B */
  559. #define SPI_LRP_REG 3
  560. #define SPI_LRP_BIT (1<<2) /* invert LRCLK polarity */
  561. #define SPI_BCP_REG 3
  562. #define SPI_BCP_BIT (1<<3) /* invert BCLK polarity */
  563. #define SPI_IWL_REG 3
  564. #define SPI_IWL_BIT_16 (0<<4) /* 16-bit world length */
  565. #define SPI_IWL_BIT_20 (1<<4) /* 20-bit world length */
  566. #define SPI_IWL_BIT_24 (2<<4) /* 24-bit world length */
  567. #define SPI_IWL_BIT_32 (3<<4) /* 32-bit world length */
  568. #define SPI_MS_REG 10
  569. #define SPI_MS_BIT (1<<5) /* master mode */
  570. #define SPI_RATE_REG 10 /* only applies in master mode */
  571. #define SPI_RATE_BIT_128 (0<<6) /* MCLK = LRCLK * 128 */
  572. #define SPI_RATE_BIT_192 (1<<6)
  573. #define SPI_RATE_BIT_256 (2<<6)
  574. #define SPI_RATE_BIT_384 (3<<6)
  575. #define SPI_RATE_BIT_512 (4<<6)
  576. #define SPI_RATE_BIT_768 (5<<6)
  577. /* They really do label the bit for the 4th channel "4" and not "3" */
  578. #define SPI_DMUTE0_REG 9
  579. #define SPI_DMUTE1_REG 9
  580. #define SPI_DMUTE2_REG 9
  581. #define SPI_DMUTE4_REG 15
  582. #define SPI_DMUTE0_BIT (1<<3)
  583. #define SPI_DMUTE1_BIT (1<<4)
  584. #define SPI_DMUTE2_BIT (1<<5)
  585. #define SPI_DMUTE4_BIT (1<<2)
  586. #define SPI_PHASE0_REG 3
  587. #define SPI_PHASE1_REG 3
  588. #define SPI_PHASE2_REG 3
  589. #define SPI_PHASE4_REG 15
  590. #define SPI_PHASE0_BIT (1<<6)
  591. #define SPI_PHASE1_BIT (1<<7)
  592. #define SPI_PHASE2_BIT (1<<8)
  593. #define SPI_PHASE4_BIT (1<<3)
  594. #define SPI_PDWN_REG 2 /* power down all DACs */
  595. #define SPI_PDWN_BIT (1<<2)
  596. #define SPI_DACD0_REG 10 /* power down individual DACs */
  597. #define SPI_DACD1_REG 10
  598. #define SPI_DACD2_REG 10
  599. #define SPI_DACD4_REG 15
  600. #define SPI_DACD0_BIT (1<<1)
  601. #define SPI_DACD1_BIT (1<<2)
  602. #define SPI_DACD2_BIT (1<<3)
  603. #define SPI_DACD4_BIT (1<<0) /* datasheet error says it's 1 */
  604. #define SPI_PWRDNALL_REG 10 /* power down everything */
  605. #define SPI_PWRDNALL_BIT (1<<4)
  606. #include "ca_midi.h"
  607. struct snd_ca0106;
  608. struct snd_ca0106_channel {
  609. struct snd_ca0106 *emu;
  610. int number;
  611. int use;
  612. void (*interrupt)(struct snd_ca0106 *emu, struct snd_ca0106_channel *channel);
  613. struct snd_ca0106_pcm *epcm;
  614. };
  615. struct snd_ca0106_pcm {
  616. struct snd_ca0106 *emu;
  617. struct snd_pcm_substream *substream;
  618. int channel_id;
  619. unsigned short running;
  620. };
  621. struct snd_ca0106_details {
  622. u32 serial;
  623. char * name;
  624. int ac97; /* ac97 = 0 -> Select MIC, Line in, TAD in, AUX in.
  625. ac97 = 1 -> Default to AC97 in. */
  626. int gpio_type; /* gpio_type = 1 -> shared mic-in/line-in
  627. gpio_type = 2 -> shared side-out/line-in. */
  628. int i2c_adc; /* with i2c_adc=1, the driver adds some capture volume
  629. controls, phone, mic, line-in and aux. */
  630. u16 spi_dac; /* spi_dac = 0 -> no spi interface for DACs
  631. spi_dac = 0x<front><rear><center-lfe><side>
  632. -> specifies DAC id for each channel pair. */
  633. };
  634. // definition of the chip-specific record
  635. struct snd_ca0106 {
  636. struct snd_card *card;
  637. struct snd_ca0106_details *details;
  638. struct pci_dev *pci;
  639. unsigned long port;
  640. struct resource *res_port;
  641. int irq;
  642. unsigned int serial; /* serial number */
  643. unsigned short model; /* subsystem id */
  644. spinlock_t emu_lock;
  645. struct snd_ac97 *ac97;
  646. struct snd_pcm *pcm[4];
  647. struct snd_ca0106_channel playback_channels[4];
  648. struct snd_ca0106_channel capture_channels[4];
  649. u32 spdif_bits[4]; /* s/pdif out default setup */
  650. u32 spdif_str_bits[4]; /* s/pdif out per-stream setup */
  651. int spdif_enable;
  652. int capture_source;
  653. int i2c_capture_source;
  654. u8 i2c_capture_volume[4][2];
  655. int capture_mic_line_in;
  656. struct snd_dma_buffer buffer;
  657. struct snd_ca_midi midi;
  658. struct snd_ca_midi midi2;
  659. u16 spi_dac_reg[16];
  660. #ifdef CONFIG_PM_SLEEP
  661. #define NUM_SAVED_VOLUMES 9
  662. unsigned int saved_vol[NUM_SAVED_VOLUMES];
  663. #endif
  664. };
  665. int snd_ca0106_mixer(struct snd_ca0106 *emu);
  666. int snd_ca0106_proc_init(struct snd_ca0106 * emu);
  667. unsigned int snd_ca0106_ptr_read(struct snd_ca0106 * emu,
  668. unsigned int reg,
  669. unsigned int chn);
  670. void snd_ca0106_ptr_write(struct snd_ca0106 *emu,
  671. unsigned int reg,
  672. unsigned int chn,
  673. unsigned int data);
  674. int snd_ca0106_i2c_write(struct snd_ca0106 *emu, u32 reg, u32 value);
  675. int snd_ca0106_spi_write(struct snd_ca0106 * emu,
  676. unsigned int data);
  677. #ifdef CONFIG_PM_SLEEP
  678. void snd_ca0106_mixer_suspend(struct snd_ca0106 *chip);
  679. void snd_ca0106_mixer_resume(struct snd_ca0106 *chip);
  680. #else
  681. #define snd_ca0106_mixer_suspend(chip) do { } while (0)
  682. #define snd_ca0106_mixer_resume(chip) do { } while (0)
  683. #endif